Merge tag 'v3.10.62' into update
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / x86 / kernel / cpu / common.c
CommitLineData
f0fc4aff 1#include <linux/bootmem.h>
9766cdbc 2#include <linux/linkage.h>
f0fc4aff 3#include <linux/bitops.h>
9766cdbc 4#include <linux/kernel.h>
f0fc4aff 5#include <linux/module.h>
9766cdbc
JSR
6#include <linux/percpu.h>
7#include <linux/string.h>
1da177e4 8#include <linux/delay.h>
9766cdbc
JSR
9#include <linux/sched.h>
10#include <linux/init.h>
11#include <linux/kgdb.h>
1da177e4 12#include <linux/smp.h>
9766cdbc
JSR
13#include <linux/io.h>
14
15#include <asm/stackprotector.h>
cdd6c482 16#include <asm/perf_event.h>
1da177e4 17#include <asm/mmu_context.h>
49d859d7 18#include <asm/archrandom.h>
9766cdbc
JSR
19#include <asm/hypervisor.h>
20#include <asm/processor.h>
f649e938 21#include <asm/debugreg.h>
9766cdbc 22#include <asm/sections.h>
8bdbd962
AC
23#include <linux/topology.h>
24#include <linux/cpumask.h>
9766cdbc 25#include <asm/pgtable.h>
60063497 26#include <linux/atomic.h>
9766cdbc
JSR
27#include <asm/proto.h>
28#include <asm/setup.h>
29#include <asm/apic.h>
30#include <asm/desc.h>
31#include <asm/i387.h>
1361b83a 32#include <asm/fpu-internal.h>
27b07da7 33#include <asm/mtrr.h>
8bdbd962 34#include <linux/numa.h>
9766cdbc
JSR
35#include <asm/asm.h>
36#include <asm/cpu.h>
a03a3e28 37#include <asm/mce.h>
9766cdbc 38#include <asm/msr.h>
8d4a4300 39#include <asm/pat.h>
d288e1cf
FY
40#include <asm/microcode.h>
41#include <asm/microcode_intel.h>
e641f5f5
IM
42
43#ifdef CONFIG_X86_LOCAL_APIC
bdbcdd48 44#include <asm/uv/uv.h>
1da177e4
LT
45#endif
46
47#include "cpu.h"
48
c2d1cec1 49/* all of these masks are initialized in setup_cpu_local_masks() */
c2d1cec1 50cpumask_var_t cpu_initialized_mask;
9766cdbc
JSR
51cpumask_var_t cpu_callout_mask;
52cpumask_var_t cpu_callin_mask;
c2d1cec1
MT
53
54/* representing cpus for which sibling maps can be computed */
55cpumask_var_t cpu_sibling_setup_mask;
56
2f2f52ba 57/* correctly size the local cpu masks */
4369f1fb 58void __init setup_cpu_local_masks(void)
2f2f52ba
BG
59{
60 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
61 alloc_bootmem_cpumask_var(&cpu_callin_mask);
62 alloc_bootmem_cpumask_var(&cpu_callout_mask);
63 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
64}
65
e8055139
OZ
66static void __cpuinit default_init(struct cpuinfo_x86 *c)
67{
68#ifdef CONFIG_X86_64
27c13ece 69 cpu_detect_cache_sizes(c);
e8055139
OZ
70#else
71 /* Not much we can do here... */
72 /* Check if at least it has cpuid */
73 if (c->cpuid_level == -1) {
74 /* No cpuid. It must be an ancient CPU */
75 if (c->x86 == 4)
76 strcpy(c->x86_model_id, "486");
77 else if (c->x86 == 3)
78 strcpy(c->x86_model_id, "386");
79 }
80#endif
81}
82
83static const struct cpu_dev __cpuinitconst default_cpu = {
84 .c_init = default_init,
85 .c_vendor = "Unknown",
86 .c_x86_vendor = X86_VENDOR_UNKNOWN,
87};
88
89static const struct cpu_dev *this_cpu __cpuinitdata = &default_cpu;
0a488a53 90
06deef89 91DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
950ad7ff 92#ifdef CONFIG_X86_64
06deef89
BG
93 /*
94 * We need valid kernel segments for data and code in long mode too
95 * IRET will check the segment types kkeil 2000/10/28
96 * Also sysret mandates a special GDT layout
97 *
9766cdbc 98 * TLS descriptors are currently at a different place compared to i386.
06deef89
BG
99 * Hopefully nobody expects them at a fixed place (Wine?)
100 */
1e5de182
AM
101 [GDT_ENTRY_KERNEL32_CS] = GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
102 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
103 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
104 [GDT_ENTRY_DEFAULT_USER32_CS] = GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
105 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
106 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
950ad7ff 107#else
1e5de182
AM
108 [GDT_ENTRY_KERNEL_CS] = GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
109 [GDT_ENTRY_KERNEL_DS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
110 [GDT_ENTRY_DEFAULT_USER_CS] = GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
111 [GDT_ENTRY_DEFAULT_USER_DS] = GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
bf504672
RR
112 /*
113 * Segments used for calling PnP BIOS have byte granularity.
114 * They code segments and data segments have fixed 64k limits,
115 * the transfer segment sizes are set at run time.
116 */
6842ef0e 117 /* 32-bit code */
1e5de182 118 [GDT_ENTRY_PNPBIOS_CS32] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
6842ef0e 119 /* 16-bit code */
1e5de182 120 [GDT_ENTRY_PNPBIOS_CS16] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 121 /* 16-bit data */
1e5de182 122 [GDT_ENTRY_PNPBIOS_DS] = GDT_ENTRY_INIT(0x0092, 0, 0xffff),
6842ef0e 123 /* 16-bit data */
1e5de182 124 [GDT_ENTRY_PNPBIOS_TS1] = GDT_ENTRY_INIT(0x0092, 0, 0),
6842ef0e 125 /* 16-bit data */
1e5de182 126 [GDT_ENTRY_PNPBIOS_TS2] = GDT_ENTRY_INIT(0x0092, 0, 0),
bf504672
RR
127 /*
128 * The APM segments have byte granularity and their bases
129 * are set at run time. All have 64k limits.
130 */
6842ef0e 131 /* 32-bit code */
1e5de182 132 [GDT_ENTRY_APMBIOS_BASE] = GDT_ENTRY_INIT(0x409a, 0, 0xffff),
bf504672 133 /* 16-bit code */
1e5de182 134 [GDT_ENTRY_APMBIOS_BASE+1] = GDT_ENTRY_INIT(0x009a, 0, 0xffff),
6842ef0e 135 /* data */
72c4d853 136 [GDT_ENTRY_APMBIOS_BASE+2] = GDT_ENTRY_INIT(0x4092, 0, 0xffff),
bf504672 137
1e5de182
AM
138 [GDT_ENTRY_ESPFIX_SS] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
139 [GDT_ENTRY_PERCPU] = GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
60a5317f 140 GDT_STACK_CANARY_INIT
950ad7ff 141#endif
06deef89 142} };
7a61d35d 143EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
ae1ee11b 144
0c752a93
SS
145static int __init x86_xsave_setup(char *s)
146{
c97aaf68
DH
147 if (strlen(s))
148 return 0;
0c752a93 149 setup_clear_cpu_cap(X86_FEATURE_XSAVE);
6bad06b7 150 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
c6fd893d
SS
151 setup_clear_cpu_cap(X86_FEATURE_AVX);
152 setup_clear_cpu_cap(X86_FEATURE_AVX2);
0c752a93
SS
153 return 1;
154}
155__setup("noxsave", x86_xsave_setup);
156
6bad06b7
SS
157static int __init x86_xsaveopt_setup(char *s)
158{
159 setup_clear_cpu_cap(X86_FEATURE_XSAVEOPT);
160 return 1;
161}
162__setup("noxsaveopt", x86_xsaveopt_setup);
163
ba51dced 164#ifdef CONFIG_X86_32
3bc9b76b 165static int cachesize_override __cpuinitdata = -1;
3bc9b76b 166static int disable_x86_serial_nr __cpuinitdata = 1;
1da177e4 167
0a488a53
YL
168static int __init cachesize_setup(char *str)
169{
170 get_option(&str, &cachesize_override);
171 return 1;
172}
173__setup("cachesize=", cachesize_setup);
174
0a488a53
YL
175static int __init x86_fxsr_setup(char *s)
176{
177 setup_clear_cpu_cap(X86_FEATURE_FXSR);
178 setup_clear_cpu_cap(X86_FEATURE_XMM);
179 return 1;
180}
181__setup("nofxsr", x86_fxsr_setup);
182
183static int __init x86_sep_setup(char *s)
184{
185 setup_clear_cpu_cap(X86_FEATURE_SEP);
186 return 1;
187}
188__setup("nosep", x86_sep_setup);
189
190/* Standard macro to see if a specific flag is changeable */
191static inline int flag_is_changeable_p(u32 flag)
192{
193 u32 f1, f2;
194
94f6bac1
KH
195 /*
196 * Cyrix and IDT cpus allow disabling of CPUID
197 * so the code below may return different results
198 * when it is executed before and after enabling
199 * the CPUID. Add "volatile" to not allow gcc to
200 * optimize the subsequent calls to this function.
201 */
0f3fa48a
IM
202 asm volatile ("pushfl \n\t"
203 "pushfl \n\t"
204 "popl %0 \n\t"
205 "movl %0, %1 \n\t"
206 "xorl %2, %0 \n\t"
207 "pushl %0 \n\t"
208 "popfl \n\t"
209 "pushfl \n\t"
210 "popl %0 \n\t"
211 "popfl \n\t"
212
94f6bac1
KH
213 : "=&r" (f1), "=&r" (f2)
214 : "ir" (flag));
0a488a53
YL
215
216 return ((f1^f2) & flag) != 0;
217}
218
219/* Probe for the CPUID instruction */
d288e1cf 220int __cpuinit have_cpuid_p(void)
0a488a53
YL
221{
222 return flag_is_changeable_p(X86_EFLAGS_ID);
223}
224
225static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
226{
0f3fa48a
IM
227 unsigned long lo, hi;
228
229 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
230 return;
231
232 /* Disable processor serial number: */
233
234 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
235 lo |= 0x200000;
236 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
237
238 printk(KERN_NOTICE "CPU serial number disabled.\n");
239 clear_cpu_cap(c, X86_FEATURE_PN);
240
241 /* Disabling the serial number may affect the cpuid level */
242 c->cpuid_level = cpuid_eax(0);
0a488a53
YL
243}
244
245static int __init x86_serial_nr_setup(char *s)
246{
247 disable_x86_serial_nr = 0;
248 return 1;
249}
250__setup("serialnumber", x86_serial_nr_setup);
ba51dced 251#else
102bbe3a
YL
252static inline int flag_is_changeable_p(u32 flag)
253{
254 return 1;
255}
102bbe3a
YL
256static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
257{
258}
ba51dced 259#endif
0a488a53 260
de5397ad
FY
261static __init int setup_disable_smep(char *arg)
262{
b2cc2a07 263 setup_clear_cpu_cap(X86_FEATURE_SMEP);
de5397ad
FY
264 return 1;
265}
266__setup("nosmep", setup_disable_smep);
267
b2cc2a07 268static __always_inline void setup_smep(struct cpuinfo_x86 *c)
de5397ad 269{
b2cc2a07
PA
270 if (cpu_has(c, X86_FEATURE_SMEP))
271 set_in_cr4(X86_CR4_SMEP);
de5397ad
FY
272}
273
52b6179a
PA
274static __init int setup_disable_smap(char *arg)
275{
b2cc2a07 276 setup_clear_cpu_cap(X86_FEATURE_SMAP);
52b6179a
PA
277 return 1;
278}
279__setup("nosmap", setup_disable_smap);
280
b2cc2a07
PA
281static __always_inline void setup_smap(struct cpuinfo_x86 *c)
282{
283 unsigned long eflags;
284
285 /* This should have been cleared long ago */
286 raw_local_save_flags(eflags);
287 BUG_ON(eflags & X86_EFLAGS_AC);
288
1416612d
PA
289 if (cpu_has(c, X86_FEATURE_SMAP)) {
290#ifdef CONFIG_X86_SMAP
b2cc2a07 291 set_in_cr4(X86_CR4_SMAP);
1416612d
PA
292#else
293 clear_in_cr4(X86_CR4_SMAP);
294#endif
295 }
de5397ad
FY
296}
297
b38b0665
PA
298/*
299 * Some CPU features depend on higher CPUID levels, which may not always
300 * be available due to CPUID level capping or broken virtualization
301 * software. Add those features to this table to auto-disable them.
302 */
303struct cpuid_dependent_feature {
304 u32 feature;
305 u32 level;
306};
0f3fa48a 307
b38b0665
PA
308static const struct cpuid_dependent_feature __cpuinitconst
309cpuid_dependent_features[] = {
310 { X86_FEATURE_MWAIT, 0x00000005 },
311 { X86_FEATURE_DCA, 0x00000009 },
312 { X86_FEATURE_XSAVE, 0x0000000d },
313 { 0, 0 }
314};
315
316static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
317{
318 const struct cpuid_dependent_feature *df;
9766cdbc 319
b38b0665 320 for (df = cpuid_dependent_features; df->feature; df++) {
0f3fa48a
IM
321
322 if (!cpu_has(c, df->feature))
323 continue;
b38b0665
PA
324 /*
325 * Note: cpuid_level is set to -1 if unavailable, but
326 * extended_extended_level is set to 0 if unavailable
327 * and the legitimate extended levels are all negative
328 * when signed; hence the weird messing around with
329 * signs here...
330 */
0f3fa48a 331 if (!((s32)df->level < 0 ?
f6db44df 332 (u32)df->level > (u32)c->extended_cpuid_level :
0f3fa48a
IM
333 (s32)df->level > (s32)c->cpuid_level))
334 continue;
335
336 clear_cpu_cap(c, df->feature);
337 if (!warn)
338 continue;
339
340 printk(KERN_WARNING
341 "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
342 x86_cap_flags[df->feature], df->level);
b38b0665 343 }
f6db44df 344}
b38b0665 345
102bbe3a
YL
346/*
347 * Naming convention should be: <Name> [(<Codename>)]
348 * This table only is used unless init_<vendor>() below doesn't set it;
0f3fa48a
IM
349 * in particular, if CPUID levels 0x80000002..4 are supported, this
350 * isn't used
102bbe3a
YL
351 */
352
353/* Look up CPU names by table lookup. */
02dde8b4 354static const char *__cpuinit table_lookup_model(struct cpuinfo_x86 *c)
102bbe3a 355{
02dde8b4 356 const struct cpu_model_info *info;
102bbe3a
YL
357
358 if (c->x86_model >= 16)
359 return NULL; /* Range check */
360
361 if (!this_cpu)
362 return NULL;
363
364 info = this_cpu->c_models;
365
366 while (info && info->family) {
367 if (info->family == c->x86)
368 return info->model_names[c->x86_model];
369 info++;
370 }
371 return NULL; /* Not found */
372}
373
3e0c3737
YL
374__u32 cpu_caps_cleared[NCAPINTS] __cpuinitdata;
375__u32 cpu_caps_set[NCAPINTS] __cpuinitdata;
7d851c8d 376
11e3a840
JF
377void load_percpu_segment(int cpu)
378{
379#ifdef CONFIG_X86_32
380 loadsegment(fs, __KERNEL_PERCPU);
381#else
382 loadsegment(gs, 0);
383 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
384#endif
60a5317f 385 load_stack_canary_segment();
11e3a840
JF
386}
387
0f3fa48a
IM
388/*
389 * Current gdt points %fs at the "master" per-cpu area: after this,
390 * it's on the real one.
391 */
552be871 392void switch_to_new_gdt(int cpu)
9d31d35b
YL
393{
394 struct desc_ptr gdt_descr;
395
2697fbd5 396 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
9d31d35b
YL
397 gdt_descr.size = GDT_SIZE - 1;
398 load_gdt(&gdt_descr);
2697fbd5 399 /* Reload the per-cpu base */
11e3a840
JF
400
401 load_percpu_segment(cpu);
9d31d35b
YL
402}
403
02dde8b4 404static const struct cpu_dev *__cpuinitdata cpu_devs[X86_VENDOR_NUM] = {};
1da177e4 405
1b05d60d 406static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
1da177e4
LT
407{
408 unsigned int *v;
409 char *p, *q;
410
3da99c97 411 if (c->extended_cpuid_level < 0x80000004)
1b05d60d 412 return;
1da177e4 413
0f3fa48a 414 v = (unsigned int *)c->x86_model_id;
1da177e4
LT
415 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
416 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
417 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
418 c->x86_model_id[48] = 0;
419
0f3fa48a
IM
420 /*
421 * Intel chips right-justify this string for some dumb reason;
422 * undo that brain damage:
423 */
1da177e4 424 p = q = &c->x86_model_id[0];
34048c9e 425 while (*p == ' ')
9766cdbc 426 p++;
34048c9e 427 if (p != q) {
9766cdbc
JSR
428 while (*p)
429 *q++ = *p++;
430 while (q <= &c->x86_model_id[48])
431 *q++ = '\0'; /* Zero-pad the rest */
1da177e4 432 }
1da177e4
LT
433}
434
27c13ece 435void __cpuinit cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
1da177e4 436{
9d31d35b 437 unsigned int n, dummy, ebx, ecx, edx, l2size;
1da177e4 438
3da99c97 439 n = c->extended_cpuid_level;
1da177e4
LT
440
441 if (n >= 0x80000005) {
9d31d35b 442 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
9d31d35b 443 c->x86_cache_size = (ecx>>24) + (edx>>24);
140fc727
YL
444#ifdef CONFIG_X86_64
445 /* On K8 L1 TLB is inclusive, so don't count it */
446 c->x86_tlbsize = 0;
447#endif
1da177e4
LT
448 }
449
450 if (n < 0x80000006) /* Some chips just has a large L1. */
451 return;
452
0a488a53 453 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
1da177e4 454 l2size = ecx >> 16;
34048c9e 455
140fc727
YL
456#ifdef CONFIG_X86_64
457 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
458#else
1da177e4
LT
459 /* do processor-specific cache resizing */
460 if (this_cpu->c_size_cache)
34048c9e 461 l2size = this_cpu->c_size_cache(c, l2size);
1da177e4
LT
462
463 /* Allow user to override all this if necessary. */
464 if (cachesize_override != -1)
465 l2size = cachesize_override;
466
34048c9e 467 if (l2size == 0)
1da177e4 468 return; /* Again, no L2 cache is possible */
140fc727 469#endif
1da177e4
LT
470
471 c->x86_cache_size = l2size;
1da177e4
LT
472}
473
e0ba94f1
AS
474u16 __read_mostly tlb_lli_4k[NR_INFO];
475u16 __read_mostly tlb_lli_2m[NR_INFO];
476u16 __read_mostly tlb_lli_4m[NR_INFO];
477u16 __read_mostly tlb_lld_4k[NR_INFO];
478u16 __read_mostly tlb_lld_2m[NR_INFO];
479u16 __read_mostly tlb_lld_4m[NR_INFO];
480
c4211f42
AS
481/*
482 * tlb_flushall_shift shows the balance point in replacing cr3 write
483 * with multiple 'invlpg'. It will do this replacement when
484 * flush_tlb_lines <= active_lines/2^tlb_flushall_shift.
485 * If tlb_flushall_shift is -1, means the replacement will be disabled.
486 */
487s8 __read_mostly tlb_flushall_shift = -1;
488
e0ba94f1
AS
489void __cpuinit cpu_detect_tlb(struct cpuinfo_x86 *c)
490{
491 if (this_cpu->c_detect_tlb)
492 this_cpu->c_detect_tlb(c);
493
494 printk(KERN_INFO "Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n" \
c4211f42 495 "Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d\n" \
a9ad773e 496 "tlb_flushall_shift: %d\n",
e0ba94f1
AS
497 tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
498 tlb_lli_4m[ENTRIES], tlb_lld_4k[ENTRIES],
c4211f42
AS
499 tlb_lld_2m[ENTRIES], tlb_lld_4m[ENTRIES],
500 tlb_flushall_shift);
e0ba94f1
AS
501}
502
9d31d35b 503void __cpuinit detect_ht(struct cpuinfo_x86 *c)
1da177e4 504{
97e4db7c 505#ifdef CONFIG_X86_HT
0a488a53
YL
506 u32 eax, ebx, ecx, edx;
507 int index_msb, core_bits;
2eaad1fd 508 static bool printed;
1da177e4 509
0a488a53 510 if (!cpu_has(c, X86_FEATURE_HT))
9d31d35b 511 return;
1da177e4 512
0a488a53
YL
513 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
514 goto out;
1da177e4 515
1cd78776
YL
516 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
517 return;
1da177e4 518
0a488a53 519 cpuid(1, &eax, &ebx, &ecx, &edx);
1da177e4 520
9d31d35b
YL
521 smp_num_siblings = (ebx & 0xff0000) >> 16;
522
523 if (smp_num_siblings == 1) {
2eaad1fd 524 printk_once(KERN_INFO "CPU0: Hyper-Threading is disabled\n");
0f3fa48a
IM
525 goto out;
526 }
9d31d35b 527
0f3fa48a
IM
528 if (smp_num_siblings <= 1)
529 goto out;
9d31d35b 530
0f3fa48a
IM
531 index_msb = get_count_order(smp_num_siblings);
532 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
9d31d35b 533
0f3fa48a 534 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
9d31d35b 535
0f3fa48a 536 index_msb = get_count_order(smp_num_siblings);
9d31d35b 537
0f3fa48a 538 core_bits = get_count_order(c->x86_max_cores);
9d31d35b 539
0f3fa48a
IM
540 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
541 ((1 << core_bits) - 1);
1da177e4 542
0a488a53 543out:
2eaad1fd 544 if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
0a488a53
YL
545 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
546 c->phys_proc_id);
547 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
548 c->cpu_core_id);
2eaad1fd 549 printed = 1;
9d31d35b 550 }
9d31d35b 551#endif
97e4db7c 552}
1da177e4 553
3da99c97 554static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
1da177e4
LT
555{
556 char *v = c->x86_vendor_id;
0f3fa48a 557 int i;
1da177e4
LT
558
559 for (i = 0; i < X86_VENDOR_NUM; i++) {
10a434fc
YL
560 if (!cpu_devs[i])
561 break;
562
563 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
564 (cpu_devs[i]->c_ident[1] &&
565 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
0f3fa48a 566
10a434fc
YL
567 this_cpu = cpu_devs[i];
568 c->x86_vendor = this_cpu->c_x86_vendor;
569 return;
1da177e4
LT
570 }
571 }
10a434fc 572
a9c56953
MK
573 printk_once(KERN_ERR
574 "CPU: vendor_id '%s' unknown, using generic init.\n" \
575 "CPU: Your system may be unstable.\n", v);
10a434fc 576
fe38d855
CE
577 c->x86_vendor = X86_VENDOR_UNKNOWN;
578 this_cpu = &default_cpu;
1da177e4
LT
579}
580
9d31d35b 581void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
1da177e4 582{
1da177e4 583 /* Get vendor name */
4a148513
HH
584 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
585 (unsigned int *)&c->x86_vendor_id[0],
586 (unsigned int *)&c->x86_vendor_id[8],
587 (unsigned int *)&c->x86_vendor_id[4]);
1da177e4 588
1da177e4 589 c->x86 = 4;
9d31d35b 590 /* Intel-defined flags: level 0x00000001 */
1da177e4
LT
591 if (c->cpuid_level >= 0x00000001) {
592 u32 junk, tfms, cap0, misc;
0f3fa48a 593
1da177e4 594 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
9d31d35b
YL
595 c->x86 = (tfms >> 8) & 0xf;
596 c->x86_model = (tfms >> 4) & 0xf;
597 c->x86_mask = tfms & 0xf;
0f3fa48a 598
f5f786d0 599 if (c->x86 == 0xf)
1da177e4 600 c->x86 += (tfms >> 20) & 0xff;
f5f786d0 601 if (c->x86 >= 0x6)
9d31d35b 602 c->x86_model += ((tfms >> 16) & 0xf) << 4;
0f3fa48a 603
d4387bd3 604 if (cap0 & (1<<19)) {
d4387bd3 605 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
9d31d35b 606 c->x86_cache_alignment = c->x86_clflush_size;
d4387bd3 607 }
1da177e4 608 }
1da177e4 609}
3da99c97 610
d900329e 611void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
093af8d7
YL
612{
613 u32 tfms, xlvl;
3da99c97 614 u32 ebx;
093af8d7 615
3da99c97
YL
616 /* Intel-defined flags: level 0x00000001 */
617 if (c->cpuid_level >= 0x00000001) {
618 u32 capability, excap;
0f3fa48a 619
3da99c97
YL
620 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
621 c->x86_capability[0] = capability;
622 c->x86_capability[4] = excap;
623 }
093af8d7 624
bdc802dc
PA
625 /* Additional Intel-defined flags: level 0x00000007 */
626 if (c->cpuid_level >= 0x00000007) {
627 u32 eax, ebx, ecx, edx;
628
629 cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);
630
2494b030 631 c->x86_capability[9] = ebx;
bdc802dc
PA
632 }
633
3da99c97
YL
634 /* AMD-defined flags: level 0x80000001 */
635 xlvl = cpuid_eax(0x80000000);
636 c->extended_cpuid_level = xlvl;
0f3fa48a 637
3da99c97
YL
638 if ((xlvl & 0xffff0000) == 0x80000000) {
639 if (xlvl >= 0x80000001) {
640 c->x86_capability[1] = cpuid_edx(0x80000001);
641 c->x86_capability[6] = cpuid_ecx(0x80000001);
093af8d7 642 }
093af8d7 643 }
093af8d7 644
5122c890
YL
645 if (c->extended_cpuid_level >= 0x80000008) {
646 u32 eax = cpuid_eax(0x80000008);
647
648 c->x86_virt_bits = (eax >> 8) & 0xff;
649 c->x86_phys_bits = eax & 0xff;
093af8d7 650 }
13c6c532
JB
651#ifdef CONFIG_X86_32
652 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
653 c->x86_phys_bits = 36;
5122c890 654#endif
e3224234
YL
655
656 if (c->extended_cpuid_level >= 0x80000007)
657 c->x86_power = cpuid_edx(0x80000007);
093af8d7 658
1dedefd1 659 init_scattered_cpuid_features(c);
093af8d7 660}
1da177e4 661
aef93c8b
YL
662static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
663{
664#ifdef CONFIG_X86_32
665 int i;
666
667 /*
668 * First of all, decide if this is a 486 or higher
669 * It's a 486 if we can modify the AC flag
670 */
671 if (flag_is_changeable_p(X86_EFLAGS_AC))
672 c->x86 = 4;
673 else
674 c->x86 = 3;
675
676 for (i = 0; i < X86_VENDOR_NUM; i++)
677 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
678 c->x86_vendor_id[0] = 0;
679 cpu_devs[i]->c_identify(c);
680 if (c->x86_vendor_id[0]) {
681 get_cpu_vendor(c);
682 break;
683 }
684 }
685#endif
686}
687
34048c9e
PC
688/*
689 * Do minimum CPU detection early.
690 * Fields really needed: vendor, cpuid_level, family, model, mask,
691 * cache alignment.
692 * The others are not touched to avoid unwanted side effects.
693 *
694 * WARNING: this function is only called on the BP. Don't add code here
695 * that is supposed to run on all CPUs.
696 */
3da99c97 697static void __init early_identify_cpu(struct cpuinfo_x86 *c)
d7cd5611 698{
6627d242
YL
699#ifdef CONFIG_X86_64
700 c->x86_clflush_size = 64;
13c6c532
JB
701 c->x86_phys_bits = 36;
702 c->x86_virt_bits = 48;
6627d242 703#else
d4387bd3 704 c->x86_clflush_size = 32;
13c6c532
JB
705 c->x86_phys_bits = 32;
706 c->x86_virt_bits = 32;
6627d242 707#endif
0a488a53 708 c->x86_cache_alignment = c->x86_clflush_size;
d7cd5611 709
3da99c97 710 memset(&c->x86_capability, 0, sizeof c->x86_capability);
0a488a53 711 c->extended_cpuid_level = 0;
d7cd5611 712
aef93c8b
YL
713 if (!have_cpuid_p())
714 identify_cpu_without_cpuid(c);
715
716 /* cyrix could have cpuid enabled via c_identify()*/
d7cd5611
RR
717 if (!have_cpuid_p())
718 return;
719
720 cpu_detect(c);
721
3da99c97 722 get_cpu_vendor(c);
2b16a235 723
3da99c97 724 get_cpu_cap(c);
12cf105c 725
10a434fc
YL
726 if (this_cpu->c_early_init)
727 this_cpu->c_early_init(c);
093af8d7 728
f6e9456c 729 c->cpu_index = 0;
b38b0665 730 filter_cpuid_features(c, false);
de5397ad 731
a110b5ec
BP
732 if (this_cpu->c_bsp_init)
733 this_cpu->c_bsp_init(c);
d7cd5611
RR
734}
735
9d31d35b
YL
736void __init early_cpu_init(void)
737{
02dde8b4 738 const struct cpu_dev *const *cdev;
10a434fc
YL
739 int count = 0;
740
ac23f253 741#ifdef CONFIG_PROCESSOR_SELECT
9766cdbc 742 printk(KERN_INFO "KERNEL supported cpus:\n");
31c997ca
IM
743#endif
744
10a434fc 745 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
02dde8b4 746 const struct cpu_dev *cpudev = *cdev;
9d31d35b 747
10a434fc
YL
748 if (count >= X86_VENDOR_NUM)
749 break;
750 cpu_devs[count] = cpudev;
751 count++;
752
ac23f253 753#ifdef CONFIG_PROCESSOR_SELECT
31c997ca
IM
754 {
755 unsigned int j;
756
757 for (j = 0; j < 2; j++) {
758 if (!cpudev->c_ident[j])
759 continue;
760 printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
761 cpudev->c_ident[j]);
762 }
10a434fc 763 }
0388423d 764#endif
10a434fc 765 }
9d31d35b 766 early_identify_cpu(&boot_cpu_data);
d7cd5611 767}
093af8d7 768
b6734c35 769/*
366d4a43
BP
770 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
771 * unfortunately, that's not true in practice because of early VIA
772 * chips and (more importantly) broken virtualizers that are not easy
773 * to detect. In the latter case it doesn't even *fail* reliably, so
774 * probing for it doesn't even work. Disable it completely on 32-bit
ba0593bf 775 * unless we can find a reliable way to detect all the broken cases.
366d4a43 776 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
b6734c35
PA
777 */
778static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
779{
366d4a43 780#ifdef CONFIG_X86_32
b6734c35 781 clear_cpu_cap(c, X86_FEATURE_NOPL);
366d4a43
BP
782#else
783 set_cpu_cap(c, X86_FEATURE_NOPL);
784#endif
d7cd5611
RR
785}
786
34048c9e 787static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
1da177e4 788{
aef93c8b 789 c->extended_cpuid_level = 0;
1da177e4 790
3da99c97 791 if (!have_cpuid_p())
aef93c8b 792 identify_cpu_without_cpuid(c);
1d67953f 793
aef93c8b 794 /* cyrix could have cpuid enabled via c_identify()*/
a9853dd6 795 if (!have_cpuid_p())
aef93c8b 796 return;
1da177e4 797
3da99c97 798 cpu_detect(c);
1da177e4 799
3da99c97 800 get_cpu_vendor(c);
1da177e4 801
3da99c97 802 get_cpu_cap(c);
1da177e4 803
3da99c97
YL
804 if (c->cpuid_level >= 0x00000001) {
805 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
b89d3b3e
YL
806#ifdef CONFIG_X86_32
807# ifdef CONFIG_X86_HT
cb8cc442 808 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
b89d3b3e 809# else
3da99c97 810 c->apicid = c->initial_apicid;
b89d3b3e
YL
811# endif
812#endif
b89d3b3e 813 c->phys_proc_id = c->initial_apicid;
3da99c97 814 }
1da177e4 815
1b05d60d 816 get_model_name(c); /* Default name */
1da177e4 817
3da99c97 818 detect_nopl(c);
1da177e4 819}
1da177e4
LT
820
821/*
822 * This does the hard work of actually picking apart the CPU stuff...
823 */
9a250347 824static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
1da177e4
LT
825{
826 int i;
827
828 c->loops_per_jiffy = loops_per_jiffy;
829 c->x86_cache_size = -1;
830 c->x86_vendor = X86_VENDOR_UNKNOWN;
1da177e4
LT
831 c->x86_model = c->x86_mask = 0; /* So far unknown... */
832 c->x86_vendor_id[0] = '\0'; /* Unset */
833 c->x86_model_id[0] = '\0'; /* Unset */
94605eff 834 c->x86_max_cores = 1;
102bbe3a 835 c->x86_coreid_bits = 0;
11fdd252 836#ifdef CONFIG_X86_64
102bbe3a 837 c->x86_clflush_size = 64;
13c6c532
JB
838 c->x86_phys_bits = 36;
839 c->x86_virt_bits = 48;
102bbe3a
YL
840#else
841 c->cpuid_level = -1; /* CPUID not detected */
770d132f 842 c->x86_clflush_size = 32;
13c6c532
JB
843 c->x86_phys_bits = 32;
844 c->x86_virt_bits = 32;
102bbe3a
YL
845#endif
846 c->x86_cache_alignment = c->x86_clflush_size;
1da177e4
LT
847 memset(&c->x86_capability, 0, sizeof c->x86_capability);
848
1da177e4
LT
849 generic_identify(c);
850
3898534d 851 if (this_cpu->c_identify)
1da177e4
LT
852 this_cpu->c_identify(c);
853
2759c328
YL
854 /* Clear/Set all flags overriden by options, after probe */
855 for (i = 0; i < NCAPINTS; i++) {
856 c->x86_capability[i] &= ~cpu_caps_cleared[i];
857 c->x86_capability[i] |= cpu_caps_set[i];
858 }
859
102bbe3a 860#ifdef CONFIG_X86_64
cb8cc442 861 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
102bbe3a
YL
862#endif
863
1da177e4
LT
864 /*
865 * Vendor-specific initialization. In this section we
866 * canonicalize the feature flags, meaning if there are
867 * features a certain CPU supports which CPUID doesn't
868 * tell us, CPUID claiming incorrect flags, or other bugs,
869 * we handle them here.
870 *
871 * At the end of this section, c->x86_capability better
872 * indicate the features this CPU genuinely supports!
873 */
874 if (this_cpu->c_init)
875 this_cpu->c_init(c);
876
877 /* Disable the PN if appropriate */
878 squash_the_stupid_serial_number(c);
879
b2cc2a07
PA
880 /* Set up SMEP/SMAP */
881 setup_smep(c);
882 setup_smap(c);
883
1da177e4 884 /*
0f3fa48a
IM
885 * The vendor-specific functions might have changed features.
886 * Now we do "generic changes."
1da177e4
LT
887 */
888
b38b0665
PA
889 /* Filter out anything that depends on CPUID levels we don't have */
890 filter_cpuid_features(c, true);
891
1da177e4 892 /* If the model name is still unset, do table lookup. */
34048c9e 893 if (!c->x86_model_id[0]) {
02dde8b4 894 const char *p;
1da177e4 895 p = table_lookup_model(c);
34048c9e 896 if (p)
1da177e4
LT
897 strcpy(c->x86_model_id, p);
898 else
899 /* Last resort... */
900 sprintf(c->x86_model_id, "%02x/%02x",
54a20f8c 901 c->x86, c->x86_model);
1da177e4
LT
902 }
903
102bbe3a
YL
904#ifdef CONFIG_X86_64
905 detect_ht(c);
906#endif
907
88b094fb 908 init_hypervisor(c);
49d859d7 909 x86_init_rdrand(c);
3e0c3737
YL
910
911 /*
912 * Clear/Set all flags overriden by options, need do it
913 * before following smp all cpus cap AND.
914 */
915 for (i = 0; i < NCAPINTS; i++) {
916 c->x86_capability[i] &= ~cpu_caps_cleared[i];
917 c->x86_capability[i] |= cpu_caps_set[i];
918 }
919
1da177e4
LT
920 /*
921 * On SMP, boot_cpu_data holds the common feature set between
922 * all CPUs; so make sure that we indicate which features are
923 * common between the CPUs. The first time this routine gets
924 * executed, c == &boot_cpu_data.
925 */
34048c9e 926 if (c != &boot_cpu_data) {
1da177e4 927 /* AND the already accumulated flags with these */
9d31d35b 928 for (i = 0; i < NCAPINTS; i++)
1da177e4 929 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
65fc985b
BP
930
931 /* OR, i.e. replicate the bug flags */
932 for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
933 c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
1da177e4
LT
934 }
935
936 /* Init Machine Check Exception if available. */
5e09954a 937 mcheck_cpu_init(c);
30d432df
AK
938
939 select_idle_routine(c);
102bbe3a 940
de2d9445 941#ifdef CONFIG_NUMA
102bbe3a
YL
942 numa_add_cpu(smp_processor_id());
943#endif
a6c4e076 944}
31ab269a 945
e04d645f
GC
946#ifdef CONFIG_X86_64
947static void vgetcpu_set_mode(void)
948{
949 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
950 vgetcpu_mode = VGETCPU_RDTSCP;
951 else
952 vgetcpu_mode = VGETCPU_LSL;
953}
954#endif
955
a6c4e076
JF
956void __init identify_boot_cpu(void)
957{
958 identify_cpu(&boot_cpu_data);
02c68a02 959 init_amd_e400_c1e_mask();
102bbe3a 960#ifdef CONFIG_X86_32
a6c4e076 961 sysenter_setup();
6fe940d6 962 enable_sep_cpu();
e04d645f
GC
963#else
964 vgetcpu_set_mode();
102bbe3a 965#endif
5b556332 966 cpu_detect_tlb(&boot_cpu_data);
a6c4e076 967}
3b520b23 968
a6c4e076
JF
969void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
970{
971 BUG_ON(c == &boot_cpu_data);
972 identify_cpu(c);
102bbe3a 973#ifdef CONFIG_X86_32
a6c4e076 974 enable_sep_cpu();
102bbe3a 975#endif
a6c4e076 976 mtrr_ap_init();
1da177e4
LT
977}
978
a0854a46 979struct msr_range {
0f3fa48a
IM
980 unsigned min;
981 unsigned max;
a0854a46 982};
1da177e4 983
02dde8b4 984static const struct msr_range msr_range_array[] __cpuinitconst = {
a0854a46
YL
985 { 0x00000000, 0x00000418},
986 { 0xc0000000, 0xc000040b},
987 { 0xc0010000, 0xc0010142},
988 { 0xc0011000, 0xc001103b},
989};
1da177e4 990
21c3fcf3 991static void __cpuinit __print_cpu_msr(void)
a0854a46 992{
0f3fa48a 993 unsigned index_min, index_max;
a0854a46
YL
994 unsigned index;
995 u64 val;
996 int i;
a0854a46
YL
997
998 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
999 index_min = msr_range_array[i].min;
1000 index_max = msr_range_array[i].max;
0f3fa48a 1001
a0854a46 1002 for (index = index_min; index < index_max; index++) {
ecd431d9 1003 if (rdmsrl_safe(index, &val))
a0854a46
YL
1004 continue;
1005 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
1da177e4 1006 }
a0854a46
YL
1007 }
1008}
94605eff 1009
a0854a46 1010static int show_msr __cpuinitdata;
0f3fa48a 1011
a0854a46
YL
1012static __init int setup_show_msr(char *arg)
1013{
1014 int num;
3dd9d514 1015
a0854a46 1016 get_option(&arg, &num);
3dd9d514 1017
a0854a46
YL
1018 if (num > 0)
1019 show_msr = num;
1020 return 1;
1da177e4 1021}
a0854a46 1022__setup("show_msr=", setup_show_msr);
1da177e4 1023
191679fd
AK
1024static __init int setup_noclflush(char *arg)
1025{
1026 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
1027 return 1;
1028}
1029__setup("noclflush", setup_noclflush);
1030
3bc9b76b 1031void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
1da177e4 1032{
02dde8b4 1033 const char *vendor = NULL;
1da177e4 1034
0f3fa48a 1035 if (c->x86_vendor < X86_VENDOR_NUM) {
1da177e4 1036 vendor = this_cpu->c_vendor;
0f3fa48a
IM
1037 } else {
1038 if (c->cpuid_level >= 0)
1039 vendor = c->x86_vendor_id;
1040 }
1da177e4 1041
bd32a8cf 1042 if (vendor && !strstr(c->x86_model_id, vendor))
9d31d35b 1043 printk(KERN_CONT "%s ", vendor);
1da177e4 1044
9d31d35b 1045 if (c->x86_model_id[0])
924e101a 1046 printk(KERN_CONT "%s", strim(c->x86_model_id));
1da177e4 1047 else
9d31d35b 1048 printk(KERN_CONT "%d86", c->x86);
1da177e4 1049
924e101a
BP
1050 printk(KERN_CONT " (fam: %02x, model: %02x", c->x86, c->x86_model);
1051
34048c9e 1052 if (c->x86_mask || c->cpuid_level >= 0)
924e101a 1053 printk(KERN_CONT ", stepping: %02x)\n", c->x86_mask);
1da177e4 1054 else
924e101a 1055 printk(KERN_CONT ")\n");
a0854a46 1056
0b8b8078 1057 print_cpu_msr(c);
21c3fcf3
YL
1058}
1059
1060void __cpuinit print_cpu_msr(struct cpuinfo_x86 *c)
1061{
a0854a46 1062 if (c->cpu_index < show_msr)
21c3fcf3 1063 __print_cpu_msr();
1da177e4
LT
1064}
1065
ac72e788
AK
1066static __init int setup_disablecpuid(char *arg)
1067{
1068 int bit;
0f3fa48a 1069
ac72e788
AK
1070 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
1071 setup_clear_cpu_cap(bit);
1072 else
1073 return 0;
0f3fa48a 1074
ac72e788
AK
1075 return 1;
1076}
1077__setup("clearcpuid=", setup_disablecpuid);
1078
d5494d4f 1079#ifdef CONFIG_X86_64
9ff80942 1080struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
228bdaa9
SR
1081struct desc_ptr nmi_idt_descr = { NR_VECTORS * 16 - 1,
1082 (unsigned long) nmi_idt_table };
d5494d4f 1083
947e76cd
BG
1084DEFINE_PER_CPU_FIRST(union irq_stack_union,
1085 irq_stack_union) __aligned(PAGE_SIZE);
0f3fa48a 1086
bdf977b3
TH
1087/*
1088 * The following four percpu variables are hot. Align current_task to
1089 * cacheline size such that all four fall in the same cacheline.
1090 */
1091DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
1092 &init_task;
1093EXPORT_PER_CPU_SYMBOL(current_task);
d5494d4f 1094
9af45651
BG
1095DEFINE_PER_CPU(unsigned long, kernel_stack) =
1096 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
1097EXPORT_PER_CPU_SYMBOL(kernel_stack);
1098
bdf977b3
TH
1099DEFINE_PER_CPU(char *, irq_stack_ptr) =
1100 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
1101
56895530 1102DEFINE_PER_CPU(unsigned int, irq_count) = -1;
d5494d4f 1103
7e16838d
LT
1104DEFINE_PER_CPU(struct task_struct *, fpu_owner_task);
1105
0f3fa48a
IM
1106/*
1107 * Special IST stacks which the CPU switches to when it calls
1108 * an IST-marked descriptor entry. Up to 7 stacks (hardware
1109 * limit), all of them are 4K, except the debug stack which
1110 * is 8K.
1111 */
1112static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
1113 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
1114 [DEBUG_STACK - 1] = DEBUG_STKSZ
1115};
1116
92d65b23 1117static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
3e352aa8 1118 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
d5494d4f 1119
d5494d4f
YL
1120/* May not be marked __init: used by software suspend */
1121void syscall_init(void)
1da177e4 1122{
d5494d4f
YL
1123 /*
1124 * LSTAR and STAR live in a bit strange symbiosis.
1125 * They both write to the same internal register. STAR allows to
1126 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
1127 */
1128 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
1129 wrmsrl(MSR_LSTAR, system_call);
1130 wrmsrl(MSR_CSTAR, ignore_sysret);
03ae5768 1131
d5494d4f
YL
1132#ifdef CONFIG_IA32_EMULATION
1133 syscall32_cpu_init();
1134#endif
03ae5768 1135
d5494d4f
YL
1136 /* Flags to clear on syscall */
1137 wrmsrl(MSR_SYSCALL_MASK,
63bcff2a 1138 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
b1a9c1e7 1139 X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
1da177e4 1140}
62111195 1141
d5494d4f
YL
1142/*
1143 * Copies of the original ist values from the tss are only accessed during
1144 * debugging, no special alignment required.
1145 */
1146DEFINE_PER_CPU(struct orig_ist, orig_ist);
1147
228bdaa9 1148static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
42181186 1149DEFINE_PER_CPU(int, debug_stack_usage);
228bdaa9
SR
1150
1151int is_debug_stack(unsigned long addr)
1152{
42181186
SR
1153 return __get_cpu_var(debug_stack_usage) ||
1154 (addr <= __get_cpu_var(debug_stack_addr) &&
1155 addr > (__get_cpu_var(debug_stack_addr) - DEBUG_STKSZ));
228bdaa9
SR
1156}
1157
f8988175
SR
1158static DEFINE_PER_CPU(u32, debug_stack_use_ctr);
1159
228bdaa9
SR
1160void debug_stack_set_zero(void)
1161{
f8988175 1162 this_cpu_inc(debug_stack_use_ctr);
228bdaa9
SR
1163 load_idt((const struct desc_ptr *)&nmi_idt_descr);
1164}
1165
1166void debug_stack_reset(void)
1167{
f8988175
SR
1168 if (WARN_ON(!this_cpu_read(debug_stack_use_ctr)))
1169 return;
1170 if (this_cpu_dec_return(debug_stack_use_ctr) == 0)
1171 load_idt((const struct desc_ptr *)&idt_descr);
228bdaa9
SR
1172}
1173
0f3fa48a 1174#else /* CONFIG_X86_64 */
d5494d4f 1175
bdf977b3
TH
1176DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
1177EXPORT_PER_CPU_SYMBOL(current_task);
27e74da9 1178DEFINE_PER_CPU(struct task_struct *, fpu_owner_task);
bdf977b3 1179
60a5317f 1180#ifdef CONFIG_CC_STACKPROTECTOR
53f82452 1181DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
60a5317f 1182#endif
d5494d4f 1183
0f3fa48a 1184#endif /* CONFIG_X86_64 */
c5413fbe 1185
9766cdbc
JSR
1186/*
1187 * Clear all 6 debug registers:
1188 */
1189static void clear_all_debug_regs(void)
1190{
1191 int i;
1192
1193 for (i = 0; i < 8; i++) {
1194 /* Ignore db4, db5 */
1195 if ((i == 4) || (i == 5))
1196 continue;
1197
1198 set_debugreg(0, i);
1199 }
1200}
c5413fbe 1201
0bb9fef9
JW
1202#ifdef CONFIG_KGDB
1203/*
1204 * Restore debug regs if using kgdbwait and you have a kernel debugger
1205 * connection established.
1206 */
1207static void dbg_restore_debug_regs(void)
1208{
1209 if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
1210 arch_kgdb_ops.correct_hw_break();
1211}
1212#else /* ! CONFIG_KGDB */
1213#define dbg_restore_debug_regs()
1214#endif /* ! CONFIG_KGDB */
1215
d2cbcc49
RR
1216/*
1217 * cpu_init() initializes state that is per-CPU. Some data is already
1218 * initialized (naturally) in the bootstrap process, such as the GDT
1219 * and IDT. We reload them nevertheless, this function acts as a
1220 * 'CPU state barrier', nothing should get across.
1ba76586 1221 * A lot of state is already set up in PDA init for 64 bit
d2cbcc49 1222 */
1ba76586 1223#ifdef CONFIG_X86_64
0f3fa48a 1224
1ba76586
YL
1225void __cpuinit cpu_init(void)
1226{
0fe1e009 1227 struct orig_ist *oist;
1ba76586 1228 struct task_struct *me;
0f3fa48a
IM
1229 struct tss_struct *t;
1230 unsigned long v;
1231 int cpu;
1ba76586
YL
1232 int i;
1233
e6ebf5de
FY
1234 /*
1235 * Load microcode on this cpu if a valid microcode is available.
1236 * This is early microcode loading procedure.
1237 */
1238 load_ucode_ap();
1239
0f3fa48a
IM
1240 cpu = stack_smp_processor_id();
1241 t = &per_cpu(init_tss, cpu);
0fe1e009 1242 oist = &per_cpu(orig_ist, cpu);
0f3fa48a 1243
e7a22c1e 1244#ifdef CONFIG_NUMA
27fd185f 1245 if (this_cpu_read(numa_node) == 0 &&
e534c7c5
LS
1246 early_cpu_to_node(cpu) != NUMA_NO_NODE)
1247 set_numa_node(early_cpu_to_node(cpu));
e7a22c1e 1248#endif
1ba76586
YL
1249
1250 me = current;
1251
c2d1cec1 1252 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
1ba76586
YL
1253 panic("CPU#%d already initialized!\n", cpu);
1254
2eaad1fd 1255 pr_debug("Initializing CPU#%d\n", cpu);
1ba76586
YL
1256
1257 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1258
1259 /*
1260 * Initialize the per-CPU GDT with the boot GDT,
1261 * and set up the GDT descriptor:
1262 */
1263
552be871 1264 switch_to_new_gdt(cpu);
2697fbd5
BG
1265 loadsegment(fs, 0);
1266
1ba76586
YL
1267 load_idt((const struct desc_ptr *)&idt_descr);
1268
1269 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1270 syscall_init();
1271
1272 wrmsrl(MSR_FS_BASE, 0);
1273 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1274 barrier();
1275
4763ed4d 1276 x86_configure_nx();
27fd185f 1277 enable_x2apic();
1ba76586
YL
1278
1279 /*
1280 * set up and load the per-CPU TSS
1281 */
0fe1e009 1282 if (!oist->ist[0]) {
92d65b23 1283 char *estacks = per_cpu(exception_stacks, cpu);
0f3fa48a 1284
1ba76586 1285 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
0f3fa48a 1286 estacks += exception_stack_sizes[v];
0fe1e009 1287 oist->ist[v] = t->x86_tss.ist[v] =
1ba76586 1288 (unsigned long)estacks;
228bdaa9
SR
1289 if (v == DEBUG_STACK-1)
1290 per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1ba76586
YL
1291 }
1292 }
1293
1294 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
0f3fa48a 1295
1ba76586
YL
1296 /*
1297 * <= is required because the CPU will access up to
1298 * 8 bits beyond the end of the IO permission bitmap.
1299 */
1300 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1301 t->io_bitmap[i] = ~0UL;
1302
1303 atomic_inc(&init_mm.mm_count);
1304 me->active_mm = &init_mm;
8c5dfd25 1305 BUG_ON(me->mm);
1ba76586
YL
1306 enter_lazy_tlb(&init_mm, me);
1307
1308 load_sp0(t, &current->thread);
1309 set_tss_desc(cpu, t);
1310 load_TR_desc();
1311 load_LDT(&init_mm.context);
1312
0bb9fef9
JW
1313 clear_all_debug_regs();
1314 dbg_restore_debug_regs();
1ba76586
YL
1315
1316 fpu_init();
1317
1ba76586
YL
1318 if (is_uv_system())
1319 uv_cpu_init();
1320}
1321
1322#else
1323
d2cbcc49 1324void __cpuinit cpu_init(void)
9ee79a3d 1325{
d2cbcc49
RR
1326 int cpu = smp_processor_id();
1327 struct task_struct *curr = current;
34048c9e 1328 struct tss_struct *t = &per_cpu(init_tss, cpu);
9ee79a3d 1329 struct thread_struct *thread = &curr->thread;
62111195 1330
e6ebf5de
FY
1331 show_ucode_info_early();
1332
c2d1cec1 1333 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
62111195 1334 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
9766cdbc
JSR
1335 for (;;)
1336 local_irq_enable();
62111195
JF
1337 }
1338
1339 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1340
1341 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1342 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
62111195 1343
4d37e7e3 1344 load_idt(&idt_descr);
552be871 1345 switch_to_new_gdt(cpu);
1da177e4 1346
1da177e4
LT
1347 /*
1348 * Set up and load the per-CPU TSS and LDT
1349 */
1350 atomic_inc(&init_mm.mm_count);
62111195 1351 curr->active_mm = &init_mm;
8c5dfd25 1352 BUG_ON(curr->mm);
62111195 1353 enter_lazy_tlb(&init_mm, curr);
1da177e4 1354
faca6227 1355 load_sp0(t, thread);
34048c9e 1356 set_tss_desc(cpu, t);
1da177e4
LT
1357 load_TR_desc();
1358 load_LDT(&init_mm.context);
1359
f9a196b8
TG
1360 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
1361
22c4e308 1362#ifdef CONFIG_DOUBLEFAULT
1da177e4
LT
1363 /* Set up doublefault TSS pointer in the GDT */
1364 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
22c4e308 1365#endif
1da177e4 1366
9766cdbc 1367 clear_all_debug_regs();
0bb9fef9 1368 dbg_restore_debug_regs();
1da177e4 1369
0e49bf66 1370 fpu_init();
1da177e4 1371}
1ba76586 1372#endif