UAPI: Partition the header include path sets and add uapi/ header directories
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / x86 / include / asm / cpufeature.h
CommitLineData
7b11fb51
PA
1/*
2 * Defines x86 CPU feature bits
3 */
1965aae3
PA
4#ifndef _ASM_X86_CPUFEATURE_H
5#define _ASM_X86_CPUFEATURE_H
7b11fb51 6
abbf1590 7#ifndef _ASM_X86_REQUIRED_FEATURES_H
7b11fb51 8#include <asm/required-features.h>
abbf1590 9#endif
7b11fb51 10
bdc802dc 11#define NCAPINTS 10 /* N 32-bit words worth of info */
7b11fb51 12
7414aa41
PA
13/*
14 * Note: If the comment begins with a quoted string, that string is used
15 * in /proc/cpuinfo instead of the macro name. If the string is "",
16 * this feature bit is not displayed in /proc/cpuinfo at all.
17 */
7b11fb51
PA
18
19/* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */
20#define X86_FEATURE_FPU (0*32+ 0) /* Onboard FPU */
21#define X86_FEATURE_VME (0*32+ 1) /* Virtual Mode Extensions */
22#define X86_FEATURE_DE (0*32+ 2) /* Debugging Extensions */
23#define X86_FEATURE_PSE (0*32+ 3) /* Page Size Extensions */
24#define X86_FEATURE_TSC (0*32+ 4) /* Time Stamp Counter */
2798c63e 25#define X86_FEATURE_MSR (0*32+ 5) /* Model-Specific Registers */
7b11fb51 26#define X86_FEATURE_PAE (0*32+ 6) /* Physical Address Extensions */
3969c52d 27#define X86_FEATURE_MCE (0*32+ 7) /* Machine Check Exception */
7b11fb51
PA
28#define X86_FEATURE_CX8 (0*32+ 8) /* CMPXCHG8 instruction */
29#define X86_FEATURE_APIC (0*32+ 9) /* Onboard APIC */
30#define X86_FEATURE_SEP (0*32+11) /* SYSENTER/SYSEXIT */
31#define X86_FEATURE_MTRR (0*32+12) /* Memory Type Range Registers */
32#define X86_FEATURE_PGE (0*32+13) /* Page Global Enable */
33#define X86_FEATURE_MCA (0*32+14) /* Machine Check Architecture */
2798c63e
PA
34#define X86_FEATURE_CMOV (0*32+15) /* CMOV instructions */
35 /* (plus FCMOVcc, FCOMI with FPU) */
7b11fb51
PA
36#define X86_FEATURE_PAT (0*32+16) /* Page Attribute Table */
37#define X86_FEATURE_PSE36 (0*32+17) /* 36-bit PSEs */
38#define X86_FEATURE_PN (0*32+18) /* Processor serial number */
2798c63e 39#define X86_FEATURE_CLFLSH (0*32+19) /* "clflush" CLFLUSH instruction */
7414aa41 40#define X86_FEATURE_DS (0*32+21) /* "dts" Debug Store */
7b11fb51
PA
41#define X86_FEATURE_ACPI (0*32+22) /* ACPI via MSR */
42#define X86_FEATURE_MMX (0*32+23) /* Multimedia Extensions */
7414aa41
PA
43#define X86_FEATURE_FXSR (0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */
44#define X86_FEATURE_XMM (0*32+25) /* "sse" */
45#define X86_FEATURE_XMM2 (0*32+26) /* "sse2" */
46#define X86_FEATURE_SELFSNOOP (0*32+27) /* "ss" CPU self snoop */
7b11fb51 47#define X86_FEATURE_HT (0*32+28) /* Hyper-Threading */
7414aa41 48#define X86_FEATURE_ACC (0*32+29) /* "tm" Automatic clock control */
7b11fb51 49#define X86_FEATURE_IA64 (0*32+30) /* IA-64 processor */
7414aa41 50#define X86_FEATURE_PBE (0*32+31) /* Pending Break Enable */
7b11fb51
PA
51
52/* AMD-defined CPU features, CPUID level 0x80000001, word 1 */
53/* Don't duplicate feature flags which are redundant with Intel! */
54#define X86_FEATURE_SYSCALL (1*32+11) /* SYSCALL/SYSRET */
55#define X86_FEATURE_MP (1*32+19) /* MP Capable. */
56#define X86_FEATURE_NX (1*32+20) /* Execute Disable */
57#define X86_FEATURE_MMXEXT (1*32+22) /* AMD MMX extensions */
7414aa41
PA
58#define X86_FEATURE_FXSR_OPT (1*32+25) /* FXSAVE/FXRSTOR optimizations */
59#define X86_FEATURE_GBPAGES (1*32+26) /* "pdpe1gb" GB pages */
7b11fb51
PA
60#define X86_FEATURE_RDTSCP (1*32+27) /* RDTSCP */
61#define X86_FEATURE_LM (1*32+29) /* Long Mode (x86-64) */
62#define X86_FEATURE_3DNOWEXT (1*32+30) /* AMD 3DNow! extensions */
63#define X86_FEATURE_3DNOW (1*32+31) /* 3DNow! */
64
65/* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */
66#define X86_FEATURE_RECOVERY (2*32+ 0) /* CPU in recovery mode */
67#define X86_FEATURE_LONGRUN (2*32+ 1) /* Longrun power control */
68#define X86_FEATURE_LRTI (2*32+ 3) /* LongRun table interface */
69
70/* Other features, Linux-defined mapping, word 3 */
71/* This range is used for feature bits which conflict or are synthesized */
72#define X86_FEATURE_CXMMX (3*32+ 0) /* Cyrix MMX extensions */
73#define X86_FEATURE_K6_MTRR (3*32+ 1) /* AMD K6 nonstandard MTRRs */
74#define X86_FEATURE_CYRIX_ARR (3*32+ 2) /* Cyrix ARRs (= MTRRs) */
75#define X86_FEATURE_CENTAUR_MCR (3*32+ 3) /* Centaur MCRs (= MTRRs) */
76/* cpu types for specific tunings: */
7414aa41
PA
77#define X86_FEATURE_K8 (3*32+ 4) /* "" Opteron, Athlon64 */
78#define X86_FEATURE_K7 (3*32+ 5) /* "" Athlon */
79#define X86_FEATURE_P3 (3*32+ 6) /* "" P3 */
80#define X86_FEATURE_P4 (3*32+ 7) /* "" P4 */
7b11fb51
PA
81#define X86_FEATURE_CONSTANT_TSC (3*32+ 8) /* TSC ticks at a constant rate */
82#define X86_FEATURE_UP (3*32+ 9) /* smp kernel running on up */
7414aa41 83#define X86_FEATURE_FXSAVE_LEAK (3*32+10) /* "" FXSAVE leaks FOP/FIP/FOP */
7b11fb51 84#define X86_FEATURE_ARCH_PERFMON (3*32+11) /* Intel Architectural PerfMon */
b6734c35
PA
85#define X86_FEATURE_PEBS (3*32+12) /* Precise-Event Based Sampling */
86#define X86_FEATURE_BTS (3*32+13) /* Branch Trace Store */
7414aa41
PA
87#define X86_FEATURE_SYSCALL32 (3*32+14) /* "" syscall in ia32 userspace */
88#define X86_FEATURE_SYSENTER32 (3*32+15) /* "" sysenter in ia32 userspace */
2798c63e 89#define X86_FEATURE_REP_GOOD (3*32+16) /* rep microcode works well */
7414aa41
PA
90#define X86_FEATURE_MFENCE_RDTSC (3*32+17) /* "" Mfence synchronizes RDTSC */
91#define X86_FEATURE_LFENCE_RDTSC (3*32+18) /* "" Lfence synchronizes RDTSC */
92#define X86_FEATURE_11AP (3*32+19) /* "" Bad local APIC aka 11AP */
b6734c35 93#define X86_FEATURE_NOPL (3*32+20) /* The NOPL (0F 1F) instructions */
e8c534ec 94 /* 21 available, was AMD_C1E */
2576c999 95#define X86_FEATURE_XTOPOLOGY (3*32+22) /* cpu topology enum extensions */
b2bcc7b2 96#define X86_FEATURE_TSC_RELIABLE (3*32+23) /* TSC is known to be reliable */
d4377974 97#define X86_FEATURE_NONSTOP_TSC (3*32+24) /* TSC does not stop in C states */
e736ad54 98#define X86_FEATURE_CLFLUSH_MONITOR (3*32+25) /* "" clflush reqd with monitor */
42937e81 99#define X86_FEATURE_EXTD_APICID (3*32+26) /* has extended APICID (8 bits) */
4a376ec3 100#define X86_FEATURE_AMD_DCM (3*32+27) /* multi-node processor */
a8303aaf 101#define X86_FEATURE_APERFMPERF (3*32+28) /* APERFMPERF */
5d2bd700 102#define X86_FEATURE_EAGER_FPU (3*32+29) /* "eagerfpu" Non lazy FPU restore */
7b11fb51
PA
103
104/* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
7414aa41 105#define X86_FEATURE_XMM3 (4*32+ 0) /* "pni" SSE-3 */
f1240c00
PA
106#define X86_FEATURE_PCLMULQDQ (4*32+ 1) /* PCLMULQDQ instruction */
107#define X86_FEATURE_DTES64 (4*32+ 2) /* 64-bit Debug Store */
7414aa41
PA
108#define X86_FEATURE_MWAIT (4*32+ 3) /* "monitor" Monitor/Mwait support */
109#define X86_FEATURE_DSCPL (4*32+ 4) /* "ds_cpl" CPL Qual. Debug Store */
110#define X86_FEATURE_VMX (4*32+ 5) /* Hardware virtualization */
af2e1f27 111#define X86_FEATURE_SMX (4*32+ 6) /* Safer mode */
7b11fb51
PA
112#define X86_FEATURE_EST (4*32+ 7) /* Enhanced SpeedStep */
113#define X86_FEATURE_TM2 (4*32+ 8) /* Thermal Monitor 2 */
7414aa41 114#define X86_FEATURE_SSSE3 (4*32+ 9) /* Supplemental SSE-3 */
7b11fb51 115#define X86_FEATURE_CID (4*32+10) /* Context ID */
f1240c00 116#define X86_FEATURE_FMA (4*32+12) /* Fused multiply-add */
7b11fb51
PA
117#define X86_FEATURE_CX16 (4*32+13) /* CMPXCHG16B */
118#define X86_FEATURE_XTPR (4*32+14) /* Send Task Priority Messages */
f1240c00 119#define X86_FEATURE_PDCM (4*32+15) /* Performance Capabilities */
be604e69 120#define X86_FEATURE_PCID (4*32+17) /* Process Context Identifiers */
7b11fb51 121#define X86_FEATURE_DCA (4*32+18) /* Direct Cache Access */
7414aa41
PA
122#define X86_FEATURE_XMM4_1 (4*32+19) /* "sse4_1" SSE-4.1 */
123#define X86_FEATURE_XMM4_2 (4*32+20) /* "sse4_2" SSE-4.2 */
32e1d0a0 124#define X86_FEATURE_X2APIC (4*32+21) /* x2APIC */
069ebaa4
AK
125#define X86_FEATURE_MOVBE (4*32+22) /* MOVBE instruction */
126#define X86_FEATURE_POPCNT (4*32+23) /* POPCNT instruction */
b90dfb04 127#define X86_FEATURE_TSC_DEADLINE_TIMER (4*32+24) /* Tsc deadline timer */
f1240c00
PA
128#define X86_FEATURE_AES (4*32+25) /* AES instructions */
129#define X86_FEATURE_XSAVE (4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV */
130#define X86_FEATURE_OSXSAVE (4*32+27) /* "" XSAVE enabled in the OS */
131#define X86_FEATURE_AVX (4*32+28) /* Advanced Vector Extensions */
24da9c26 132#define X86_FEATURE_F16C (4*32+29) /* 16-bit fp conversions */
7ccafc5f 133#define X86_FEATURE_RDRAND (4*32+30) /* The RDRAND instruction */
49ab56ac 134#define X86_FEATURE_HYPERVISOR (4*32+31) /* Running on a hypervisor */
7b11fb51
PA
135
136/* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */
7414aa41
PA
137#define X86_FEATURE_XSTORE (5*32+ 2) /* "rng" RNG present (xstore) */
138#define X86_FEATURE_XSTORE_EN (5*32+ 3) /* "rng_en" RNG enabled */
139#define X86_FEATURE_XCRYPT (5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */
140#define X86_FEATURE_XCRYPT_EN (5*32+ 7) /* "ace_en" on-CPU crypto enabled */
7b11fb51
PA
141#define X86_FEATURE_ACE2 (5*32+ 8) /* Advanced Cryptography Engine v2 */
142#define X86_FEATURE_ACE2_EN (5*32+ 9) /* ACE v2 enabled */
7414aa41
PA
143#define X86_FEATURE_PHE (5*32+10) /* PadLock Hash Engine */
144#define X86_FEATURE_PHE_EN (5*32+11) /* PHE enabled */
145#define X86_FEATURE_PMM (5*32+12) /* PadLock Montgomery Multiplier */
146#define X86_FEATURE_PMM_EN (5*32+13) /* PMM enabled */
7b11fb51
PA
147
148/* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */
149#define X86_FEATURE_LAHF_LM (6*32+ 0) /* LAHF/SAHF in long mode */
150#define X86_FEATURE_CMP_LEGACY (6*32+ 1) /* If yes HyperThreading not valid */
7414aa41
PA
151#define X86_FEATURE_SVM (6*32+ 2) /* Secure virtual machine */
152#define X86_FEATURE_EXTAPIC (6*32+ 3) /* Extended APIC space */
153#define X86_FEATURE_CR8_LEGACY (6*32+ 4) /* CR8 in 32-bit mode */
154#define X86_FEATURE_ABM (6*32+ 5) /* Advanced bit manipulation */
155#define X86_FEATURE_SSE4A (6*32+ 6) /* SSE-4A */
156#define X86_FEATURE_MISALIGNSSE (6*32+ 7) /* Misaligned SSE mode */
157#define X86_FEATURE_3DNOWPREFETCH (6*32+ 8) /* 3DNow prefetch instructions */
158#define X86_FEATURE_OSVW (6*32+ 9) /* OS Visible Workaround */
159#define X86_FEATURE_IBS (6*32+10) /* Instruction Based Sampling */
7ef8aa72 160#define X86_FEATURE_XOP (6*32+11) /* extended AVX instructions */
7414aa41
PA
161#define X86_FEATURE_SKINIT (6*32+12) /* SKINIT/STGI instructions */
162#define X86_FEATURE_WDT (6*32+13) /* Watchdog timer */
33ed82fb
AP
163#define X86_FEATURE_LWP (6*32+15) /* Light Weight Profiling */
164#define X86_FEATURE_FMA4 (6*32+16) /* 4 operands MAC instructions */
652847aa 165#define X86_FEATURE_TCE (6*32+17) /* translation cache extension */
9d260ebc 166#define X86_FEATURE_NODEID_MSR (6*32+19) /* NodeId MSR */
33ed82fb
AP
167#define X86_FEATURE_TBM (6*32+21) /* trailing bit manipulations */
168#define X86_FEATURE_TOPOEXT (6*32+22) /* topology extensions CPUID leafs */
4979d272 169#define X86_FEATURE_PERFCTR_CORE (6*32+23) /* core performance counter extensions */
7b11fb51
PA
170
171/*
172 * Auxiliary flags: Linux defined - For features scattered in various
bdc802dc 173 * CPUID levels like 0x6, 0xA etc, word 7
7b11fb51
PA
174 */
175#define X86_FEATURE_IDA (7*32+ 0) /* Intel Dynamic Acceleration */
db954b58 176#define X86_FEATURE_ARAT (7*32+ 1) /* Always Running APIC Timer */
5958f1d5 177#define X86_FEATURE_CPB (7*32+ 2) /* AMD Core Performance Boost */
23016bf0 178#define X86_FEATURE_EPB (7*32+ 3) /* IA32_ENERGY_PERF_BIAS support */
278bc5f6 179#define X86_FEATURE_XSAVEOPT (7*32+ 4) /* Optimized Xsave */
9792db61
FY
180#define X86_FEATURE_PLN (7*32+ 5) /* Intel Power Limit Notification */
181#define X86_FEATURE_PTS (7*32+ 6) /* Intel Package Thermal Status */
4ad33411 182#define X86_FEATURE_DTHERM (7*32+ 7) /* Digital Thermal Sensor */
2f1e097e 183#define X86_FEATURE_HW_PSTATE (7*32+ 8) /* AMD HW-PState */
7b11fb51 184
bdc802dc 185/* Virtualization flags: Linux defined, word 8 */
e38e05a8
SY
186#define X86_FEATURE_TPR_SHADOW (8*32+ 0) /* Intel TPR Shadow */
187#define X86_FEATURE_VNMI (8*32+ 1) /* Intel Virtual NMI */
188#define X86_FEATURE_FLEXPRIORITY (8*32+ 2) /* Intel FlexPriority */
189#define X86_FEATURE_EPT (8*32+ 3) /* Intel Extended Page Table */
190#define X86_FEATURE_VPID (8*32+ 4) /* Intel Virtual Processor ID */
278bc5f6
PA
191#define X86_FEATURE_NPT (8*32+ 5) /* AMD Nested Page Table support */
192#define X86_FEATURE_LBRV (8*32+ 6) /* AMD LBR Virtualization support */
193#define X86_FEATURE_SVML (8*32+ 7) /* "svm_lock" AMD SVM locking MSR */
194#define X86_FEATURE_NRIPS (8*32+ 8) /* "nrip_save" AMD SVM next_rip save */
aeb9c7d6
AP
195#define X86_FEATURE_TSCRATEMSR (8*32+ 9) /* "tsc_scale" AMD TSC scaling support */
196#define X86_FEATURE_VMCBCLEAN (8*32+10) /* "vmcb_clean" AMD VMCB clean bits support */
197#define X86_FEATURE_FLUSHBYASID (8*32+11) /* AMD flush-by-ASID support */
198#define X86_FEATURE_DECODEASSISTS (8*32+12) /* AMD Decode Assists support */
199#define X86_FEATURE_PAUSEFILTER (8*32+13) /* AMD filtered pause intercept */
200#define X86_FEATURE_PFTHRESHOLD (8*32+14) /* AMD pause filter threshold */
201
e38e05a8 202
bdc802dc 203/* Intel-defined CPU features, CPUID level 0x00000007:0 (ebx), word 9 */
278bc5f6 204#define X86_FEATURE_FSGSBASE (9*32+ 0) /* {RD/WR}{FS/GS}BASE instructions*/
fb215366 205#define X86_FEATURE_BMI1 (9*32+ 3) /* 1st group bit manipulation extensions */
513c4ec6 206#define X86_FEATURE_HLE (9*32+ 4) /* Hardware Lock Elision */
fb215366 207#define X86_FEATURE_AVX2 (9*32+ 5) /* AVX2 instructions */
d0281a25 208#define X86_FEATURE_SMEP (9*32+ 7) /* Supervisor Mode Execution Protection */
fb215366 209#define X86_FEATURE_BMI2 (9*32+ 8) /* 2nd group bit manipulation extensions */
724a92ee 210#define X86_FEATURE_ERMS (9*32+ 9) /* Enhanced REP MOVSB/STOSB */
513c4ec6
PA
211#define X86_FEATURE_INVPCID (9*32+10) /* Invalidate Processor Context ID */
212#define X86_FEATURE_RTM (9*32+11) /* Restricted Transactional Memory */
30d5c454
PA
213#define X86_FEATURE_RDSEED (9*32+18) /* The RDSEED instruction */
214#define X86_FEATURE_ADX (9*32+19) /* The ADCX and ADOX instructions */
05194cfc 215#define X86_FEATURE_SMAP (9*32+20) /* Supervisor Mode Access Prevention */
bdc802dc 216
fa1408e4
PA
217#if defined(__KERNEL__) && !defined(__ASSEMBLY__)
218
a3c8acd0 219#include <asm/asm.h>
fa1408e4
PA
220#include <linux/bitops.h>
221
222extern const char * const x86_cap_flags[NCAPINTS*32];
223extern const char * const x86_power_flags[32];
224
0f8d2b92
IM
225#define test_cpu_cap(c, bit) \
226 test_bit(bit, (unsigned long *)((c)->x86_capability))
227
349c004e 228#define REQUIRED_MASK_BIT_SET(bit) \
7b11fb51
PA
229 ( (((bit)>>5)==0 && (1UL<<((bit)&31) & REQUIRED_MASK0)) || \
230 (((bit)>>5)==1 && (1UL<<((bit)&31) & REQUIRED_MASK1)) || \
231 (((bit)>>5)==2 && (1UL<<((bit)&31) & REQUIRED_MASK2)) || \
232 (((bit)>>5)==3 && (1UL<<((bit)&31) & REQUIRED_MASK3)) || \
233 (((bit)>>5)==4 && (1UL<<((bit)&31) & REQUIRED_MASK4)) || \
234 (((bit)>>5)==5 && (1UL<<((bit)&31) & REQUIRED_MASK5)) || \
235 (((bit)>>5)==6 && (1UL<<((bit)&31) & REQUIRED_MASK6)) || \
bdc802dc
PA
236 (((bit)>>5)==7 && (1UL<<((bit)&31) & REQUIRED_MASK7)) || \
237 (((bit)>>5)==8 && (1UL<<((bit)&31) & REQUIRED_MASK8)) || \
349c004e
CL
238 (((bit)>>5)==9 && (1UL<<((bit)&31) & REQUIRED_MASK9)) )
239
240#define cpu_has(c, bit) \
241 (__builtin_constant_p(bit) && REQUIRED_MASK_BIT_SET(bit) ? 1 : \
0f8d2b92
IM
242 test_cpu_cap(c, bit))
243
349c004e
CL
244#define this_cpu_has(bit) \
245 (__builtin_constant_p(bit) && REQUIRED_MASK_BIT_SET(bit) ? 1 : \
246 x86_this_cpu_test_bit(bit, (unsigned long *)&cpu_info.x86_capability))
247
7b11fb51
PA
248#define boot_cpu_has(bit) cpu_has(&boot_cpu_data, bit)
249
53756d37
JF
250#define set_cpu_cap(c, bit) set_bit(bit, (unsigned long *)((c)->x86_capability))
251#define clear_cpu_cap(c, bit) clear_bit(bit, (unsigned long *)((c)->x86_capability))
7d851c8d
AK
252#define setup_clear_cpu_cap(bit) do { \
253 clear_cpu_cap(&boot_cpu_data, bit); \
3e0c3737 254 set_bit(bit, (unsigned long *)cpu_caps_cleared); \
7d851c8d 255} while (0)
404ee5b1
AK
256#define setup_force_cpu_cap(bit) do { \
257 set_cpu_cap(&boot_cpu_data, bit); \
3e0c3737 258 set_bit(bit, (unsigned long *)cpu_caps_set); \
404ee5b1 259} while (0)
53756d37 260
7b11fb51
PA
261#define cpu_has_fpu boot_cpu_has(X86_FEATURE_FPU)
262#define cpu_has_vme boot_cpu_has(X86_FEATURE_VME)
263#define cpu_has_de boot_cpu_has(X86_FEATURE_DE)
264#define cpu_has_pse boot_cpu_has(X86_FEATURE_PSE)
265#define cpu_has_tsc boot_cpu_has(X86_FEATURE_TSC)
266#define cpu_has_pae boot_cpu_has(X86_FEATURE_PAE)
267#define cpu_has_pge boot_cpu_has(X86_FEATURE_PGE)
268#define cpu_has_apic boot_cpu_has(X86_FEATURE_APIC)
269#define cpu_has_sep boot_cpu_has(X86_FEATURE_SEP)
270#define cpu_has_mtrr boot_cpu_has(X86_FEATURE_MTRR)
271#define cpu_has_mmx boot_cpu_has(X86_FEATURE_MMX)
272#define cpu_has_fxsr boot_cpu_has(X86_FEATURE_FXSR)
273#define cpu_has_xmm boot_cpu_has(X86_FEATURE_XMM)
274#define cpu_has_xmm2 boot_cpu_has(X86_FEATURE_XMM2)
275#define cpu_has_xmm3 boot_cpu_has(X86_FEATURE_XMM3)
66be8951 276#define cpu_has_ssse3 boot_cpu_has(X86_FEATURE_SSSE3)
54b6a1bd 277#define cpu_has_aes boot_cpu_has(X86_FEATURE_AES)
66be8951 278#define cpu_has_avx boot_cpu_has(X86_FEATURE_AVX)
7b11fb51
PA
279#define cpu_has_ht boot_cpu_has(X86_FEATURE_HT)
280#define cpu_has_mp boot_cpu_has(X86_FEATURE_MP)
281#define cpu_has_nx boot_cpu_has(X86_FEATURE_NX)
282#define cpu_has_k6_mtrr boot_cpu_has(X86_FEATURE_K6_MTRR)
283#define cpu_has_cyrix_arr boot_cpu_has(X86_FEATURE_CYRIX_ARR)
284#define cpu_has_centaur_mcr boot_cpu_has(X86_FEATURE_CENTAUR_MCR)
285#define cpu_has_xstore boot_cpu_has(X86_FEATURE_XSTORE)
286#define cpu_has_xstore_enabled boot_cpu_has(X86_FEATURE_XSTORE_EN)
287#define cpu_has_xcrypt boot_cpu_has(X86_FEATURE_XCRYPT)
288#define cpu_has_xcrypt_enabled boot_cpu_has(X86_FEATURE_XCRYPT_EN)
289#define cpu_has_ace2 boot_cpu_has(X86_FEATURE_ACE2)
290#define cpu_has_ace2_enabled boot_cpu_has(X86_FEATURE_ACE2_EN)
291#define cpu_has_phe boot_cpu_has(X86_FEATURE_PHE)
292#define cpu_has_phe_enabled boot_cpu_has(X86_FEATURE_PHE_EN)
293#define cpu_has_pmm boot_cpu_has(X86_FEATURE_PMM)
294#define cpu_has_pmm_enabled boot_cpu_has(X86_FEATURE_PMM_EN)
295#define cpu_has_ds boot_cpu_has(X86_FEATURE_DS)
296#define cpu_has_pebs boot_cpu_has(X86_FEATURE_PEBS)
297#define cpu_has_clflush boot_cpu_has(X86_FEATURE_CLFLSH)
298#define cpu_has_bts boot_cpu_has(X86_FEATURE_BTS)
019c3e7c 299#define cpu_has_gbpages boot_cpu_has(X86_FEATURE_GBPAGES)
86975101 300#define cpu_has_arch_perfmon boot_cpu_has(X86_FEATURE_ARCH_PERFMON)
2e5d9c85 301#define cpu_has_pat boot_cpu_has(X86_FEATURE_PAT)
f1240c00 302#define cpu_has_xmm4_1 boot_cpu_has(X86_FEATURE_XMM4_1)
2a61812a 303#define cpu_has_xmm4_2 boot_cpu_has(X86_FEATURE_XMM4_2)
32e1d0a0 304#define cpu_has_x2apic boot_cpu_has(X86_FEATURE_X2APIC)
f1240c00 305#define cpu_has_xsave boot_cpu_has(X86_FEATURE_XSAVE)
212b0212 306#define cpu_has_xsaveopt boot_cpu_has(X86_FEATURE_XSAVEOPT)
66be8951 307#define cpu_has_osxsave boot_cpu_has(X86_FEATURE_OSXSAVE)
49ab56ac 308#define cpu_has_hypervisor boot_cpu_has(X86_FEATURE_HYPERVISOR)
0e1227d3 309#define cpu_has_pclmulqdq boot_cpu_has(X86_FEATURE_PCLMULQDQ)
4979d272 310#define cpu_has_perfctr_core boot_cpu_has(X86_FEATURE_PERFCTR_CORE)
3824abd1
CL
311#define cpu_has_cx8 boot_cpu_has(X86_FEATURE_CX8)
312#define cpu_has_cx16 boot_cpu_has(X86_FEATURE_CX16)
5d2bd700 313#define cpu_has_eager_fpu boot_cpu_has(X86_FEATURE_EAGER_FPU)
7b11fb51 314
0b9c99b6
TG
315#if defined(CONFIG_X86_INVLPG) || defined(CONFIG_X86_64)
316# define cpu_has_invlpg 1
317#else
318# define cpu_has_invlpg (boot_cpu_data.x86 > 3)
319#endif
320
7b11fb51
PA
321#ifdef CONFIG_X86_64
322
323#undef cpu_has_vme
324#define cpu_has_vme 0
325
326#undef cpu_has_pae
327#define cpu_has_pae ___BUG___
328
329#undef cpu_has_mp
330#define cpu_has_mp 1
331
332#undef cpu_has_k6_mtrr
333#define cpu_has_k6_mtrr 0
334
335#undef cpu_has_cyrix_arr
336#define cpu_has_cyrix_arr 0
337
338#undef cpu_has_centaur_mcr
339#define cpu_has_centaur_mcr 0
340
341#endif /* CONFIG_X86_64 */
342
2fd81864 343#if __GNUC__ >= 4
a3c8acd0
PA
344/*
345 * Static testing of CPU features. Used the same as boot_cpu_has().
346 * These are only valid after alternatives have run, but will statically
347 * patch the target code for additional performance.
348 *
349 */
83a7a2ad 350static __always_inline __pure bool __static_cpu_has(u16 bit)
a3c8acd0 351{
2fd81864 352#if __GNUC__ > 4 || __GNUC_MINOR__ >= 5
a3c8acd0
PA
353 asm goto("1: jmp %l[t_no]\n"
354 "2:\n"
355 ".section .altinstructions,\"a\"\n"
59e97e4d
AL
356 " .long 1b - .\n"
357 " .long 0\n" /* no replacement */
83a7a2ad 358 " .word %P0\n" /* feature bit */
a3c8acd0
PA
359 " .byte 2b - 1b\n" /* source len */
360 " .byte 0\n" /* replacement len */
a3c8acd0 361 ".previous\n"
83a7a2ad 362 /* skipping size check since replacement size = 0 */
a3c8acd0
PA
363 : : "i" (bit) : : t_no);
364 return true;
365 t_no:
366 return false;
367#else
368 u8 flag;
369 /* Open-coded due to __stringify() in ALTERNATIVE() */
370 asm volatile("1: movb $0,%0\n"
371 "2:\n"
372 ".section .altinstructions,\"a\"\n"
59e97e4d
AL
373 " .long 1b - .\n"
374 " .long 3f - .\n"
83a7a2ad 375 " .word %P1\n" /* feature bit */
a3c8acd0
PA
376 " .byte 2b - 1b\n" /* source len */
377 " .byte 4f - 3f\n" /* replacement len */
83a7a2ad
PA
378 ".previous\n"
379 ".section .discard,\"aw\",@progbits\n"
380 " .byte 0xff + (4f-3f) - (2b-1b)\n" /* size check */
a3c8acd0
PA
381 ".previous\n"
382 ".section .altinstr_replacement,\"ax\"\n"
383 "3: movb $1,%0\n"
384 "4:\n"
385 ".previous\n"
386 : "=qm" (flag) : "i" (bit));
387 return flag;
388#endif
389}
390
391#define static_cpu_has(bit) \
392( \
393 __builtin_constant_p(boot_cpu_has(bit)) ? \
394 boot_cpu_has(bit) : \
83a7a2ad 395 __builtin_constant_p(bit) ? \
a3c8acd0
PA
396 __static_cpu_has(bit) : \
397 boot_cpu_has(bit) \
398)
1ba4f22c
PA
399#else
400/*
401 * gcc 3.x is too stupid to do the static test; fall back to dynamic.
402 */
403#define static_cpu_has(bit) boot_cpu_has(bit)
404#endif
a3c8acd0 405
fa1408e4
PA
406#endif /* defined(__KERNEL__) && !defined(__ASSEMBLY__) */
407
1965aae3 408#endif /* _ASM_X86_CPUFEATURE_H */