[S390] lockless get_user_pages_fast()
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / s390 / include / asm / tlb.h
CommitLineData
1da177e4
LT
1#ifndef _S390_TLB_H
2#define _S390_TLB_H
3
4/*
ba8a9229
MS
5 * TLB flushing on s390 is complicated. The following requirement
6 * from the principles of operation is the most arduous:
7 *
8 * "A valid table entry must not be changed while it is attached
9 * to any CPU and may be used for translation by that CPU except to
10 * (1) invalidate the entry by using INVALIDATE PAGE TABLE ENTRY,
11 * or INVALIDATE DAT TABLE ENTRY, (2) alter bits 56-63 of a page
12 * table entry, or (3) make a change by means of a COMPARE AND SWAP
13 * AND PURGE instruction that purges the TLB."
14 *
15 * The modification of a pte of an active mm struct therefore is
16 * a two step process: i) invalidate the pte, ii) store the new pte.
17 * This is true for the page protection bit as well.
18 * The only possible optimization is to flush at the beginning of
19 * a tlb_gather_mmu cycle if the mm_struct is currently not in use.
20 *
21 * Pages used for the page tables is a different story. FIXME: more
1da177e4 22 */
ba8a9229
MS
23
24#include <linux/mm.h>
25#include <linux/swap.h>
26#include <asm/processor.h>
27#include <asm/pgalloc.h>
28#include <asm/smp.h>
29#include <asm/tlbflush.h>
30
31#ifndef CONFIG_SMP
32#define TLB_NR_PTRS 1
33#else
34#define TLB_NR_PTRS 508
35#endif
36
37struct mmu_gather {
38 struct mm_struct *mm;
39 unsigned int fullmm;
40 unsigned int nr_ptes;
5a216a20 41 unsigned int nr_pxds;
ba8a9229
MS
42 void *array[TLB_NR_PTRS];
43};
44
45DECLARE_PER_CPU(struct mmu_gather, mmu_gathers);
46
47static inline struct mmu_gather *tlb_gather_mmu(struct mm_struct *mm,
48 unsigned int full_mm_flush)
49{
50 struct mmu_gather *tlb = &get_cpu_var(mmu_gathers);
51
52 tlb->mm = mm;
050eef36 53 tlb->fullmm = full_mm_flush;
ba8a9229 54 tlb->nr_ptes = 0;
5a216a20 55 tlb->nr_pxds = TLB_NR_PTRS;
ba8a9229
MS
56 if (tlb->fullmm)
57 __tlb_flush_mm(mm);
58 return tlb;
59}
60
61static inline void tlb_flush_mmu(struct mmu_gather *tlb,
62 unsigned long start, unsigned long end)
63{
5a216a20 64 if (!tlb->fullmm && (tlb->nr_ptes > 0 || tlb->nr_pxds < TLB_NR_PTRS))
ba8a9229
MS
65 __tlb_flush_mm(tlb->mm);
66 while (tlb->nr_ptes > 0)
80217147 67 page_table_free_rcu(tlb->mm, tlb->array[--tlb->nr_ptes]);
5a216a20 68 while (tlb->nr_pxds < TLB_NR_PTRS)
80217147 69 crst_table_free_rcu(tlb->mm, tlb->array[tlb->nr_pxds++]);
ba8a9229
MS
70}
71
72static inline void tlb_finish_mmu(struct mmu_gather *tlb,
73 unsigned long start, unsigned long end)
74{
75 tlb_flush_mmu(tlb, start, end);
76
80217147
MS
77 rcu_table_freelist_finish();
78
ba8a9229
MS
79 /* keep the page table cache within bounds */
80 check_pgt_cache();
81
82 put_cpu_var(mmu_gathers);
83}
1da177e4
LT
84
85/*
ba8a9229
MS
86 * Release the page cache reference for a pte removed by
87 * tlb_ptep_clear_flush. In both flush modes the tlb fo a page cache page
88 * has already been freed, so just do free_page_and_swap_cache.
1da177e4 89 */
ba8a9229
MS
90static inline void tlb_remove_page(struct mmu_gather *tlb, struct page *page)
91{
92 free_page_and_swap_cache(page);
93}
1da177e4 94
ba8a9229
MS
95/*
96 * pte_free_tlb frees a pte table and clears the CRSTE for the
97 * page table from the tlb.
98 */
9e1b32ca
BH
99static inline void pte_free_tlb(struct mmu_gather *tlb, pgtable_t pte,
100 unsigned long address)
ba8a9229
MS
101{
102 if (!tlb->fullmm) {
146e4b3c 103 tlb->array[tlb->nr_ptes++] = pte;
5a216a20 104 if (tlb->nr_ptes >= tlb->nr_pxds)
ba8a9229
MS
105 tlb_flush_mmu(tlb, 0, 0);
106 } else
80217147 107 page_table_free(tlb->mm, (unsigned long *) pte);
ba8a9229 108}
1da177e4 109
ba8a9229
MS
110/*
111 * pmd_free_tlb frees a pmd table and clears the CRSTE for the
112 * segment table entry from the tlb.
6252d702
MS
113 * If the mm uses a two level page table the single pmd is freed
114 * as the pgd. pmd_free_tlb checks the asce_limit against 2GB
115 * to avoid the double free of the pmd in this case.
ba8a9229 116 */
9e1b32ca
BH
117static inline void pmd_free_tlb(struct mmu_gather *tlb, pmd_t *pmd,
118 unsigned long address)
ba8a9229
MS
119{
120#ifdef __s390x__
6252d702
MS
121 if (tlb->mm->context.asce_limit <= (1UL << 31))
122 return;
ba8a9229 123 if (!tlb->fullmm) {
5a216a20
MS
124 tlb->array[--tlb->nr_pxds] = pmd;
125 if (tlb->nr_ptes >= tlb->nr_pxds)
ba8a9229
MS
126 tlb_flush_mmu(tlb, 0, 0);
127 } else
80217147 128 crst_table_free(tlb->mm, (unsigned long *) pmd);
1da177e4 129#endif
ba8a9229
MS
130}
131
5a216a20
MS
132/*
133 * pud_free_tlb frees a pud table and clears the CRSTE for the
134 * region third table entry from the tlb.
6252d702
MS
135 * If the mm uses a three level page table the single pud is freed
136 * as the pgd. pud_free_tlb checks the asce_limit against 4TB
137 * to avoid the double free of the pud in this case.
5a216a20 138 */
9e1b32ca
BH
139static inline void pud_free_tlb(struct mmu_gather *tlb, pud_t *pud,
140 unsigned long address)
5a216a20
MS
141{
142#ifdef __s390x__
6252d702
MS
143 if (tlb->mm->context.asce_limit <= (1UL << 42))
144 return;
5a216a20
MS
145 if (!tlb->fullmm) {
146 tlb->array[--tlb->nr_pxds] = pud;
147 if (tlb->nr_ptes >= tlb->nr_pxds)
148 tlb_flush_mmu(tlb, 0, 0);
149 } else
80217147 150 crst_table_free(tlb->mm, (unsigned long *) pud);
5a216a20
MS
151#endif
152}
190a1d72 153
ba8a9229
MS
154#define tlb_start_vma(tlb, vma) do { } while (0)
155#define tlb_end_vma(tlb, vma) do { } while (0)
156#define tlb_remove_tlb_entry(tlb, ptep, addr) do { } while (0)
157#define tlb_migrate_finish(mm) do { } while (0)
158
159#endif /* _S390_TLB_H */