import PULS_20160108
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / arch / arm / mm / tlb-v7.S
CommitLineData
2ccdd1e7
CM
1/*
2 * linux/arch/arm/mm/tlb-v7.S
3 *
4 * Copyright (C) 1997-2002 Russell King
5 * Modified for ARMv7 by Catalin Marinas
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * ARM architecture version 6 TLB handling functions.
12 * These assume a split I/D TLB.
13 */
991da17e 14#include <linux/init.h>
2ccdd1e7 15#include <linux/linkage.h>
f00ec48f 16#include <asm/assembler.h>
2ccdd1e7
CM
17#include <asm/asm-offsets.h>
18#include <asm/page.h>
19#include <asm/tlbflush.h>
20#include "proc-macros.S"
21
22/*
23 * v7wbi_flush_user_tlb_range(start, end, vma)
24 *
25 * Invalidate a range of TLB entries in the specified address space.
26 *
27 * - start - start address (may not be aligned)
28 * - end - end address (exclusive, may not be aligned)
29 * - vma - vma_struct describing address range
30 *
31 * It is assumed that:
32 * - the "Invalidate single entry" instruction will invalidate
33 * both the I and the D TLBs on Harvard-style TLBs
34 */
35ENTRY(v7wbi_flush_user_tlb_range)
36 vma_vm_mm r3, r2 @ get vma->vm_mm
37 mmid r3, r3 @ get vm_mm->context.id
38 dsb
39 mov r0, r0, lsr #PAGE_SHIFT @ align address
40 mov r1, r1, lsr #PAGE_SHIFT
41 asid r3, r3 @ mask ASID
730a8128
WD
42#ifdef CONFIG_ARM_ERRATA_720789
43 ALT_SMP(W(mov) r3, #0 )
44 ALT_UP(W(nop) )
5a783cbc 45#endif
2ccdd1e7
CM
46 orr r0, r3, r0, lsl #PAGE_SHIFT @ Create initial MVA
47 mov r1, r1, lsl #PAGE_SHIFT
2ccdd1e7 481:
5a783cbc
WD
49#ifdef CONFIG_ARM_ERRATA_720789
50 ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable)
6fa3eb70
S
51#ifdef CONFIG_ARM_ERRATA_831171
52 ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable)
53#endif
5a783cbc 54#else
f00ec48f 55 ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
6fa3eb70
S
56#ifdef CONFIG_ARM_ERRATA_831171
57 ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
58#endif
5a783cbc 59#endif
f00ec48f
RK
60 ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA
61
2ccdd1e7
CM
62 add r0, r0, #PAGE_SZ
63 cmp r0, r1
64 blo 1b
2ccdd1e7
CM
65 dsb
66 mov pc, lr
93ed3970 67ENDPROC(v7wbi_flush_user_tlb_range)
2ccdd1e7
CM
68
69/*
70 * v7wbi_flush_kern_tlb_range(start,end)
71 *
72 * Invalidate a range of kernel TLB entries
73 *
74 * - start - start address (may not be aligned)
75 * - end - end address (exclusive, may not be aligned)
76 */
77ENTRY(v7wbi_flush_kern_tlb_range)
78 dsb
79 mov r0, r0, lsr #PAGE_SHIFT @ align address
80 mov r1, r1, lsr #PAGE_SHIFT
81 mov r0, r0, lsl #PAGE_SHIFT
82 mov r1, r1, lsl #PAGE_SHIFT
831:
5a783cbc
WD
84#ifdef CONFIG_ARM_ERRATA_720789
85 ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable)
6fa3eb70
S
86#ifdef CONFIG_ARM_ERRATA_831171
87 ALT_SMP(mcr p15, 0, r0, c8, c3, 3) @ TLB invalidate U MVA all ASID (shareable)
88#endif
5a783cbc 89#else
f00ec48f 90 ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
6fa3eb70
S
91#ifdef CONFIG_ARM_ERRATA_831171
92 ALT_SMP(mcr p15, 0, r0, c8, c3, 1) @ TLB invalidate U MVA (shareable)
93#endif
5a783cbc 94#endif
f00ec48f 95 ALT_UP(mcr p15, 0, r0, c8, c7, 1) @ TLB invalidate U MVA
2ccdd1e7
CM
96 add r0, r0, #PAGE_SZ
97 cmp r0, r1
98 blo 1b
2ccdd1e7
CM
99 dsb
100 isb
101 mov pc, lr
93ed3970 102ENDPROC(v7wbi_flush_kern_tlb_range)
2ccdd1e7 103
991da17e 104 __INIT
2ccdd1e7 105
2ba564b9
DM
106 /* define struct cpu_tlb_fns (see <asm/tlbflush.h> and proc-macros.S) */
107 define_tlb_functions v7wbi, v7wbi_tlb_flags_up, flags_smp=v7wbi_tlb_flags_smp