From: Bjorn Helgaas Date: Wed, 5 Dec 2012 20:51:19 +0000 (-0700) Subject: cxgb3: Use standard #defines for PCIe Capability ASPM fields X-Git-Tag: MMI-PSA29.97-13-9~15390^2~2^2~5 X-Git-Url: https://git.stricted.de/?a=commitdiff_plain;h=f2692bd9be3415ccfcb3a2d33b12ab6621c53067;p=GitHub%2FMotorolaMobilityLLC%2Fkernel-slsi.git cxgb3: Use standard #defines for PCIe Capability ASPM fields Use the standard #defines rather than bare numbers for PCIe Capability ASPM fields. Signed-off-by: Bjorn Helgaas Acked-by: David S. Miller --- diff --git a/drivers/net/ethernet/chelsio/cxgb3/t3_hw.c b/drivers/net/ethernet/chelsio/cxgb3/t3_hw.c index aef45d3113ba..3dee68612c9e 100644 --- a/drivers/net/ethernet/chelsio/cxgb3/t3_hw.c +++ b/drivers/net/ethernet/chelsio/cxgb3/t3_hw.c @@ -3307,7 +3307,7 @@ static void config_pcie(struct adapter *adap) G_NUMFSTTRNSEQRX(t3_read_reg(adap, A_PCIE_MODE)); log2_width = fls(adap->params.pci.width) - 1; acklat = ack_lat[log2_width][pldsize]; - if (val & 1) /* check LOsEnable */ + if (val & PCI_EXP_LNKCTL_ASPM_L0S) /* check LOsEnable */ acklat += fst_trn_tx * 4; rpllmt = rpl_tmr[log2_width][pldsize] + fst_trn_rx * 4;