From: Roy Spliet Date: Thu, 21 Aug 2014 11:45:16 +0000 (+0200) Subject: drm/nva3/clk: For PLL clocks always make sure the PLL is not in use X-Git-Url: https://git.stricted.de/?a=commitdiff_plain;h=a749a1fb55b3c46a4f81137c2c1882774dc55296;p=GitHub%2Fmoto-9609%2Fandroid_kernel_motorola_exynos9610.git drm/nva3/clk: For PLL clocks always make sure the PLL is not in use Signed-off-by: Roy Spliet Signed-off-by: Ben Skeggs --- diff --git a/drivers/gpu/drm/nouveau/core/subdev/clock/nva3.c b/drivers/gpu/drm/nouveau/core/subdev/clock/nva3.c index fd00397bc15e..53d7ebedf024 100644 --- a/drivers/gpu/drm/nouveau/core/subdev/clock/nva3.c +++ b/drivers/gpu/drm/nouveau/core/subdev/clock/nva3.c @@ -305,8 +305,17 @@ prog_pll(struct nva3_clock_priv *priv, int clk, u32 pll, int idx) const u32 src1 = 0x004160 + (clk * 4); const u32 ctrl = pll + 0; const u32 coef = pll + 4; + u32 bypass; if (info->pll) { + /* Always start from a non-PLL clock */ + bypass = nv_rd32(priv, ctrl) & 0x00000008; + if (!bypass) { + nv_mask(priv, src1, 0x00000101, 0x00000101); + nv_mask(priv, ctrl, 0x00000008, 0x00000008); + udelay(20); + } + nv_mask(priv, src0, 0x003f3141, 0x00000101 | info->clk); nv_wr32(priv, coef, info->pll); nv_mask(priv, ctrl, 0x00000015, 0x00000015);