From: Alex Deucher Date: Thu, 2 Mar 2017 21:55:42 +0000 (-0500) Subject: drm/amdgpu: add the new atomfirmware interface header X-Git-Url: https://git.stricted.de/?a=commitdiff_plain;h=1fadf42ed5b816d266d68b4e8622c33d03c968bb;p=GitHub%2Fmoto-9609%2Fandroid_kernel_motorola_exynos9610.git drm/amdgpu: add the new atomfirmware interface header soc15 asics have a new vbios interface. These headers define that interface. Acked-by: Christian König Signed-off-by: Alex Deucher --- diff --git a/drivers/gpu/drm/amd/include/atomfirmware.h b/drivers/gpu/drm/amd/include/atomfirmware.h new file mode 100644 index 000000000000..d38687516d60 --- /dev/null +++ b/drivers/gpu/drm/amd/include/atomfirmware.h @@ -0,0 +1,2385 @@ +/****************************************************************************\ +* +* File Name atomfirmware.h +* Project This is an interface header file between atombios and OS GPU drivers for SoC15 products +* +* Description header file of general definitions for OS nd pre-OS video drivers +* +* Copyright 2014 Advanced Micro Devices, Inc. +* +* Permission is hereby granted, free of charge, to any person obtaining a copy of this software +* and associated documentation files (the "Software"), to deal in the Software without restriction, +* including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, +* and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, +* subject to the following conditions: +* +* The above copyright notice and this permission notice shall be included in all copies or substantial +* portions of the Software. +* +* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR +* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, +* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL +* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR +* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, +* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR +* OTHER DEALINGS IN THE SOFTWARE. +* +\****************************************************************************/ + +/*IMPORTANT NOTES +* If a change in VBIOS/Driver/Tool's interface is only needed for SoC15 and forward products, then the change is only needed in this atomfirmware.h header file. +* If a change in VBIOS/Driver/Tool's interface is only needed for pre-SoC15 products, then the change is only needed in atombios.h header file. +* If a change is needed for both pre and post SoC15 products, then the change has to be made separately and might be differently in both atomfirmware.h and atombios.h. +*/ + +#ifndef _ATOMFIRMWARE_H_ +#define _ATOMFIRMWARE_H_ + +enum atom_bios_header_version_def{ + ATOM_MAJOR_VERSION =0x0003, + ATOM_MINOR_VERSION =0x0003, +}; + +#ifdef _H2INC + #ifndef uint32_t + typedef unsigned long uint32_t; + #endif + + #ifndef uint16_t + typedef unsigned short uint16_t; + #endif + + #ifndef uint8_t + typedef unsigned char uint8_t; + #endif +#endif + +enum atom_crtc_def{ + ATOM_CRTC1 =0, + ATOM_CRTC2 =1, + ATOM_CRTC3 =2, + ATOM_CRTC4 =3, + ATOM_CRTC5 =4, + ATOM_CRTC6 =5, + ATOM_CRTC_INVALID =0xff, +}; + +enum atom_ppll_def{ + ATOM_PPLL0 =2, + ATOM_GCK_DFS =8, + ATOM_FCH_CLK =9, + ATOM_DP_DTO =11, + ATOM_COMBOPHY_PLL0 =20, + ATOM_COMBOPHY_PLL1 =21, + ATOM_COMBOPHY_PLL2 =22, + ATOM_COMBOPHY_PLL3 =23, + ATOM_COMBOPHY_PLL4 =24, + ATOM_COMBOPHY_PLL5 =25, + ATOM_PPLL_INVALID =0xff, +}; + +// define ASIC internal encoder id ( bit vector ), used for CRTC_SourceSel +enum atom_dig_def{ + ASIC_INT_DIG1_ENCODER_ID =0x03, + ASIC_INT_DIG2_ENCODER_ID =0x09, + ASIC_INT_DIG3_ENCODER_ID =0x0a, + ASIC_INT_DIG4_ENCODER_ID =0x0b, + ASIC_INT_DIG5_ENCODER_ID =0x0c, + ASIC_INT_DIG6_ENCODER_ID =0x0d, + ASIC_INT_DIG7_ENCODER_ID =0x0e, +}; + +//ucEncoderMode +enum atom_encode_mode_def +{ + ATOM_ENCODER_MODE_DP =0, + ATOM_ENCODER_MODE_DP_SST =0, + ATOM_ENCODER_MODE_LVDS =1, + ATOM_ENCODER_MODE_DVI =2, + ATOM_ENCODER_MODE_HDMI =3, + ATOM_ENCODER_MODE_DP_AUDIO =5, + ATOM_ENCODER_MODE_DP_MST =5, + ATOM_ENCODER_MODE_CRT =15, + ATOM_ENCODER_MODE_DVO =16, +}; + +enum atom_encoder_refclk_src_def{ + ENCODER_REFCLK_SRC_P1PLL =0, + ENCODER_REFCLK_SRC_P2PLL =1, + ENCODER_REFCLK_SRC_P3PLL =2, + ENCODER_REFCLK_SRC_EXTCLK =3, + ENCODER_REFCLK_SRC_INVALID =0xff, +}; + +enum atom_scaler_def{ + ATOM_SCALER_DISABLE =0, /*scaler bypass mode, auto-center & no replication*/ + ATOM_SCALER_CENTER =1, //For Fudo, it's bypass and auto-center & auto replication + ATOM_SCALER_EXPANSION =2, /*scaler expansion by 2 tap alpha blending mode*/ +}; + +enum atom_operation_def{ + ATOM_DISABLE = 0, + ATOM_ENABLE = 1, + ATOM_INIT = 7, + ATOM_GET_STATUS = 8, +}; + +enum atom_embedded_display_op_def{ + ATOM_LCD_BL_OFF = 2, + ATOM_LCD_BL_OM = 3, + ATOM_LCD_BL_BRIGHTNESS_CONTROL = 4, + ATOM_LCD_SELFTEST_START = 5, + ATOM_LCD_SELFTEST_STOP = 6, +}; + +enum atom_spread_spectrum_mode{ + ATOM_SS_CENTER_OR_DOWN_MODE_MASK = 0x01, + ATOM_SS_DOWN_SPREAD_MODE = 0x00, + ATOM_SS_CENTRE_SPREAD_MODE = 0x01, + ATOM_INT_OR_EXT_SS_MASK = 0x02, + ATOM_INTERNAL_SS_MASK = 0x00, + ATOM_EXTERNAL_SS_MASK = 0x02, +}; + +/* define panel bit per color */ +enum atom_panel_bit_per_color{ + PANEL_BPC_UNDEFINE =0x00, + PANEL_6BIT_PER_COLOR =0x01, + PANEL_8BIT_PER_COLOR =0x02, + PANEL_10BIT_PER_COLOR =0x03, + PANEL_12BIT_PER_COLOR =0x04, + PANEL_16BIT_PER_COLOR =0x05, +}; + +//ucVoltageType +enum atom_voltage_type +{ + VOLTAGE_TYPE_VDDC = 1, + VOLTAGE_TYPE_MVDDC = 2, + VOLTAGE_TYPE_MVDDQ = 3, + VOLTAGE_TYPE_VDDCI = 4, + VOLTAGE_TYPE_VDDGFX = 5, + VOLTAGE_TYPE_PCC = 6, + VOLTAGE_TYPE_MVPP = 7, + VOLTAGE_TYPE_LEDDPM = 8, + VOLTAGE_TYPE_PCC_MVDD = 9, + VOLTAGE_TYPE_PCIE_VDDC = 10, + VOLTAGE_TYPE_PCIE_VDDR = 11, + VOLTAGE_TYPE_GENERIC_I2C_1 = 0x11, + VOLTAGE_TYPE_GENERIC_I2C_2 = 0x12, + VOLTAGE_TYPE_GENERIC_I2C_3 = 0x13, + VOLTAGE_TYPE_GENERIC_I2C_4 = 0x14, + VOLTAGE_TYPE_GENERIC_I2C_5 = 0x15, + VOLTAGE_TYPE_GENERIC_I2C_6 = 0x16, + VOLTAGE_TYPE_GENERIC_I2C_7 = 0x17, + VOLTAGE_TYPE_GENERIC_I2C_8 = 0x18, + VOLTAGE_TYPE_GENERIC_I2C_9 = 0x19, + VOLTAGE_TYPE_GENERIC_I2C_10 = 0x1A, +}; + +enum atom_dgpu_vram_type{ + ATOM_DGPU_VRAM_TYPE_GDDR5 = 0x50, + ATOM_DGPU_VRAM_TYPE_HBM = 0x60, +}; + +enum atom_dp_vs_preemph_def{ + DP_VS_LEVEL0_PREEMPH_LEVEL0 = 0x00, + DP_VS_LEVEL1_PREEMPH_LEVEL0 = 0x01, + DP_VS_LEVEL2_PREEMPH_LEVEL0 = 0x02, + DP_VS_LEVEL3_PREEMPH_LEVEL0 = 0x03, + DP_VS_LEVEL0_PREEMPH_LEVEL1 = 0x08, + DP_VS_LEVEL1_PREEMPH_LEVEL1 = 0x09, + DP_VS_LEVEL2_PREEMPH_LEVEL1 = 0x0a, + DP_VS_LEVEL0_PREEMPH_LEVEL2 = 0x10, + DP_VS_LEVEL1_PREEMPH_LEVEL2 = 0x11, + DP_VS_LEVEL0_PREEMPH_LEVEL3 = 0x18, +}; + + +/* +enum atom_string_def{ +asic_bus_type_pcie_string = "PCI_EXPRESS", +atom_fire_gl_string = "FGL", +atom_bios_string = "ATOM" +}; +*/ + +#pragma pack(1) /* BIOS data must use byte aligment*/ + +enum atombios_image_offset{ +OFFSET_TO_ATOM_ROM_HEADER_POINTER =0x00000048, +OFFSET_TO_ATOM_ROM_IMAGE_SIZE =0x00000002, +OFFSET_TO_ATOMBIOS_ASIC_BUS_MEM_TYPE =0x94, +MAXSIZE_OF_ATOMBIOS_ASIC_BUS_MEM_TYPE =20, /*including the terminator 0x0!*/ +OFFSET_TO_GET_ATOMBIOS_NUMBER_OF_STRINGS =0x2f, +OFFSET_TO_GET_ATOMBIOS_STRING_START =0x6e, +}; + +/**************************************************************************** +* Common header for all tables (Data table, Command function). +* Every table pointed in _ATOM_MASTER_DATA_TABLE has this common header. +* And the pointer actually points to this header. +****************************************************************************/ + +struct atom_common_table_header +{ + uint16_t structuresize; + uint8_t format_revision; //mainly used for a hw function, when the parser is not backward compatible + uint8_t content_revision; //change it when a data table has a structure change, or a hw function has a input/output parameter change +}; + +/**************************************************************************** +* Structure stores the ROM header. +****************************************************************************/ +struct atom_rom_header_v2_2 +{ + struct atom_common_table_header table_header; + uint8_t atom_bios_string[4]; //enum atom_string_def atom_bios_string; //Signature to distinguish between Atombios and non-atombios, + uint16_t bios_segment_address; + uint16_t protectedmodeoffset; + uint16_t configfilenameoffset; + uint16_t crc_block_offset; + uint16_t vbios_bootupmessageoffset; + uint16_t int10_offset; + uint16_t pcibusdevinitcode; + uint16_t iobaseaddress; + uint16_t subsystem_vendor_id; + uint16_t subsystem_id; + uint16_t pci_info_offset; + uint16_t masterhwfunction_offset; //Offest for SW to get all command function offsets, Don't change the position + uint16_t masterdatatable_offset; //Offest for SW to get all data table offsets, Don't change the position + uint16_t reserved; + uint32_t pspdirtableoffset; +}; + +/*==============================hw function portion======================================================================*/ + + +/**************************************************************************** +* Structures used in Command.mtb, each function name is not given here since those function could change from time to time +* The real functionality of each function is associated with the parameter structure version when defined +* For all internal cmd function definitions, please reference to atomstruct.h +****************************************************************************/ +struct atom_master_list_of_command_functions_v2_1{ + uint16_t asic_init; //Function + uint16_t cmd_function1; //used as an internal one + uint16_t cmd_function2; //used as an internal one + uint16_t cmd_function3; //used as an internal one + uint16_t digxencodercontrol; //Function + uint16_t cmd_function5; //used as an internal one + uint16_t cmd_function6; //used as an internal one + uint16_t cmd_function7; //used as an internal one + uint16_t cmd_function8; //used as an internal one + uint16_t cmd_function9; //used as an internal one + uint16_t setengineclock; //Function + uint16_t setmemoryclock; //Function + uint16_t setpixelclock; //Function + uint16_t enabledisppowergating; //Function + uint16_t cmd_function14; //used as an internal one + uint16_t cmd_function15; //used as an internal one + uint16_t cmd_function16; //used as an internal one + uint16_t cmd_function17; //used as an internal one + uint16_t cmd_function18; //used as an internal one + uint16_t cmd_function19; //used as an internal one + uint16_t cmd_function20; //used as an internal one + uint16_t cmd_function21; //used as an internal one + uint16_t cmd_function22; //used as an internal one + uint16_t cmd_function23; //used as an internal one + uint16_t cmd_function24; //used as an internal one + uint16_t cmd_function25; //used as an internal one + uint16_t cmd_function26; //used as an internal one + uint16_t cmd_function27; //used as an internal one + uint16_t cmd_function28; //used as an internal one + uint16_t cmd_function29; //used as an internal one + uint16_t cmd_function30; //used as an internal one + uint16_t cmd_function31; //used as an internal one + uint16_t cmd_function32; //used as an internal one + uint16_t cmd_function33; //used as an internal one + uint16_t blankcrtc; //Function + uint16_t enablecrtc; //Function + uint16_t cmd_function36; //used as an internal one + uint16_t cmd_function37; //used as an internal one + uint16_t cmd_function38; //used as an internal one + uint16_t cmd_function39; //used as an internal one + uint16_t cmd_function40; //used as an internal one + uint16_t getsmuclockinfo; //Function + uint16_t selectcrtc_source; //Function + uint16_t cmd_function43; //used as an internal one + uint16_t cmd_function44; //used as an internal one + uint16_t cmd_function45; //used as an internal one + uint16_t setdceclock; //Function + uint16_t getmemoryclock; //Function + uint16_t getengineclock; //Function + uint16_t setcrtc_usingdtdtiming; //Function + uint16_t externalencodercontrol; //Function + uint16_t cmd_function51; //used as an internal one + uint16_t cmd_function52; //used as an internal one + uint16_t cmd_function53; //used as an internal one + uint16_t processi2cchanneltransaction;//Function + uint16_t cmd_function55; //used as an internal one + uint16_t cmd_function56; //used as an internal one + uint16_t cmd_function57; //used as an internal one + uint16_t cmd_function58; //used as an internal one + uint16_t cmd_function59; //used as an internal one + uint16_t computegpuclockparam; //Function + uint16_t cmd_function61; //used as an internal one + uint16_t cmd_function62; //used as an internal one + uint16_t dynamicmemorysettings; //Function function + uint16_t memorytraining; //Function function + uint16_t cmd_function65; //used as an internal one + uint16_t cmd_function66; //used as an internal one + uint16_t setvoltage; //Function + uint16_t cmd_function68; //used as an internal one + uint16_t readefusevalue; //Function + uint16_t cmd_function70; //used as an internal one + uint16_t cmd_function71; //used as an internal one + uint16_t cmd_function72; //used as an internal one + uint16_t cmd_function73; //used as an internal one + uint16_t cmd_function74; //used as an internal one + uint16_t cmd_function75; //used as an internal one + uint16_t dig1transmittercontrol; //Function + uint16_t cmd_function77; //used as an internal one + uint16_t processauxchanneltransaction;//Function + uint16_t cmd_function79; //used as an internal one + uint16_t getvoltageinfo; //Function +}; + +struct atom_master_command_function_v2_1 +{ + struct atom_common_table_header table_header; + struct atom_master_list_of_command_functions_v2_1 listofcmdfunctions; +}; + +/**************************************************************************** +* Structures used in every command function +****************************************************************************/ +struct atom_function_attribute +{ + uint16_t ws_in_bytes:8; //[7:0]=Size of workspace in Bytes (in multiple of a dword), + uint16_t ps_in_bytes:7; //[14:8]=Size of parameter space in Bytes (multiple of a dword), + uint16_t updated_by_util:1; //[15]=flag to indicate the function is updated by util +}; + + +/**************************************************************************** +* Common header for all hw functions. +* Every function pointed by _master_list_of_hw_function has this common header. +* And the pointer actually points to this header. +****************************************************************************/ +struct atom_rom_hw_function_header +{ + struct atom_common_table_header func_header; + struct atom_function_attribute func_attrib; +}; + + +/*==============================sw data table portion======================================================================*/ +/**************************************************************************** +* Structures used in data.mtb, each data table name is not given here since those data table could change from time to time +* The real name of each table is given when its data structure version is defined +****************************************************************************/ +struct atom_master_list_of_data_tables_v2_1{ + uint16_t utilitypipeline; /* Offest for the utility to get parser info,Don't change this position!*/ + uint16_t multimedia_info; + uint16_t sw_datatable2; + uint16_t sw_datatable3; + uint16_t firmwareinfo; /* Shared by various SW components */ + uint16_t sw_datatable5; + uint16_t lcd_info; /* Shared by various SW components */ + uint16_t sw_datatable7; + uint16_t smu_info; + uint16_t sw_datatable9; + uint16_t sw_datatable10; + uint16_t vram_usagebyfirmware; /* Shared by various SW components */ + uint16_t gpio_pin_lut; /* Shared by various SW components */ + uint16_t sw_datatable13; + uint16_t gfx_info; + uint16_t powerplayinfo; /* Shared by various SW components */ + uint16_t sw_datatable16; + uint16_t sw_datatable17; + uint16_t sw_datatable18; + uint16_t sw_datatable19; + uint16_t sw_datatable20; + uint16_t sw_datatable21; + uint16_t displayobjectinfo; /* Shared by various SW components */ + uint16_t indirectioaccess; /* used as an internal one */ + uint16_t umc_info; /* Shared by various SW components */ + uint16_t sw_datatable25; + uint16_t sw_datatable26; + uint16_t dce_info; /* Shared by various SW components */ + uint16_t vram_info; /* Shared by various SW components */ + uint16_t sw_datatable29; + uint16_t integratedsysteminfo; /* Shared by various SW components */ + uint16_t asic_profiling_info; /* Shared by various SW components */ + uint16_t voltageobject_info; /* shared by various SW components */ + uint16_t sw_datatable33; + uint16_t sw_datatable34; +}; + + +struct atom_master_data_table_v2_1 +{ + struct atom_common_table_header table_header; + struct atom_master_list_of_data_tables_v2_1 listOfdatatables; +}; + + +struct atom_dtd_format +{ + uint16_t pixclk; + uint16_t h_active; + uint16_t h_blanking_time; + uint16_t v_active; + uint16_t v_blanking_time; + uint16_t h_sync_offset; + uint16_t h_sync_width; + uint16_t v_sync_offset; + uint16_t v_syncwidth; + uint16_t reserved; + uint16_t reserved0; + uint8_t h_border; + uint8_t v_border; + uint16_t miscinfo; + uint8_t atom_mode_id; + uint8_t refreshrate; +}; + +/* atom_dtd_format.modemiscinfo defintion */ +enum atom_dtd_format_modemiscinfo{ + ATOM_HSYNC_POLARITY = 0x0002, + ATOM_VSYNC_POLARITY = 0x0004, + ATOM_H_REPLICATIONBY2 = 0x0010, + ATOM_V_REPLICATIONBY2 = 0x0020, + ATOM_INTERLACE = 0x0080, + ATOM_COMPOSITESYNC = 0x0040, +}; + + +/* utilitypipeline + * when format_revision==1 && content_revision==1, then this an info table for atomworks to use during debug session, no structure is associated with it. + * the location of it can't change +*/ + + +/* + *************************************************************************** + Data Table firmwareinfo structure + *************************************************************************** +*/ + +struct atom_firmware_info_v3_1 +{ + struct atom_common_table_header table_header; + uint32_t firmware_revision; + uint32_t bootup_sclk_in10khz; + uint32_t bootup_mclk_in10khz; + uint32_t firmware_capability; // enum atombios_firmware_capability + uint32_t main_call_parser_entry; /* direct address of main parser call in VBIOS binary. */ + uint32_t bios_scratch_reg_startaddr; // 1st bios scratch register dword address + uint16_t bootup_vddc_mv; + uint16_t bootup_vddci_mv; + uint16_t bootup_mvddc_mv; + uint16_t bootup_vddgfx_mv; + uint8_t mem_module_id; + uint8_t coolingsolution_id; /*0: Air cooling; 1: Liquid cooling ... */ + uint8_t reserved1[2]; + uint32_t mc_baseaddr_high; + uint32_t mc_baseaddr_low; + uint32_t reserved2[6]; +}; + +/* Total 32bit cap indication */ +enum atombios_firmware_capability +{ + ATOM_FIRMWARE_CAP_FIRMWARE_POSTED = 0x00000001, + ATOM_FIRMWARE_CAP_GPU_VIRTUALIZATION = 0x00000002, + ATOM_FIRMWARE_CAP_WMI_SUPPORT = 0x00000040, +}; + +enum atom_cooling_solution_id{ + AIR_COOLING = 0x00, + LIQUID_COOLING = 0x01 +}; + + +/* + *************************************************************************** + Data Table lcd_info structure + *************************************************************************** +*/ + +struct lcd_info_v2_1 +{ + struct atom_common_table_header table_header; + struct atom_dtd_format lcd_timing; + uint16_t backlight_pwm; + uint16_t special_handle_cap; + uint16_t panel_misc; + uint16_t lvds_max_slink_pclk; + uint16_t lvds_ss_percentage; + uint16_t lvds_ss_rate_10hz; + uint8_t pwr_on_digon_to_de; /*all pwr sequence numbers below are in uint of 4ms*/ + uint8_t pwr_on_de_to_vary_bl; + uint8_t pwr_down_vary_bloff_to_de; + uint8_t pwr_down_de_to_digoff; + uint8_t pwr_off_delay; + uint8_t pwr_on_vary_bl_to_blon; + uint8_t pwr_down_bloff_to_vary_bloff; + uint8_t panel_bpc; + uint8_t dpcd_edp_config_cap; + uint8_t dpcd_max_link_rate; + uint8_t dpcd_max_lane_count; + uint8_t dpcd_max_downspread; + uint8_t min_allowed_bl_level; + uint8_t max_allowed_bl_level; + uint8_t bootup_bl_level; + uint8_t dplvdsrxid; + uint32_t reserved1[8]; +}; + +/* lcd_info_v2_1.panel_misc defintion */ +enum atom_lcd_info_panel_misc{ + ATOM_PANEL_MISC_FPDI =0x0002, +}; + +//uceDPToLVDSRxId +enum atom_lcd_info_dptolvds_rx_id +{ + eDP_TO_LVDS_RX_DISABLE = 0x00, // no eDP->LVDS translator chip + eDP_TO_LVDS_COMMON_ID = 0x01, // common eDP->LVDS translator chip without AMD SW init + eDP_TO_LVDS_REALTEK_ID = 0x02, // Realtek tansaltor which require AMD SW init +}; + + +/* + *************************************************************************** + Data Table gpio_pin_lut structure + *************************************************************************** +*/ + +struct atom_gpio_pin_assignment +{ + uint32_t data_a_reg_index; + uint8_t gpio_bitshift; + uint8_t gpio_mask_bitshift; + uint8_t gpio_id; + uint8_t reserved; +}; + +/* atom_gpio_pin_assignment.gpio_id definition */ +enum atom_gpio_pin_assignment_gpio_id { + I2C_HW_LANE_MUX =0x0f, /* only valid when bit7=1 */ + I2C_HW_ENGINE_ID_MASK =0x70, /* only valid when bit7=1 */ + I2C_HW_CAP =0x80, /*only when the I2C_HW_CAP is set, the pin ID is assigned to an I2C pin pair, otherwise, it's an generic GPIO pin */ + + /* gpio_id pre-define id for multiple usage */ + /* GPIO use to control PCIE_VDDC in certain SLT board */ + PCIE_VDDC_CONTROL_GPIO_PINID = 56, + /* if PP_AC_DC_SWITCH_GPIO_PINID in Gpio_Pin_LutTable, AC/DC swithing feature is enable */ + PP_AC_DC_SWITCH_GPIO_PINID = 60, + /* VDDC_REGULATOR_VRHOT_GPIO_PINID in Gpio_Pin_LutTable, VRHot feature is enable */ + VDDC_VRHOT_GPIO_PINID = 61, + /*if VDDC_PCC_GPIO_PINID in GPIO_LUTable, Peak Current Control feature is enabled */ + VDDC_PCC_GPIO_PINID = 62, + /* Only used on certain SLT/PA board to allow utility to cut Efuse. */ + EFUSE_CUT_ENABLE_GPIO_PINID = 63, + /* ucGPIO=DRAM_SELF_REFRESH_GPIO_PIND uses for memory self refresh (ucGPIO=0, DRAM self-refresh; ucGPIO= */ + DRAM_SELF_REFRESH_GPIO_PINID = 64, + /* Thermal interrupt output->system thermal chip GPIO pin */ + THERMAL_INT_OUTPUT_GPIO_PINID =65, +}; + + +struct atom_gpio_pin_lut_v2_1 +{ + struct atom_common_table_header table_header; + /*the real number of this included in the structure is calcualted by using the (whole structure size - the header size)/size of atom_gpio_pin_lut */ + struct atom_gpio_pin_assignment gpio_pin[8]; +}; + + +/* + *************************************************************************** + Data Table vram_usagebyfirmware structure + *************************************************************************** +*/ + +struct vram_usagebyfirmware_v2_1 +{ + struct atom_common_table_header table_header; + uint32_t start_address_in_kb; + uint16_t used_by_firmware_in_kb; + uint16_t used_by_driver_in_kb; +}; + + +/* + *************************************************************************** + Data Table displayobjectinfo structure + *************************************************************************** +*/ + +enum atom_object_record_type_id +{ + ATOM_I2C_RECORD_TYPE =1, + ATOM_HPD_INT_RECORD_TYPE =2, + ATOM_OBJECT_GPIO_CNTL_RECORD_TYPE =9, + ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE =16, + ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE =17, + ATOM_ENCODER_CAP_RECORD_TYPE=20, + ATOM_BRACKET_LAYOUT_RECORD_TYPE=21, + ATOM_CONNECTOR_FORCED_TMDS_CAP_RECORD_TYPE=22, + ATOM_RECORD_END_TYPE =0xFF, +}; + +struct atom_common_record_header +{ + uint8_t record_type; //An emun to indicate the record type + uint8_t record_size; //The size of the whole record in byte +}; + +struct atom_i2c_record +{ + struct atom_common_record_header record_header; //record_type = ATOM_I2C_RECORD_TYPE + uint8_t i2c_id; + uint8_t i2c_slave_addr; //The slave address, it's 0 when the record is attached to connector for DDC +}; + +struct atom_hpd_int_record +{ + struct atom_common_record_header record_header; //record_type = ATOM_HPD_INT_RECORD_TYPE + uint8_t pin_id; //Corresponding block in GPIO_PIN_INFO table gives the pin info + uint8_t plugin_pin_state; +}; + +// Bit maps for ATOM_ENCODER_CAP_RECORD.usEncoderCap +enum atom_encoder_caps_def +{ + ATOM_ENCODER_CAP_RECORD_HBR2 =0x01, // DP1.2 HBR2 is supported by HW encoder, it is retired in NI. the real meaning from SI is MST_EN + ATOM_ENCODER_CAP_RECORD_MST_EN =0x01, // from SI, this bit means DP MST is enable or not. + ATOM_ENCODER_CAP_RECORD_HBR2_EN =0x02, // DP1.2 HBR2 setting is qualified and HBR2 can be enabled + ATOM_ENCODER_CAP_RECORD_HDMI6Gbps_EN =0x04, // HDMI2.0 6Gbps enable or not. + ATOM_ENCODER_CAP_RECORD_HBR3_EN =0x08, // DP1.3 HBR3 is supported by board. +}; + +struct atom_encoder_caps_record +{ + struct atom_common_record_header record_header; //record_type = ATOM_ENCODER_CAP_RECORD_TYPE + uint32_t encodercaps; +}; + +enum atom_connector_caps_def +{ + ATOM_CONNECTOR_CAP_INTERNAL_DISPLAY = 0x01, //a cap bit to indicate that this non-embedded display connector is an internal display + ATOM_CONNECTOR_CAP_INTERNAL_DISPLAY_BL = 0x02, //a cap bit to indicate that this internal display requires BL control from GPU, refers to lcd_info for BL PWM freq +}; + +struct atom_disp_connector_caps_record +{ + struct atom_common_record_header record_header; + uint32_t connectcaps; +}; + +//The following generic object gpio pin control record type will replace JTAG_RECORD/FPGA_CONTROL_RECORD/DVI_EXT_INPUT_RECORD above gradually +struct atom_gpio_pin_control_pair +{ + uint8_t gpio_id; // GPIO_ID, find the corresponding ID in GPIO_LUT table + uint8_t gpio_pinstate; // Pin state showing how to set-up the pin +}; + +struct atom_object_gpio_cntl_record +{ + struct atom_common_record_header record_header; + uint8_t flag; // Future expnadibility + uint8_t number_of_pins; // Number of GPIO pins used to control the object + struct atom_gpio_pin_control_pair gpio[1]; // the real gpio pin pair determined by number of pins ucNumberOfPins +}; + +//Definitions for GPIO pin state +enum atom_gpio_pin_control_pinstate_def +{ + GPIO_PIN_TYPE_INPUT = 0x00, + GPIO_PIN_TYPE_OUTPUT = 0x10, + GPIO_PIN_TYPE_HW_CONTROL = 0x20, + +//For GPIO_PIN_TYPE_OUTPUT the following is defined + GPIO_PIN_OUTPUT_STATE_MASK = 0x01, + GPIO_PIN_OUTPUT_STATE_SHIFT = 0, + GPIO_PIN_STATE_ACTIVE_LOW = 0x0, + GPIO_PIN_STATE_ACTIVE_HIGH = 0x1, +}; + +// Indexes to GPIO array in GLSync record +// GLSync record is for Frame Lock/Gen Lock feature. +enum atom_glsync_record_gpio_index_def +{ + ATOM_GPIO_INDEX_GLSYNC_REFCLK = 0, + ATOM_GPIO_INDEX_GLSYNC_HSYNC = 1, + ATOM_GPIO_INDEX_GLSYNC_VSYNC = 2, + ATOM_GPIO_INDEX_GLSYNC_SWAP_REQ = 3, + ATOM_GPIO_INDEX_GLSYNC_SWAP_GNT = 4, + ATOM_GPIO_INDEX_GLSYNC_INTERRUPT = 5, + ATOM_GPIO_INDEX_GLSYNC_V_RESET = 6, + ATOM_GPIO_INDEX_GLSYNC_SWAP_CNTL = 7, + ATOM_GPIO_INDEX_GLSYNC_SWAP_SEL = 8, + ATOM_GPIO_INDEX_GLSYNC_MAX = 9, +}; + + +struct atom_connector_hpdpin_lut_record //record for ATOM_CONNECTOR_HPDPIN_LUT_RECORD_TYPE +{ + struct atom_common_record_header record_header; + uint8_t hpd_pin_map[8]; +}; + +struct atom_connector_auxddc_lut_record //record for ATOM_CONNECTOR_AUXDDC_LUT_RECORD_TYPE +{ + struct atom_common_record_header record_header; + uint8_t aux_ddc_map[8]; +}; + +struct atom_connector_forced_tmds_cap_record +{ + struct atom_common_record_header record_header; + // override TMDS capability on this connector when it operate in TMDS mode. usMaxTmdsClkRate = max TMDS Clock in Mhz/2.5 + uint8_t maxtmdsclkrate_in2_5mhz; + uint8_t reserved; +}; + +struct atom_connector_layout_info +{ + uint16_t connectorobjid; + uint8_t connector_type; + uint8_t position; +}; + +// define ATOM_CONNECTOR_LAYOUT_INFO.ucConnectorType to describe the display connector size +enum atom_connector_layout_info_connector_type_def +{ + CONNECTOR_TYPE_DVI_D = 1, + + CONNECTOR_TYPE_HDMI = 4, + CONNECTOR_TYPE_DISPLAY_PORT = 5, + CONNECTOR_TYPE_MINI_DISPLAY_PORT = 6, +}; + +struct atom_bracket_layout_record +{ + struct atom_common_record_header record_header; + uint8_t bracketlen; + uint8_t bracketwidth; + uint8_t conn_num; + uint8_t reserved; + struct atom_connector_layout_info conn_info[1]; +}; + +enum atom_display_device_tag_def{ + ATOM_DISPLAY_LCD1_SUPPORT = 0x0002, //an embedded display is either an LVDS or eDP signal type of display + ATOM_DISPLAY_DFP1_SUPPORT = 0x0008, + ATOM_DISPLAY_DFP2_SUPPORT = 0x0080, + ATOM_DISPLAY_DFP3_SUPPORT = 0x0200, + ATOM_DISPLAY_DFP4_SUPPORT = 0x0400, + ATOM_DISPLAY_DFP5_SUPPORT = 0x0800, + ATOM_DISPLAY_DFP6_SUPPORT = 0x0040, + ATOM_DISPLAY_DFPx_SUPPORT = 0x0ec8, +}; + +struct atom_display_object_path_v2 +{ + uint16_t display_objid; //Connector Object ID or Misc Object ID + uint16_t disp_recordoffset; + uint16_t encoderobjid; //first encoder closer to the connector, could be either an external or intenal encoder + uint16_t extencoderobjid; //2nd encoder after the first encoder, from the connector point of view; + uint16_t encoder_recordoffset; + uint16_t extencoder_recordoffset; + uint16_t device_tag; //a supported device vector, each display path starts with this.the paths are enumerated in the way of priority, a path appears first + uint8_t priority_id; + uint8_t reserved; +}; + +struct display_object_info_table_v1_4 +{ + struct atom_common_table_header table_header; + uint16_t supporteddevices; + uint8_t number_of_path; + uint8_t reserved; + struct atom_display_object_path_v2 display_path[8]; //the real number of this included in the structure is calculated by using the (whole structure size - the header size- number_of_path)/size of atom_display_object_path +}; + + +/* + *************************************************************************** + Data Table dce_info structure + *************************************************************************** +*/ +struct atom_display_controller_info_v4_1 +{ + struct atom_common_table_header table_header; + uint32_t display_caps; + uint32_t bootup_dispclk_10khz; + uint16_t dce_refclk_10khz; + uint16_t i2c_engine_refclk_10khz; + uint16_t dvi_ss_percentage; // in unit of 0.001% + uint16_t dvi_ss_rate_10hz; + uint16_t hdmi_ss_percentage; // in unit of 0.001% + uint16_t hdmi_ss_rate_10hz; + uint16_t dp_ss_percentage; // in unit of 0.001% + uint16_t dp_ss_rate_10hz; + uint8_t dvi_ss_mode; // enum of atom_spread_spectrum_mode + uint8_t hdmi_ss_mode; // enum of atom_spread_spectrum_mode + uint8_t dp_ss_mode; // enum of atom_spread_spectrum_mode + uint8_t ss_reserved; + uint8_t hardcode_mode_num; // a hardcode mode number defined in StandardVESA_TimingTable when a CRT or DFP EDID is not available + uint8_t reserved1[3]; + uint16_t dpphy_refclk_10khz; + uint16_t reserved2; + uint8_t dceip_min_ver; + uint8_t dceip_max_ver; + uint8_t max_disp_pipe_num; + uint8_t max_vbios_active_disp_pipe_num; + uint8_t max_ppll_num; + uint8_t max_disp_phy_num; + uint8_t max_aux_pairs; + uint8_t remotedisplayconfig; + uint8_t reserved3[8]; +}; + + +struct atom_display_controller_info_v4_2 +{ + struct atom_common_table_header table_header; + uint32_t display_caps; + uint32_t bootup_dispclk_10khz; + uint16_t dce_refclk_10khz; + uint16_t i2c_engine_refclk_10khz; + uint16_t dvi_ss_percentage; // in unit of 0.001% + uint16_t dvi_ss_rate_10hz; + uint16_t hdmi_ss_percentage; // in unit of 0.001% + uint16_t hdmi_ss_rate_10hz; + uint16_t dp_ss_percentage; // in unit of 0.001% + uint16_t dp_ss_rate_10hz; + uint8_t dvi_ss_mode; // enum of atom_spread_spectrum_mode + uint8_t hdmi_ss_mode; // enum of atom_spread_spectrum_mode + uint8_t dp_ss_mode; // enum of atom_spread_spectrum_mode + uint8_t ss_reserved; + uint8_t dfp_hardcode_mode_num; // DFP hardcode mode number defined in StandardVESA_TimingTable when EDID is not available + uint8_t dfp_hardcode_refreshrate;// DFP hardcode mode refreshrate defined in StandardVESA_TimingTable when EDID is not available + uint8_t vga_hardcode_mode_num; // VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable + uint8_t vga_hardcode_refreshrate;// VGA hardcode mode number defined in StandardVESA_TimingTable when EDID is not avablable + uint16_t dpphy_refclk_10khz; + uint16_t reserved2; + uint8_t dcnip_min_ver; + uint8_t dcnip_max_ver; + uint8_t max_disp_pipe_num; + uint8_t max_vbios_active_disp_pipe_num; + uint8_t max_ppll_num; + uint8_t max_disp_phy_num; + uint8_t max_aux_pairs; + uint8_t remotedisplayconfig; + uint8_t reserved3[8]; +}; + + +enum dce_info_caps_def +{ + // only for VBIOS + DCE_INFO_CAPS_FORCE_DISPDEV_CONNECTED =0x02, + // only for VBIOS + DCE_INFO_CAPS_DISABLE_DFP_DP_HBR2 =0x04, + // only for VBIOS + DCE_INFO_CAPS_ENABLE_INTERLAC_TIMING =0x08, + +}; + +/* + *************************************************************************** + Data Table ATOM_EXTERNAL_DISPLAY_CONNECTION_INFO structure + *************************************************************************** +*/ +struct atom_ext_display_path +{ + uint16_t device_tag; //A bit vector to show what devices are supported + uint16_t device_acpi_enum; //16bit device ACPI id. + uint16_t connectorobjid; //A physical connector for displays to plug in, using object connector definitions + uint8_t auxddclut_index; //An index into external AUX/DDC channel LUT + uint8_t hpdlut_index; //An index into external HPD pin LUT + uint16_t ext_encoder_objid; //external encoder object id + uint8_t channelmapping; // if ucChannelMapping=0, using default one to one mapping + uint8_t chpninvert; // bit vector for up to 8 lanes, =0: P and N is not invert, =1 P and N is inverted + uint16_t caps; + uint16_t reserved; +}; + +//usCaps +enum ext_display_path_cap_def +{ + EXT_DISPLAY_PATH_CAPS__HBR2_DISABLE =0x0001, + EXT_DISPLAY_PATH_CAPS__DP_FIXED_VS_EN =0x0002, + EXT_DISPLAY_PATH_CAPS__EXT_CHIP_MASK =0x007C, +}; + +struct atom_external_display_connection_info +{ + struct atom_common_table_header table_header; + uint8_t guid[16]; // a GUID is a 16 byte long string + struct atom_ext_display_path path[7]; // total of fixed 7 entries. + uint8_t checksum; // a simple Checksum of the sum of whole structure equal to 0x0. + uint8_t stereopinid; // use for eDP panel + uint8_t remotedisplayconfig; + uint8_t edptolvdsrxid; + uint8_t fixdpvoltageswing; // usCaps[1]=1, this indicate DP_LANE_SET value + uint8_t reserved[3]; // for potential expansion +}; + +/* + *************************************************************************** + Data Table integratedsysteminfo structure + *************************************************************************** +*/ + +struct atom_camera_dphy_timing_param +{ + uint8_t profile_id; // SENSOR_PROFILES + uint32_t param; +}; + +struct atom_camera_dphy_elec_param +{ + uint16_t param[3]; +}; + +struct atom_camera_module_info +{ + uint8_t module_id; // 0: Rear, 1: Front right of user, 2: Front left of user + uint8_t module_name[8]; + struct atom_camera_dphy_timing_param timingparam[6]; // Exact number is under estimation and confirmation from sensor vendor +}; + +struct atom_camera_flashlight_info +{ + uint8_t flashlight_id; // 0: Rear, 1: Front + uint8_t name[8]; +}; + +struct atom_camera_data +{ + uint32_t versionCode; + struct atom_camera_module_info cameraInfo[3]; // Assuming 3 camera sensors max + struct atom_camera_flashlight_info flashInfo; // Assuming 1 flashlight max + struct atom_camera_dphy_elec_param dphy_param; + uint32_t crc_val; // CRC +}; + + +struct atom_14nm_dpphy_dvihdmi_tuningset +{ + uint32_t max_symclk_in10khz; + uint8_t encoder_mode; //atom_encode_mode_def, =2: DVI, =3: HDMI mode + uint8_t phy_sel; //bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf + uint16_t margindeemph; //COMMON_MAR_DEEMPH_NOM[7:0]tx_margin_nom [15:8]deemph_gen1_nom + uint8_t deemph_6db_4; //COMMON_SELDEEMPH60[31:24]deemph_6db_4 + uint8_t boostadj; //CMD_BUS_GLOBAL_FOR_TX_LANE0 [19:16]tx_boost_adj [20]tx_boost_en [23:22]tx_binary_ron_code_offset + uint8_t tx_driver_fifty_ohms; //COMMON_ZCALCODE_CTRL[21].tx_driver_fifty_ohms + uint8_t deemph_sel; //MARGIN_DEEMPH_LANE0.DEEMPH_SEL +}; + +struct atom_14nm_dpphy_dp_setting{ + uint8_t dp_vs_pemph_level; //enum of atom_dp_vs_preemph_def + uint16_t margindeemph; //COMMON_MAR_DEEMPH_NOM[7:0]tx_margin_nom [15:8]deemph_gen1_nom + uint8_t deemph_6db_4; //COMMON_SELDEEMPH60[31:24]deemph_6db_4 + uint8_t boostadj; //CMD_BUS_GLOBAL_FOR_TX_LANE0 [19:16]tx_boost_adj [20]tx_boost_en [23:22]tx_binary_ron_code_offset +}; + +struct atom_14nm_dpphy_dp_tuningset{ + uint8_t phy_sel; // bit vector of phy, bit0= phya, bit1=phyb, ....bit5 = phyf + uint8_t version; + uint16_t table_size; // size of atom_14nm_dpphy_dp_tuningset + uint16_t reserved; + struct atom_14nm_dpphy_dp_setting dptuning[10]; +}; + +struct atom_14nm_dig_transmitter_info_header_v4_0{ + struct atom_common_table_header table_header; + uint16_t pcie_phy_tmds_hdmi_macro_settings_offset; // offset of PCIEPhyTMDSHDMIMacroSettingsTbl + uint16_t uniphy_vs_emph_lookup_table_offset; // offset of UniphyVSEmphLookUpTbl + uint16_t uniphy_xbar_settings_table_offset; // offset of UniphyXbarSettingsTbl +}; + +struct atom_14nm_combphy_tmds_vs_set +{ + uint8_t sym_clk; + uint8_t dig_mode; + uint8_t phy_sel; + uint16_t common_mar_deemph_nom__margin_deemph_val; + uint8_t common_seldeemph60__deemph_6db_4_val; + uint8_t cmd_bus_global_for_tx_lane0__boostadj_val ; + uint8_t common_zcalcode_ctrl__tx_driver_fifty_ohms_val; + uint8_t margin_deemph_lane0__deemph_sel_val; +}; + +struct atom_integrated_system_info_v1_11 +{ + struct atom_common_table_header table_header; + uint32_t vbios_misc; //enum of atom_system_vbiosmisc_def + uint32_t gpucapinfo; //enum of atom_system_gpucapinf_def + uint32_t system_config; + uint32_t cpucapinfo; + uint16_t gpuclk_ss_percentage; //unit of 0.001%, 1000 mean 1% + uint16_t gpuclk_ss_type; + uint16_t lvds_ss_percentage; //unit of 0.001%, 1000 mean 1% + uint16_t lvds_ss_rate_10hz; + uint16_t hdmi_ss_percentage; //unit of 0.001%, 1000 mean 1% + uint16_t hdmi_ss_rate_10hz; + uint16_t dvi_ss_percentage; //unit of 0.001%, 1000 mean 1% + uint16_t dvi_ss_rate_10hz; + uint16_t dpphy_override; // bit vector, enum of atom_sysinfo_dpphy_override_def + uint16_t lvds_misc; // enum of atom_sys_info_lvds_misc_def + uint16_t backlight_pwm_hz; // pwm frequency in hz + uint8_t memorytype; // enum of atom_sys_mem_type + uint8_t umachannelnumber; // number of memory channels + uint8_t pwr_on_digon_to_de; /* all pwr sequence numbers below are in uint of 4ms */ + uint8_t pwr_on_de_to_vary_bl; + uint8_t pwr_down_vary_bloff_to_de; + uint8_t pwr_down_de_to_digoff; + uint8_t pwr_off_delay; + uint8_t pwr_on_vary_bl_to_blon; + uint8_t pwr_down_bloff_to_vary_bloff; + uint8_t min_allowed_bl_level; + struct atom_external_display_connection_info extdispconninfo; + struct atom_14nm_dpphy_dvihdmi_tuningset dvi_tuningset; + struct atom_14nm_dpphy_dvihdmi_tuningset hdmi_tuningset; + struct atom_14nm_dpphy_dvihdmi_tuningset hdmi6g_tuningset; + struct atom_14nm_dpphy_dp_tuningset dp_tuningset; + struct atom_14nm_dpphy_dp_tuningset dp_hbr3_tuningset; + struct atom_camera_data camera_info; + uint32_t reserved[138]; +}; + + +// system_config +enum atom_system_vbiosmisc_def{ + INTEGRATED_SYSTEM_INFO__GET_EDID_CALLBACK_FUNC_SUPPORT = 0x01, +}; + + +// gpucapinfo +enum atom_system_gpucapinf_def{ + SYS_INFO_GPUCAPS__ENABEL_DFS_BYPASS = 0x10, +}; + +//dpphy_override +enum atom_sysinfo_dpphy_override_def{ + ATOM_ENABLE_DVI_TUNINGSET = 0x01, + ATOM_ENABLE_HDMI_TUNINGSET = 0x02, + ATOM_ENABLE_HDMI6G_TUNINGSET = 0x04, + ATOM_ENABLE_DP_TUNINGSET = 0x08, + ATOM_ENABLE_DP_HBR3_TUNINGSET = 0x10, +}; + +//lvds_misc +enum atom_sys_info_lvds_misc_def +{ + SYS_INFO_LVDS_MISC_888_FPDI_MODE =0x01, + SYS_INFO_LVDS_MISC_888_BPC_MODE =0x04, + SYS_INFO_LVDS_MISC_OVERRIDE_EN =0x08, +}; + + +//memorytype DMI Type 17 offset 12h - Memory Type +enum atom_dmi_t17_mem_type_def{ + OtherMemType = 0x01, ///< Assign 01 to Other + UnknownMemType, ///< Assign 02 to Unknown + DramMemType, ///< Assign 03 to DRAM + EdramMemType, ///< Assign 04 to EDRAM + VramMemType, ///< Assign 05 to VRAM + SramMemType, ///< Assign 06 to SRAM + RamMemType, ///< Assign 07 to RAM + RomMemType, ///< Assign 08 to ROM + FlashMemType, ///< Assign 09 to Flash + EepromMemType, ///< Assign 10 to EEPROM + FepromMemType, ///< Assign 11 to FEPROM + EpromMemType, ///< Assign 12 to EPROM + CdramMemType, ///< Assign 13 to CDRAM + ThreeDramMemType, ///< Assign 14 to 3DRAM + SdramMemType, ///< Assign 15 to SDRAM + SgramMemType, ///< Assign 16 to SGRAM + RdramMemType, ///< Assign 17 to RDRAM + DdrMemType, ///< Assign 18 to DDR + Ddr2MemType, ///< Assign 19 to DDR2 + Ddr2FbdimmMemType, ///< Assign 20 to DDR2 FB-DIMM + Ddr3MemType = 0x18, ///< Assign 24 to DDR3 + Fbd2MemType, ///< Assign 25 to FBD2 + Ddr4MemType, ///< Assign 26 to DDR4 + LpDdrMemType, ///< Assign 27 to LPDDR + LpDdr2MemType, ///< Assign 28 to LPDDR2 + LpDdr3MemType, ///< Assign 29 to LPDDR3 + LpDdr4MemType, ///< Assign 30 to LPDDR4 +}; + + +// this Table is used starting from NL/AM, used by SBIOS and pass the IntegratedSystemInfoTable/PowerPlayInfoTable/SystemCameraInfoTable +struct atom_fusion_system_info_v4 +{ + struct atom_integrated_system_info_v1_11 sysinfo; // refer to ATOM_INTEGRATED_SYSTEM_INFO_V1_8 definition + uint32_t powerplayinfo[256]; // Reserve 1024 bytes space for PowerPlayInfoTable +}; + + +/* + *************************************************************************** + Data Table gfx_info structure + *************************************************************************** +*/ + +struct atom_gfx_info_v2_2 +{ + struct atom_common_table_header table_header; + uint8_t gfxip_min_ver; + uint8_t gfxip_max_ver; + uint8_t max_shader_engines; + uint8_t max_tile_pipes; + uint8_t max_cu_per_sh; + uint8_t max_sh_per_se; + uint8_t max_backends_per_se; + uint8_t max_texture_channel_caches; + uint32_t regaddr_cp_dma_src_addr; + uint32_t regaddr_cp_dma_src_addr_hi; + uint32_t regaddr_cp_dma_dst_addr; + uint32_t regaddr_cp_dma_dst_addr_hi; + uint32_t regaddr_cp_dma_command; + uint32_t regaddr_cp_status; + uint32_t regaddr_rlc_gpu_clock_32; + uint32_t rlc_gpu_timer_refclk; +}; + + + +/* + *************************************************************************** + Data Table smu_info structure + *************************************************************************** +*/ +struct atom_smu_info_v3_1 +{ + struct atom_common_table_header table_header; + uint8_t smuip_min_ver; + uint8_t smuip_max_ver; + uint8_t smu_rsd1; + uint8_t gpuclk_ss_mode; // enum of atom_spread_spectrum_mode + uint16_t sclk_ss_percentage; + uint16_t sclk_ss_rate_10hz; + uint16_t gpuclk_ss_percentage; // in unit of 0.001% + uint16_t gpuclk_ss_rate_10hz; + uint32_t core_refclk_10khz; + uint8_t ac_dc_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for AC/DC switching, =0xff means invalid + uint8_t ac_dc_polarity; // GPIO polarity for AC/DC switching + uint8_t vr0hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR0 HOT event, =0xff means invalid + uint8_t vr0hot_polarity; // GPIO polarity for VR0 HOT event + uint8_t vr1hot_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for VR1 HOT event , =0xff means invalid + uint8_t vr1hot_polarity; // GPIO polarity for VR1 HOT event + uint8_t fw_ctf_gpio_bit; // GPIO bit shift in SMU_GPIOPAD_A configured for CTF, =0xff means invalid + uint8_t fw_ctf_polarity; // GPIO polarity for CTF +}; + + + +/* + *************************************************************************** + Data Table asic_profiling_info structure + *************************************************************************** +*/ +struct atom_asic_profiling_info_v4_1 +{ + struct atom_common_table_header table_header; + uint32_t maxvddc; + uint32_t minvddc; + uint32_t avfs_meannsigma_acontant0; + uint32_t avfs_meannsigma_acontant1; + uint32_t avfs_meannsigma_acontant2; + uint16_t avfs_meannsigma_dc_tol_sigma; + uint16_t avfs_meannsigma_platform_mean; + uint16_t avfs_meannsigma_platform_sigma; + uint32_t gb_vdroop_table_cksoff_a0; + uint32_t gb_vdroop_table_cksoff_a1; + uint32_t gb_vdroop_table_cksoff_a2; + uint32_t gb_vdroop_table_ckson_a0; + uint32_t gb_vdroop_table_ckson_a1; + uint32_t gb_vdroop_table_ckson_a2; + uint32_t avfsgb_fuse_table_cksoff_m1; + uint16_t avfsgb_fuse_table_cksoff_m2; + uint32_t avfsgb_fuse_table_cksoff_b; + uint32_t avfsgb_fuse_table_ckson_m1; + uint16_t avfsgb_fuse_table_ckson_m2; + uint32_t avfsgb_fuse_table_ckson_b; + uint16_t max_voltage_0_25mv; + uint8_t enable_gb_vdroop_table_cksoff; + uint8_t enable_gb_vdroop_table_ckson; + uint8_t enable_gb_fuse_table_cksoff; + uint8_t enable_gb_fuse_table_ckson; + uint16_t psm_age_comfactor; + uint8_t enable_apply_avfs_cksoff_voltage; + uint8_t reserved; + uint32_t dispclk2gfxclk_a; + uint16_t dispclk2gfxclk_b; + uint32_t dispclk2gfxclk_c; + uint32_t pixclk2gfxclk_a; + uint16_t pixclk2gfxclk_b; + uint32_t pixclk2gfxclk_c; + uint32_t dcefclk2gfxclk_a; + uint16_t dcefclk2gfxclk_b; + uint32_t dcefclk2gfxclk_c; + uint32_t phyclk2gfxclk_a; + uint16_t phyclk2gfxclk_b; + uint32_t phyclk2gfxclk_c; +}; + + +/* + *************************************************************************** + Data Table multimedia_info structure + *************************************************************************** +*/ +struct atom_multimedia_info_v2_1 +{ + struct atom_common_table_header table_header; + uint8_t uvdip_min_ver; + uint8_t uvdip_max_ver; + uint8_t vceip_min_ver; + uint8_t vceip_max_ver; + uint16_t uvd_enc_max_input_width_pixels; + uint16_t uvd_enc_max_input_height_pixels; + uint16_t vce_enc_max_input_width_pixels; + uint16_t vce_enc_max_input_height_pixels; + uint32_t uvd_enc_max_bandwidth; // 16x16 pixels/sec, codec independent + uint32_t vce_enc_max_bandwidth; // 16x16 pixels/sec, codec independent +}; + + +/* + *************************************************************************** + Data Table umc_info structure + *************************************************************************** +*/ +struct atom_umc_info_v3_1 +{ + struct atom_common_table_header table_header; + uint32_t ucode_version; + uint32_t ucode_rom_startaddr; + uint32_t ucode_length; + uint16_t umc_reg_init_offset; + uint16_t customer_ucode_name_offset; + uint16_t mclk_ss_percentage; + uint16_t mclk_ss_rate_10hz; + uint8_t umcip_min_ver; + uint8_t umcip_max_ver; + uint8_t vram_type; //enum of atom_dgpu_vram_type + uint8_t umc_config; + uint32_t mem_refclk_10khz; +}; + + +/* + *************************************************************************** + Data Table vram_info structure + *************************************************************************** +*/ +struct atom_vram_module_v9 +{ + // Design Specific Values + uint32_t memory_size; // Total memory size in unit of MB for CONFIG_MEMSIZE zeros + uint32_t channel_enable; // for 32 channel ASIC usage + uint32_t umcch_addrcfg; + uint32_t umcch_addrsel; + uint32_t umcch_colsel; + uint16_t vram_module_size; // Size of atom_vram_module_v9 + uint8_t ext_memory_id; // Current memory module ID + uint8_t memory_type; // enum of atom_dgpu_vram_type + uint8_t channel_num; // Number of mem. channels supported in this module + uint8_t channel_width; // CHANNEL_16BIT/CHANNEL_32BIT/CHANNEL_64BIT + uint8_t density; // _8Mx32, _16Mx32, _16Mx16, _32Mx16 + uint8_t tunningset_id; // MC phy registers set per. + uint8_t vender_rev_id; // [7:4] Revision, [3:0] Vendor code + uint8_t refreshrate; // [1:0]=RefreshFactor (00=8ms, 01=16ms, 10=32ms,11=64ms) + uint16_t vram_rsd2; // reserved + char dram_pnstring[20]; // part number end with '0'. +}; + + +struct atom_vram_info_header_v2_3 +{ + struct atom_common_table_header table_header; + uint16_t mem_adjust_tbloffset; // offset of atom_umc_init_reg_block structure for memory vendor specific UMC adjust setting + uint16_t mem_clk_patch_tbloffset; // offset of atom_umc_init_reg_block structure for memory clock specific UMC setting + uint16_t mc_adjust_pertile_tbloffset; // offset of atom_umc_init_reg_block structure for Per Byte Offset Preset Settings + uint16_t mc_phyinit_tbloffset; // offset of atom_umc_init_reg_block structure for MC phy init set + uint16_t dram_data_remap_tbloffset; // reserved for now + uint16_t vram_rsd2[3]; + uint8_t vram_module_num; // indicate number of VRAM module + uint8_t vram_rsd1[2]; + uint8_t mc_phy_tile_num; // indicate the MCD tile number which use in DramDataRemapTbl and usMcAdjustPerTileTblOffset + struct atom_vram_module_v9 vram_module[16]; // just for allocation, real number of blocks is in ucNumOfVRAMModule; +}; + +struct atom_umc_register_addr_info{ + uint32_t umc_register_addr:24; + uint32_t umc_reg_type_ind:1; + uint32_t umc_reg_rsvd:7; +}; + +//atom_umc_register_addr_info. +enum atom_umc_register_addr_info_flag{ + b3ATOM_UMC_REG_ADD_INFO_INDIRECT_ACCESS =0x01, +}; + +union atom_umc_register_addr_info_access +{ + struct atom_umc_register_addr_info umc_reg_addr; + uint32_t u32umc_reg_addr; +}; + +struct atom_umc_reg_setting_id_config{ + uint32_t memclockrange:24; + uint32_t mem_blk_id:8; +}; + +union atom_umc_reg_setting_id_config_access +{ + struct atom_umc_reg_setting_id_config umc_id_access; + uint32_t u32umc_id_access; +}; + +struct atom_umc_reg_setting_data_block{ + union atom_umc_reg_setting_id_config_access block_id; + uint32_t u32umc_reg_data[1]; +}; + +struct atom_umc_init_reg_block{ + uint16_t umc_reg_num; + uint16_t reserved; + union atom_umc_register_addr_info_access umc_reg_list[1]; //for allocation purpose, the real number come from umc_reg_num; + struct atom_umc_reg_setting_data_block umc_reg_setting_list[1]; +}; + + +/* + *************************************************************************** + Data Table voltageobject_info structure + *************************************************************************** +*/ +struct atom_i2c_data_entry +{ + uint16_t i2c_reg_index; // i2c register address, can be up to 16bit + uint16_t i2c_reg_data; // i2c register data, can be up to 16bit +}; + +struct atom_voltage_object_header_v4{ + uint8_t voltage_type; //enum atom_voltage_type + uint8_t voltage_mode; //enum atom_voltage_object_mode + uint16_t object_size; //Size of Object +}; + +// atom_voltage_object_header_v4.voltage_mode +enum atom_voltage_object_mode +{ + VOLTAGE_OBJ_GPIO_LUT = 0, //VOLTAGE and GPIO Lookup table ->atom_gpio_voltage_object_v4 + VOLTAGE_OBJ_VR_I2C_INIT_SEQ = 3, //VOLTAGE REGULATOR INIT sequece through I2C -> atom_i2c_voltage_object_v4 + VOLTAGE_OBJ_PHASE_LUT = 4, //Set Vregulator Phase lookup table ->atom_gpio_voltage_object_v4 + VOLTAGE_OBJ_SVID2 = 7, //Indicate voltage control by SVID2 ->atom_svid2_voltage_object_v4 + VOLTAGE_OBJ_EVV = 8, + VOLTAGE_OBJ_MERGED_POWER = 9, +}; + +struct atom_i2c_voltage_object_v4 +{ + struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_VR_I2C_INIT_SEQ + uint8_t regulator_id; //Indicate Voltage Regulator Id + uint8_t i2c_id; + uint8_t i2c_slave_addr; + uint8_t i2c_control_offset; + uint8_t i2c_flag; // Bit0: 0 - One byte data; 1 - Two byte data + uint8_t i2c_speed; // =0, use default i2c speed, otherwise use it in unit of kHz. + uint8_t reserved[2]; + struct atom_i2c_data_entry i2cdatalut[1]; // end with 0xff +}; + +// ATOM_I2C_VOLTAGE_OBJECT_V3.ucVoltageControlFlag +enum atom_i2c_voltage_control_flag +{ + VOLTAGE_DATA_ONE_BYTE = 0, + VOLTAGE_DATA_TWO_BYTE = 1, +}; + + +struct atom_voltage_gpio_map_lut +{ + uint32_t voltage_gpio_reg_val; // The Voltage ID which is used to program GPIO register + uint16_t voltage_level_mv; // The corresponding Voltage Value, in mV +}; + +struct atom_gpio_voltage_object_v4 +{ + struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_GPIO_LUT or VOLTAGE_OBJ_PHASE_LUT + uint8_t gpio_control_id; // default is 0 which indicate control through CG VID mode + uint8_t gpio_entry_num; // indiate the entry numbers of Votlage/Gpio value Look up table + uint8_t phase_delay_us; // phase delay in unit of micro second + uint8_t reserved; + uint32_t gpio_mask_val; // GPIO Mask value + struct atom_voltage_gpio_map_lut voltage_gpio_lut[1]; +}; + +struct atom_svid2_voltage_object_v4 +{ + struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_SVID2 + uint8_t loadline_psi1; // bit4:0= loadline setting ( Core Loadline trim and offset trim ), bit5=0:PSI1_L disable =1: PSI1_L enable + uint8_t psi0_l_vid_thresd; // VR PSI0_L VID threshold + uint8_t psi0_enable; // + uint8_t maxvstep; + uint8_t telemetry_offset; + uint8_t telemetry_gain; + uint16_t reserved1; +}; + +struct atom_merged_voltage_object_v4 +{ + struct atom_voltage_object_header_v4 header; // voltage mode = VOLTAGE_OBJ_MERGED_POWER + uint8_t merged_powerrail_type; //enum atom_voltage_type + uint8_t reserved[3]; +}; + +union atom_voltage_object_v4{ + struct atom_gpio_voltage_object_v4 gpio_voltage_obj; + struct atom_i2c_voltage_object_v4 i2c_voltage_obj; + struct atom_svid2_voltage_object_v4 svid2_voltage_obj; + struct atom_merged_voltage_object_v4 merged_voltage_obj; +}; + +struct atom_voltage_objects_info_v4_1 +{ + struct atom_common_table_header table_header; + union atom_voltage_object_v4 voltage_object[1]; //Info for Voltage control +}; + + +/* + *************************************************************************** + All Command Function structure definition + *************************************************************************** +*/ + +/* + *************************************************************************** + Structures used by asic_init + *************************************************************************** +*/ + +struct asic_init_engine_parameters +{ + uint32_t sclkfreqin10khz:24; + uint32_t engineflag:8; /* enum atom_asic_init_engine_flag */ +}; + +struct asic_init_mem_parameters +{ + uint32_t mclkfreqin10khz:24; + uint32_t memflag:8; /* enum atom_asic_init_mem_flag */ +}; + +struct asic_init_parameters_v2_1 +{ + struct asic_init_engine_parameters engineparam; + struct asic_init_mem_parameters memparam; +}; + +struct asic_init_ps_allocation_v2_1 +{ + struct asic_init_parameters_v2_1 param; + uint32_t reserved[16]; +}; + + +enum atom_asic_init_engine_flag +{ + b3NORMAL_ENGINE_INIT = 0, + b3SRIOV_SKIP_ASIC_INIT = 0x02, + b3SRIOV_LOAD_UCODE = 0x40, +}; + +enum atom_asic_init_mem_flag +{ + b3NORMAL_MEM_INIT = 0, + b3DRAM_SELF_REFRESH_EXIT =0x20, +}; + +/* + *************************************************************************** + Structures used by setengineclock + *************************************************************************** +*/ + +struct set_engine_clock_parameters_v2_1 +{ + uint32_t sclkfreqin10khz:24; + uint32_t sclkflag:8; /* enum atom_set_engine_mem_clock_flag, */ + uint32_t reserved[10]; +}; + +struct set_engine_clock_ps_allocation_v2_1 +{ + struct set_engine_clock_parameters_v2_1 clockinfo; + uint32_t reserved[10]; +}; + + +enum atom_set_engine_mem_clock_flag +{ + b3NORMAL_CHANGE_CLOCK = 0, + b3FIRST_TIME_CHANGE_CLOCK = 0x08, + b3STORE_DPM_TRAINGING = 0x40, //Applicable to memory clock change,when set, it store specific DPM mode training result +}; + +/* + *************************************************************************** + Structures used by getengineclock + *************************************************************************** +*/ +struct get_engine_clock_parameter +{ + uint32_t sclk_10khz; // current engine speed in 10KHz unit + uint32_t reserved; +}; + +/* + *************************************************************************** + Structures used by setmemoryclock + *************************************************************************** +*/ +struct set_memory_clock_parameters_v2_1 +{ + uint32_t mclkfreqin10khz:24; + uint32_t mclkflag:8; /* enum atom_set_engine_mem_clock_flag, */ + uint32_t reserved[10]; +}; + +struct set_memory_clock_ps_allocation_v2_1 +{ + struct set_memory_clock_parameters_v2_1 clockinfo; + uint32_t reserved[10]; +}; + + +/* + *************************************************************************** + Structures used by getmemoryclock + *************************************************************************** +*/ +struct get_memory_clock_parameter +{ + uint32_t mclk_10khz; // current engine speed in 10KHz unit + uint32_t reserved; +}; + + + +/* + *************************************************************************** + Structures used by setvoltage + *************************************************************************** +*/ + +struct set_voltage_parameters_v1_4 +{ + uint8_t voltagetype; /* enum atom_voltage_type */ + uint8_t command; /* Indicate action: Set voltage level, enum atom_set_voltage_command */ + uint16_t vlevel_mv; /* real voltage level in unit of mv or Voltage Phase (0, 1, 2, .. ) */ +}; + +//set_voltage_parameters_v2_1.voltagemode +enum atom_set_voltage_command{ + ATOM_SET_VOLTAGE = 0, + ATOM_INIT_VOLTAGE_REGULATOR = 3, + ATOM_SET_VOLTAGE_PHASE = 4, + ATOM_GET_LEAKAGE_ID = 8, +}; + +struct set_voltage_ps_allocation_v1_4 +{ + struct set_voltage_parameters_v1_4 setvoltageparam; + uint32_t reserved[10]; +}; + + +/* + *************************************************************************** + Structures used by computegpuclockparam + *************************************************************************** +*/ + +//ATOM_COMPUTE_CLOCK_FREQ.ulComputeClockFlag +enum atom_gpu_clock_type +{ + COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK =0x00, + COMPUTE_GPUCLK_INPUT_FLAG_GFXCLK =0x01, + COMPUTE_GPUCLK_INPUT_FLAG_UCLK =0x02, +}; + +struct compute_gpu_clock_input_parameter_v1_8 +{ + uint32_t gpuclock_10khz:24; //Input= target clock, output = actual clock + uint32_t gpu_clock_type:8; //Input indicate clock type: enum atom_gpu_clock_type + uint32_t reserved[5]; +}; + + +struct compute_gpu_clock_output_parameter_v1_8 +{ + uint32_t gpuclock_10khz:24; //Input= target clock, output = actual clock + uint32_t dfs_did:8; //return parameter: DFS divider which is used to program to register directly + uint32_t pll_fb_mult; //Feedback Multiplier, bit 8:0 int, bit 15:12 post_div, bit 31:16 frac + uint32_t pll_ss_fbsmult; // Spread FB Mult: bit 8:0 int, bit 31:16 frac + uint16_t pll_ss_slew_frac; + uint8_t pll_ss_enable; + uint8_t reserved; + uint32_t reserved1[2]; +}; + + + +/* + *************************************************************************** + Structures used by ReadEfuseValue + *************************************************************************** +*/ + +struct read_efuse_input_parameters_v3_1 +{ + uint16_t efuse_start_index; + uint8_t reserved; + uint8_t bitslen; +}; + +// ReadEfuseValue input/output parameter +union read_efuse_value_parameters_v3_1 +{ + struct read_efuse_input_parameters_v3_1 efuse_info; + uint32_t efusevalue; +}; + + +/* + *************************************************************************** + Structures used by getsmuclockinfo + *************************************************************************** +*/ +struct atom_get_smu_clock_info_parameters_v3_1 +{ + uint8_t syspll_id; // 0= syspll0, 1=syspll1, 2=syspll2 + uint8_t clk_id; // atom_smu9_syspll0_clock_id (only valid when command == GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ ) + uint8_t command; // enum of atom_get_smu_clock_info_command + uint8_t dfsdid; // =0: get DFS DID from register, >0, give DFS divider, (only valid when command == GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ ) +}; + +enum atom_get_smu_clock_info_command +{ + GET_SMU_CLOCK_INFO_V3_1_GET_CLOCK_FREQ = 0, + GET_SMU_CLOCK_INFO_V3_1_GET_PLLVCO_FREQ = 1, + GET_SMU_CLOCK_INFO_V3_1_GET_PLLREFCLK_FREQ = 2, +}; + +enum atom_smu9_syspll0_clock_id +{ + SMU9_SYSPLL0_SMNCLK_ID = 0, // SMNCLK + SMU9_SYSPLL0_SOCCLK_ID = 1, // SOCCLK (FCLK) + SMU9_SYSPLL0_MP0CLK_ID = 2, // MP0CLK + SMU9_SYSPLL0_MP1CLK_ID = 3, // MP1CLK + SMU9_SYSPLL0_LCLK_ID = 4, // LCLK + SMU9_SYSPLL0_DCLK_ID = 5, // DCLK + SMU9_SYSPLL0_VCLK_ID = 6, // VCLK + SMU9_SYSPLL0_ECLK_ID = 7, // ECLK + SMU9_SYSPLL0_DCEFCLK_ID = 8, // DCEFCLK + SMU9_SYSPLL0_DPREFCLK_ID = 10, // DPREFCLK + SMU9_SYSPLL0_DISPCLK_ID = 11, // DISPCLK +}; + +struct atom_get_smu_clock_info_output_parameters_v3_1 +{ + union { + uint32_t smu_clock_freq_hz; + uint32_t syspllvcofreq_10khz; + uint32_t sysspllrefclk_10khz; + }atom_smu_outputclkfreq; +}; + + + +/* + *************************************************************************** + Structures used by dynamicmemorysettings + *************************************************************************** +*/ + +enum atom_dynamic_memory_setting_command +{ + COMPUTE_MEMORY_PLL_PARAM = 1, + COMPUTE_ENGINE_PLL_PARAM = 2, + ADJUST_MC_SETTING_PARAM = 3, +}; + +/* when command = COMPUTE_MEMORY_PLL_PARAM or ADJUST_MC_SETTING_PARAM */ +struct dynamic_mclk_settings_parameters_v2_1 +{ + uint32_t mclk_10khz:24; //Input= target mclk + uint32_t command:8; //command enum of atom_dynamic_memory_setting_command + uint32_t reserved; +}; + +/* when command = COMPUTE_ENGINE_PLL_PARAM */ +struct dynamic_sclk_settings_parameters_v2_1 +{ + uint32_t sclk_10khz:24; //Input= target mclk + uint32_t command:8; //command enum of atom_dynamic_memory_setting_command + uint32_t mclk_10khz; + uint32_t reserved; +}; + +union dynamic_memory_settings_parameters_v2_1 +{ + struct dynamic_mclk_settings_parameters_v2_1 mclk_setting; + struct dynamic_sclk_settings_parameters_v2_1 sclk_setting; +}; + + + +/* + *************************************************************************** + Structures used by memorytraining + *************************************************************************** +*/ + +enum atom_umc6_0_ucode_function_call_enum_id +{ + UMC60_UCODE_FUNC_ID_REINIT = 0, + UMC60_UCODE_FUNC_ID_ENTER_SELFREFRESH = 1, + UMC60_UCODE_FUNC_ID_EXIT_SELFREFRESH = 2, +}; + + +struct memory_training_parameters_v2_1 +{ + uint8_t ucode_func_id; + uint8_t ucode_reserved[3]; + uint32_t reserved[5]; +}; + + +/* + *************************************************************************** + Structures used by setpixelclock + *************************************************************************** +*/ + +struct set_pixel_clock_parameter_v1_7 +{ + uint32_t pixclk_100hz; // target the pixel clock to drive the CRTC timing in unit of 100Hz. + + uint8_t pll_id; // ATOM_PHY_PLL0/ATOM_PHY_PLL1/ATOM_PPLL0 + uint8_t encoderobjid; // ASIC encoder id defined in objectId.h, + // indicate which graphic encoder will be used. + uint8_t encoder_mode; // Encoder mode: + uint8_t miscinfo; // enum atom_set_pixel_clock_v1_7_misc_info + uint8_t crtc_id; // enum of atom_crtc_def + uint8_t deep_color_ratio; // HDMI panel bit depth: enum atom_set_pixel_clock_v1_7_deepcolor_ratio + uint8_t reserved1[2]; + uint32_t reserved2; +}; + +//ucMiscInfo +enum atom_set_pixel_clock_v1_7_misc_info +{ + PIXEL_CLOCK_V7_MISC_FORCE_PROG_PPLL = 0x01, + PIXEL_CLOCK_V7_MISC_PROG_PHYPLL = 0x02, + PIXEL_CLOCK_V7_MISC_YUV420_MODE = 0x04, + PIXEL_CLOCK_V7_MISC_DVI_DUALLINK_EN = 0x08, + PIXEL_CLOCK_V7_MISC_REF_DIV_SRC = 0x30, + PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_XTALIN = 0x00, + PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_PCIE = 0x10, + PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_GENLK = 0x20, + PIXEL_CLOCK_V7_MISC_REF_DIV_SRC_REFPAD = 0x30, + PIXEL_CLOCK_V7_MISC_ATOMIC_UPDATE = 0x40, + PIXEL_CLOCK_V7_MISC_FORCE_SS_DIS = 0x80, +}; + +/* deep_color_ratio */ +enum atom_set_pixel_clock_v1_7_deepcolor_ratio +{ + PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_DIS = 0x00, //00 - DCCG_DEEP_COLOR_DTO_DISABLE: Disable Deep Color DTO + PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_5_4 = 0x01, //01 - DCCG_DEEP_COLOR_DTO_5_4_RATIO: Set Deep Color DTO to 5:4 + PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_3_2 = 0x02, //02 - DCCG_DEEP_COLOR_DTO_3_2_RATIO: Set Deep Color DTO to 3:2 + PIXEL_CLOCK_V7_DEEPCOLOR_RATIO_2_1 = 0x03, //03 - DCCG_DEEP_COLOR_DTO_2_1_RATIO: Set Deep Color DTO to 2:1 +}; + +/* + *************************************************************************** + Structures used by setdceclock + *************************************************************************** +*/ + +// SetDCEClock input parameter for DCE11.2( ELM and BF ) and above +struct set_dce_clock_parameters_v2_1 +{ + uint32_t dceclk_10khz; // target DCE frequency in unit of 10KHZ, return real DISPCLK/DPREFCLK frequency. + uint8_t dceclktype; // =0: DISPCLK =1: DPREFCLK =2: PIXCLK + uint8_t dceclksrc; // ATOM_PLL0 or ATOM_GCK_DFS or ATOM_FCH_CLK or ATOM_COMBOPHY_PLLx + uint8_t dceclkflag; // Bit [1:0] = PPLL ref clock source ( when ucDCEClkSrc= ATOM_PPLL0 ) + uint8_t crtc_id; // ucDisp Pipe Id, ATOM_CRTC0/1/2/..., use only when ucDCEClkType = PIXCLK +}; + +//ucDCEClkType +enum atom_set_dce_clock_clock_type +{ + DCE_CLOCK_TYPE_DISPCLK = 0, + DCE_CLOCK_TYPE_DPREFCLK = 1, + DCE_CLOCK_TYPE_PIXELCLK = 2, // used by VBIOS internally, called by SetPixelClock +}; + +//ucDCEClkFlag when ucDCEClkType == DPREFCLK +enum atom_set_dce_clock_dprefclk_flag +{ + DCE_CLOCK_FLAG_PLL_REFCLK_SRC_MASK = 0x03, + DCE_CLOCK_FLAG_PLL_REFCLK_SRC_GENERICA = 0x00, + DCE_CLOCK_FLAG_PLL_REFCLK_SRC_GENLK = 0x01, + DCE_CLOCK_FLAG_PLL_REFCLK_SRC_PCIE = 0x02, + DCE_CLOCK_FLAG_PLL_REFCLK_SRC_XTALIN = 0x03, +}; + +//ucDCEClkFlag when ucDCEClkType == PIXCLK +enum atom_set_dce_clock_pixclk_flag +{ + DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_MASK = 0x03, + DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_DIS = 0x00, //00 - DCCG_DEEP_COLOR_DTO_DISABLE: Disable Deep Color DTO + DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_5_4 = 0x01, //01 - DCCG_DEEP_COLOR_DTO_5_4_RATIO: Set Deep Color DTO to 5:4 + DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_3_2 = 0x02, //02 - DCCG_DEEP_COLOR_DTO_3_2_RATIO: Set Deep Color DTO to 3:2 + DCE_CLOCK_FLAG_PCLK_DEEPCOLOR_RATIO_2_1 = 0x03, //03 - DCCG_DEEP_COLOR_DTO_2_1_RATIO: Set Deep Color DTO to 2:1 + DCE_CLOCK_FLAG_PIXCLK_YUV420_MODE = 0x04, +}; + +struct set_dce_clock_ps_allocation_v2_1 +{ + struct set_dce_clock_parameters_v2_1 param; + uint32_t ulReserved[2]; +}; + + +/****************************************************************************/ +// Structures used by BlankCRTC +/****************************************************************************/ +struct blank_crtc_parameters +{ + uint8_t crtc_id; // enum atom_crtc_def + uint8_t blanking; // enum atom_blank_crtc_command + uint16_t reserved; + uint32_t reserved1; +}; + +enum atom_blank_crtc_command +{ + ATOM_BLANKING = 1, + ATOM_BLANKING_OFF = 0, +}; + +/****************************************************************************/ +// Structures used by enablecrtc +/****************************************************************************/ +struct enable_crtc_parameters +{ + uint8_t crtc_id; // enum atom_crtc_def + uint8_t enable; // ATOM_ENABLE or ATOM_DISABLE + uint8_t padding[2]; +}; + + +/****************************************************************************/ +// Structure used by EnableDispPowerGating +/****************************************************************************/ +struct enable_disp_power_gating_parameters_v2_1 +{ + uint8_t disp_pipe_id; // ATOM_CRTC1, ATOM_CRTC2, ... + uint8_t enable; // ATOM_ENABLE or ATOM_DISABLE + uint8_t padding[2]; +}; + +struct enable_disp_power_gating_ps_allocation +{ + struct enable_disp_power_gating_parameters_v2_1 param; + uint32_t ulReserved[4]; +}; + +/****************************************************************************/ +// Structure used in setcrtc_usingdtdtiming +/****************************************************************************/ +struct set_crtc_using_dtd_timing_parameters +{ + uint16_t h_size; + uint16_t h_blanking_time; + uint16_t v_size; + uint16_t v_blanking_time; + uint16_t h_syncoffset; + uint16_t h_syncwidth; + uint16_t v_syncoffset; + uint16_t v_syncwidth; + uint16_t modemiscinfo; + uint8_t h_border; + uint8_t v_border; + uint8_t crtc_id; // enum atom_crtc_def + uint8_t encoder_mode; // atom_encode_mode_def + uint8_t padding[2]; +}; + + +/****************************************************************************/ +// Structures used by processi2cchanneltransaction +/****************************************************************************/ +struct process_i2c_channel_transaction_parameters +{ + uint8_t i2cspeed_khz; + union { + uint8_t regindex; + uint8_t status; /* enum atom_process_i2c_flag */ + } regind_status; + uint16_t i2c_data_out; + uint8_t flag; /* enum atom_process_i2c_status */ + uint8_t trans_bytes; + uint8_t slave_addr; + uint8_t i2c_id; +}; + +//ucFlag +enum atom_process_i2c_flag +{ + HW_I2C_WRITE = 1, + HW_I2C_READ = 0, + I2C_2BYTE_ADDR = 0x02, + HW_I2C_SMBUS_BYTE_WR = 0x04, +}; + +//status +enum atom_process_i2c_status +{ + HW_ASSISTED_I2C_STATUS_FAILURE =2, + HW_ASSISTED_I2C_STATUS_SUCCESS =1, +}; + + +/****************************************************************************/ +// Structures used by processauxchanneltransaction +/****************************************************************************/ + +struct process_aux_channel_transaction_parameters_v1_2 +{ + uint16_t aux_request; + uint16_t dataout; + uint8_t channelid; + union { + uint8_t reply_status; + uint8_t aux_delay; + } aux_status_delay; + uint8_t dataout_len; + uint8_t hpd_id; //=0: HPD1, =1: HPD2, =2: HPD3, =3: HPD4, =4: HPD5, =5: HPD6 +}; + + +/****************************************************************************/ +// Structures used by selectcrtc_source +/****************************************************************************/ + +struct select_crtc_source_parameters_v2_3 +{ + uint8_t crtc_id; // enum atom_crtc_def + uint8_t encoder_id; // enum atom_dig_def + uint8_t encode_mode; // enum atom_encode_mode_def + uint8_t dst_bpc; // enum atom_panel_bit_per_color +}; + + +/****************************************************************************/ +// Structures used by digxencodercontrol +/****************************************************************************/ + +// ucAction: +enum atom_dig_encoder_control_action +{ + ATOM_ENCODER_CMD_DISABLE_DIG = 0, + ATOM_ENCODER_CMD_ENABLE_DIG = 1, + ATOM_ENCODER_CMD_DP_LINK_TRAINING_START = 0x08, + ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN1 = 0x09, + ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN2 = 0x0a, + ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN3 = 0x13, + ATOM_ENCODER_CMD_DP_LINK_TRAINING_COMPLETE = 0x0b, + ATOM_ENCODER_CMD_DP_VIDEO_OFF = 0x0c, + ATOM_ENCODER_CMD_DP_VIDEO_ON = 0x0d, + ATOM_ENCODER_CMD_SETUP_PANEL_MODE = 0x10, + ATOM_ENCODER_CMD_DP_LINK_TRAINING_PATTERN4 = 0x14, + ATOM_ENCODER_CMD_STREAM_SETUP = 0x0F, + ATOM_ENCODER_CMD_LINK_SETUP = 0x11, + ATOM_ENCODER_CMD_ENCODER_BLANK = 0x12, +}; + +//define ucPanelMode +enum atom_dig_encoder_control_panelmode +{ + DP_PANEL_MODE_DISABLE = 0x00, + DP_PANEL_MODE_ENABLE_eDP_MODE = 0x01, + DP_PANEL_MODE_ENABLE_LVLINK_MODE = 0x11, +}; + +//ucDigId +enum atom_dig_encoder_control_v5_digid +{ + ATOM_ENCODER_CONFIG_V5_DIG0_ENCODER = 0x00, + ATOM_ENCODER_CONFIG_V5_DIG1_ENCODER = 0x01, + ATOM_ENCODER_CONFIG_V5_DIG2_ENCODER = 0x02, + ATOM_ENCODER_CONFIG_V5_DIG3_ENCODER = 0x03, + ATOM_ENCODER_CONFIG_V5_DIG4_ENCODER = 0x04, + ATOM_ENCODER_CONFIG_V5_DIG5_ENCODER = 0x05, + ATOM_ENCODER_CONFIG_V5_DIG6_ENCODER = 0x06, + ATOM_ENCODER_CONFIG_V5_DIG7_ENCODER = 0x07, +}; + +struct dig_encoder_stream_setup_parameters_v1_5 +{ + uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid + uint8_t action; // = ATOM_ENOCODER_CMD_STREAM_SETUP + uint8_t digmode; // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI + uint8_t lanenum; // Lane number + uint32_t pclk_10khz; // Pixel Clock in 10Khz + uint8_t bitpercolor; + uint8_t dplinkrate_270mhz;//= DP link rate/270Mhz, =6: 1.62G = 10: 2.7G, =20: 5.4Ghz, =30: 8.1Ghz etc + uint8_t reserved[2]; +}; + +struct dig_encoder_link_setup_parameters_v1_5 +{ + uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid + uint8_t action; // = ATOM_ENOCODER_CMD_LINK_SETUP + uint8_t digmode; // ATOM_ENCODER_MODE_DP/ATOM_ENCODER_MODE_DVI/ATOM_ENCODER_MODE_HDMI + uint8_t lanenum; // Lane number + uint8_t symclk_10khz; // Symbol Clock in 10Khz + uint8_t hpd_sel; + uint8_t digfe_sel; // DIG stream( front-end ) selection, bit0 means DIG0 FE is enable, + uint8_t reserved[2]; +}; + +struct dp_panel_mode_set_parameters_v1_5 +{ + uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid + uint8_t action; // = ATOM_ENCODER_CMD_DPLINK_SETUP + uint8_t panelmode; // enum atom_dig_encoder_control_panelmode + uint8_t reserved1; + uint32_t reserved2[2]; +}; + +struct dig_encoder_generic_cmd_parameters_v1_5 +{ + uint8_t digid; // 0~6 map to DIG0~DIG6 enum atom_dig_encoder_control_v5_digid + uint8_t action; // = rest of generic encoder command which does not carry any parameters + uint8_t reserved1[2]; + uint32_t reserved2[2]; +}; + +union dig_encoder_control_parameters_v1_5 +{ + struct dig_encoder_generic_cmd_parameters_v1_5 cmd_param; + struct dig_encoder_stream_setup_parameters_v1_5 stream_param; + struct dig_encoder_link_setup_parameters_v1_5 link_param; + struct dp_panel_mode_set_parameters_v1_5 dppanel_param; +}; + +/* + *************************************************************************** + Structures used by dig1transmittercontrol + *************************************************************************** +*/ +struct dig_transmitter_control_parameters_v1_6 +{ + uint8_t phyid; // 0=UNIPHYA, 1=UNIPHYB, 2=UNIPHYC, 3=UNIPHYD, 4= UNIPHYE 5=UNIPHYF + uint8_t action; // define as ATOM_TRANSMITER_ACTION_xxx + union { + uint8_t digmode; // enum atom_encode_mode_def + uint8_t dplaneset; // DP voltage swing and pre-emphasis value defined in DPCD DP_LANE_SET, "DP_LANE_SET__xDB_y_zV" + } mode_laneset; + uint8_t lanenum; // Lane number 1, 2, 4, 8 + uint32_t symclk_10khz; // Symbol Clock in 10Khz + uint8_t hpdsel; // =1: HPD1, =2: HPD2, .... =6: HPD6, =0: HPD is not assigned + uint8_t digfe_sel; // DIG stream( front-end ) selection, bit0 means DIG0 FE is enable, + uint8_t connobj_id; // Connector Object Id defined in ObjectId.h + uint8_t reserved; + uint32_t reserved1; +}; + +struct dig_transmitter_control_ps_allocation_v1_6 +{ + struct dig_transmitter_control_parameters_v1_6 param; + uint32_t reserved[4]; +}; + +//ucAction +enum atom_dig_transmitter_control_action +{ + ATOM_TRANSMITTER_ACTION_DISABLE = 0, + ATOM_TRANSMITTER_ACTION_ENABLE = 1, + ATOM_TRANSMITTER_ACTION_LCD_BLOFF = 2, + ATOM_TRANSMITTER_ACTION_LCD_BLON = 3, + ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL = 4, + ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_START = 5, + ATOM_TRANSMITTER_ACTION_LCD_SELFTEST_STOP = 6, + ATOM_TRANSMITTER_ACTION_INIT = 7, + ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT = 8, + ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT = 9, + ATOM_TRANSMITTER_ACTION_SETUP = 10, + ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH = 11, + ATOM_TRANSMITTER_ACTION_POWER_ON = 12, + ATOM_TRANSMITTER_ACTION_POWER_OFF = 13, +}; + +// digfe_sel +enum atom_dig_transmitter_control_digfe_sel +{ + ATOM_TRANMSITTER_V6__DIGA_SEL = 0x01, + ATOM_TRANMSITTER_V6__DIGB_SEL = 0x02, + ATOM_TRANMSITTER_V6__DIGC_SEL = 0x04, + ATOM_TRANMSITTER_V6__DIGD_SEL = 0x08, + ATOM_TRANMSITTER_V6__DIGE_SEL = 0x10, + ATOM_TRANMSITTER_V6__DIGF_SEL = 0x20, + ATOM_TRANMSITTER_V6__DIGG_SEL = 0x40, +}; + + +//ucHPDSel +enum atom_dig_transmitter_control_hpd_sel +{ + ATOM_TRANSMITTER_V6_NO_HPD_SEL = 0x00, + ATOM_TRANSMITTER_V6_HPD1_SEL = 0x01, + ATOM_TRANSMITTER_V6_HPD2_SEL = 0x02, + ATOM_TRANSMITTER_V6_HPD3_SEL = 0x03, + ATOM_TRANSMITTER_V6_HPD4_SEL = 0x04, + ATOM_TRANSMITTER_V6_HPD5_SEL = 0x05, + ATOM_TRANSMITTER_V6_HPD6_SEL = 0x06, +}; + +// ucDPLaneSet +enum atom_dig_transmitter_control_dplaneset +{ + DP_LANE_SET__0DB_0_4V = 0x00, + DP_LANE_SET__0DB_0_6V = 0x01, + DP_LANE_SET__0DB_0_8V = 0x02, + DP_LANE_SET__0DB_1_2V = 0x03, + DP_LANE_SET__3_5DB_0_4V = 0x08, + DP_LANE_SET__3_5DB_0_6V = 0x09, + DP_LANE_SET__3_5DB_0_8V = 0x0a, + DP_LANE_SET__6DB_0_4V = 0x10, + DP_LANE_SET__6DB_0_6V = 0x11, + DP_LANE_SET__9_5DB_0_4V = 0x18, +}; + + + +/****************************************************************************/ +// Structures used by ExternalEncoderControl V2.4 +/****************************************************************************/ + +struct external_encoder_control_parameters_v2_4 +{ + uint16_t pixelclock_10khz; // pixel clock in 10Khz, valid when ucAction=SETUP/ENABLE_OUTPUT + uint8_t config; // indicate which encoder, and DP link rate when ucAction = SETUP/ENABLE_OUTPUT + uint8_t action; // + uint8_t encodermode; // encoder mode, only used when ucAction = SETUP/ENABLE_OUTPUT + uint8_t lanenum; // lane number, only used when ucAction = SETUP/ENABLE_OUTPUT + uint8_t bitpercolor; // output bit per color, only valid when ucAction = SETUP/ENABLE_OUTPUT and ucEncodeMode= DP + uint8_t hpd_id; +}; + + +// ucAction +enum external_encoder_control_action_def +{ + EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT = 0x00, + EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT = 0x01, + EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT = 0x07, + EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP = 0x0f, + EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF = 0x10, + EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING = 0x11, + EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION = 0x12, + EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP = 0x14, +}; + +// ucConfig +enum external_encoder_control_v2_4_config_def +{ + EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_MASK = 0x03, + EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_1_62GHZ = 0x00, + EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ = 0x01, + EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ = 0x02, + EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_3_24GHZ = 0x03, + EXTERNAL_ENCODER_CONFIG_V3_ENCODER_SEL_MAKS = 0x70, + EXTERNAL_ENCODER_CONFIG_V3_ENCODER1 = 0x00, + EXTERNAL_ENCODER_CONFIG_V3_ENCODER2 = 0x10, + EXTERNAL_ENCODER_CONFIG_V3_ENCODER3 = 0x20, +}; + +struct external_encoder_control_ps_allocation_v2_4 +{ + struct external_encoder_control_parameters_v2_4 sExtEncoder; + uint32_t reserved[2]; +}; + + +/* + *************************************************************************** + AMD ACPI Table + + *************************************************************************** +*/ + +struct amd_acpi_description_header{ + uint32_t signature; + uint32_t tableLength; //Length + uint8_t revision; + uint8_t checksum; + uint8_t oemId[6]; + uint8_t oemTableId[8]; //UINT64 OemTableId; + uint32_t oemRevision; + uint32_t creatorId; + uint32_t creatorRevision; +}; + +struct uefi_acpi_vfct{ + struct amd_acpi_description_header sheader; + uint8_t tableUUID[16]; //0x24 + uint32_t vbiosimageoffset; //0x34. Offset to the first GOP_VBIOS_CONTENT block from the beginning of the stucture. + uint32_t lib1Imageoffset; //0x38. Offset to the first GOP_LIB1_CONTENT block from the beginning of the stucture. + uint32_t reserved[4]; //0x3C +}; + +struct vfct_image_header{ + uint32_t pcibus; //0x4C + uint32_t pcidevice; //0x50 + uint32_t pcifunction; //0x54 + uint16_t vendorid; //0x58 + uint16_t deviceid; //0x5A + uint16_t ssvid; //0x5C + uint16_t ssid; //0x5E + uint32_t revision; //0x60 + uint32_t imagelength; //0x64 +}; + + +struct gop_vbios_content { + struct vfct_image_header vbiosheader; + uint8_t vbioscontent[1]; +}; + +struct gop_lib1_content { + struct vfct_image_header lib1header; + uint8_t lib1content[1]; +}; + + + +/* + *************************************************************************** + Scratch Register definitions + Each number below indicates which scratch regiser request, Active and + Connect all share the same definitions as display_device_tag defines + *************************************************************************** +*/ + +enum scratch_register_def{ + ATOM_DEVICE_CONNECT_INFO_DEF = 0, + ATOM_BL_BRI_LEVEL_INFO_DEF = 2, + ATOM_ACTIVE_INFO_DEF = 3, + ATOM_LCD_INFO_DEF = 4, + ATOM_DEVICE_REQ_INFO_DEF = 5, + ATOM_ACC_CHANGE_INFO_DEF = 6, + ATOM_PRE_OS_MODE_INFO_DEF = 7, + ATOM_PRE_OS_ASSERTION_DEF = 8, //For GOP to record a 32bit assertion code, this is enabled by default in prodution GOP drivers. + ATOM_INTERNAL_TIMER_INFO_DEF = 10, +}; + +enum scratch_device_connect_info_bit_def{ + ATOM_DISPLAY_LCD1_CONNECT =0x0002, + ATOM_DISPLAY_DFP1_CONNECT =0x0008, + ATOM_DISPLAY_DFP2_CONNECT =0x0080, + ATOM_DISPLAY_DFP3_CONNECT =0x0200, + ATOM_DISPLAY_DFP4_CONNECT =0x0400, + ATOM_DISPLAY_DFP5_CONNECT =0x0800, + ATOM_DISPLAY_DFP6_CONNECT =0x0040, + ATOM_DISPLAY_DFPx_CONNECT =0x0ec8, + ATOM_CONNECT_INFO_DEVICE_MASK =0x0fff, +}; + +enum scratch_bl_bri_level_info_bit_def{ + ATOM_CURRENT_BL_LEVEL_SHIFT =0x8, +#ifndef _H2INC + ATOM_CURRENT_BL_LEVEL_MASK =0x0000ff00, + ATOM_DEVICE_DPMS_STATE =0x00010000, +#endif +}; + +enum scratch_active_info_bits_def{ + ATOM_DISPLAY_LCD1_ACTIVE =0x0002, + ATOM_DISPLAY_DFP1_ACTIVE =0x0008, + ATOM_DISPLAY_DFP2_ACTIVE =0x0080, + ATOM_DISPLAY_DFP3_ACTIVE =0x0200, + ATOM_DISPLAY_DFP4_ACTIVE =0x0400, + ATOM_DISPLAY_DFP5_ACTIVE =0x0800, + ATOM_DISPLAY_DFP6_ACTIVE =0x0040, + ATOM_ACTIVE_INFO_DEVICE_MASK =0x0fff, +}; + +enum scratch_device_req_info_bits_def{ + ATOM_DISPLAY_LCD1_REQ =0x0002, + ATOM_DISPLAY_DFP1_REQ =0x0008, + ATOM_DISPLAY_DFP2_REQ =0x0080, + ATOM_DISPLAY_DFP3_REQ =0x0200, + ATOM_DISPLAY_DFP4_REQ =0x0400, + ATOM_DISPLAY_DFP5_REQ =0x0800, + ATOM_DISPLAY_DFP6_REQ =0x0040, + ATOM_REQ_INFO_DEVICE_MASK =0x0fff, +}; + +enum scratch_acc_change_info_bitshift_def{ + ATOM_ACC_CHANGE_ACC_MODE_SHIFT =4, + ATOM_ACC_CHANGE_LID_STATUS_SHIFT =6, +}; + +enum scratch_acc_change_info_bits_def{ + ATOM_ACC_CHANGE_ACC_MODE =0x00000010, + ATOM_ACC_CHANGE_LID_STATUS =0x00000040, +}; + +enum scratch_pre_os_mode_info_bits_def{ + ATOM_PRE_OS_MODE_MASK =0x00000003, + ATOM_PRE_OS_MODE_VGA =0x00000000, + ATOM_PRE_OS_MODE_VESA =0x00000001, + ATOM_PRE_OS_MODE_GOP =0x00000002, + ATOM_PRE_OS_MODE_PIXEL_DEPTH =0x0000000C, + ATOM_PRE_OS_MODE_PIXEL_FORMAT_MASK=0x000000F0, + ATOM_PRE_OS_MODE_8BIT_PAL_EN =0x00000100, + ATOM_ASIC_INIT_COMPLETE =0x00000200, +#ifndef _H2INC + ATOM_PRE_OS_MODE_NUMBER_MASK =0xFFFF0000, +#endif +}; + + + +/* + *************************************************************************** + ATOM firmware ID header file + !! Please keep it at end of the atomfirmware.h !! + *************************************************************************** +*/ +#include "atomfirmwareid.h" +#pragma pack() + +#endif + diff --git a/drivers/gpu/drm/amd/include/atomfirmwareid.h b/drivers/gpu/drm/amd/include/atomfirmwareid.h new file mode 100644 index 000000000000..e6256efd03ae --- /dev/null +++ b/drivers/gpu/drm/amd/include/atomfirmwareid.h @@ -0,0 +1,86 @@ +/****************************************************************************\ +* +* File Name atomfirmwareid.h +* +* Description ATOM BIOS command/data table ID definition header file +* +* Copyright 2016 Advanced Micro Devices, Inc. +* +* Permission is hereby granted, free of charge, to any person obtaining a copy of this software +* and associated documentation files (the "Software"), to deal in the Software without restriction, +* including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, +* and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, +* subject to the following conditions: +* +* The above copyright notice and this permission notice shall be included in all copies or substantial +* portions of the Software. +* +* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR +* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, +* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL +* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR +* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, +* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR +* OTHER DEALINGS IN THE SOFTWARE. +* +\****************************************************************************/ + +#ifndef _ATOMFIRMWAREID_H_ +#define _ATOMFIRMWAREID_H_ + +enum atom_master_data_table_id +{ + VBIOS_DATA_TBL_ID__UTILITY_PIPELINE, + VBIOS_DATA_TBL_ID__MULTIMEDIA_INF, + VBIOS_DATA_TBL_ID__FIRMWARE_INF, + VBIOS_DATA_TBL_ID__LCD_INF, + VBIOS_DATA_TBL_ID__SMU_INF, + VBIOS_DATA_TBL_ID__VRAM_USAGE_BY_FIRMWARE, + VBIOS_DATA_TBL_ID__GPIO_PIN_LUT, + VBIOS_DATA_TBL_ID__GFX_INF, + VBIOS_DATA_TBL_ID__POWER_PLAY_INF, + VBIOS_DATA_TBL_ID__DISPLAY_OBJECT_INF, + VBIOS_DATA_TBL_ID__INDIRECT_IO_ACCESS, + VBIOS_DATA_TBL_ID__UMC_INF, + VBIOS_DATA_TBL_ID__DCE_INF, + VBIOS_DATA_TBL_ID__VRAM_INF, + VBIOS_DATA_TBL_ID__INTEGRATED_SYS_INF, + VBIOS_DATA_TBL_ID__ASIC_PROFILING_INF, + VBIOS_DATA_TBL_ID__VOLTAGE_OBJ_INF, + + VBIOS_DATA_TBL_ID__UNDEFINED, +}; + +enum atom_master_command_table_id +{ + VBIOS_CMD_TBL_ID__ASIC_INIT, + VBIOS_CMD_TBL_ID__DIGX_ENCODER_CONTROL, + VBIOS_CMD_TBL_ID__SET_ENGINE_CLOCK, + VBIOS_CMD_TBL_ID__SET_MEMORY_CLOCK, + VBIOS_CMD_TBL_ID__SET_PIXEL_CLOCK, + VBIOS_CMD_TBL_ID__ENABLE_DISP_POWER_GATING, + VBIOS_CMD_TBL_ID__BLANK_CRTC, + VBIOS_CMD_TBL_ID__ENABLE_CRTC, + VBIOS_CMD_TBL_ID__GET_SMU_CLOCK_INFO, + VBIOS_CMD_TBL_ID__SELECT_CRTC_SOURCE, + VBIOS_CMD_TBL_ID__SET_DCE_CLOCK, + VBIOS_CMD_TBL_ID__GET_MEMORY_CLOCK, + VBIOS_CMD_TBL_ID__GET_ENGINE_CLOCK, + VBIOS_CMD_TBL_ID__SET_CRTC_USING_DTD_TIMING, + VBIOS_CMD_TBL_ID__EXTENAL_ENCODER_CONTROL, + VBIOS_CMD_TBL_ID__PROCESS_I2C_CHANNEL_TRANSACTION, + VBIOS_CMD_TBL_ID__COMPUTE_GPU_CLOCK_PARAM, + VBIOS_CMD_TBL_ID__DYNAMIC_MEMORY_SETTINGS, + VBIOS_CMD_TBL_ID__MEMORY_TRAINING, + VBIOS_CMD_TBL_ID__SET_VOLTAGE, + VBIOS_CMD_TBL_ID__DIG1_TRANSMITTER_CONTROL, + VBIOS_CMD_TBL_ID__PROCESS_AUX_CHANNEL_TRANSACTION, + VBIOS_CMD_TBL_ID__GET_VOLTAGE_INF, + + VBIOS_CMD_TBL_ID__UNDEFINED, +}; + + + +#endif /* _ATOMFIRMWAREID_H_ */ +/* ### EOF ### */ diff --git a/drivers/gpu/drm/amd/include/displayobject.h b/drivers/gpu/drm/amd/include/displayobject.h new file mode 100644 index 000000000000..67e23ff9cbd4 --- /dev/null +++ b/drivers/gpu/drm/amd/include/displayobject.h @@ -0,0 +1,249 @@ +/****************************************************************************\ +* +* Module Name displayobjectsoc15.h +* Project +* Device +* +* Description Contains the common definitions for display objects for SoC15 products. +* +* Copyright 2014 Advanced Micro Devices, Inc. +* +* Permission is hereby granted, free of charge, to any person obtaining a copy of this software +* and associated documentation files (the "Software"), to deal in the Software without restriction, +* including without limitation the rights to use, copy, modify, merge, publish, distribute, sublicense, +* and/or sell copies of the Software, and to permit persons to whom the Software is furnished to do so, +* subject to the following conditions: +* +* The above copyright notice and this permission notice shall be included in all copies or substantial +* portions of the Software. +* +* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR +* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, +* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL +* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR +* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, +* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR +* OTHER DEALINGS IN THE SOFTWARE. +* +\****************************************************************************/ +#ifndef _DISPLAY_OBJECT_SOC15_H_ +#define _DISPLAY_OBJECT_SOC15_H_ + +#if defined(_X86_) +#pragma pack(1) +#endif + + +/**************************************************** +* Display Object Type Definition +*****************************************************/ +enum display_object_type{ +DISPLAY_OBJECT_TYPE_NONE =0x00, +DISPLAY_OBJECT_TYPE_GPU =0x01, +DISPLAY_OBJECT_TYPE_ENCODER =0x02, +DISPLAY_OBJECT_TYPE_CONNECTOR =0x03 +}; + +/**************************************************** +* Encorder Object Type Definition +*****************************************************/ +enum encoder_object_type{ +ENCODER_OBJECT_ID_NONE =0x00, +ENCODER_OBJECT_ID_INTERNAL_UNIPHY =0x01, +ENCODER_OBJECT_ID_INTERNAL_UNIPHY1 =0x02, +ENCODER_OBJECT_ID_INTERNAL_UNIPHY2 =0x03, +}; + + +/**************************************************** +* Connector Object ID Definition +*****************************************************/ + +enum connector_object_type{ +CONNECTOR_OBJECT_ID_NONE =0x00, +CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D =0x01, +CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D =0x02, +CONNECTOR_OBJECT_ID_HDMI_TYPE_A =0x03, +CONNECTOR_OBJECT_ID_LVDS =0x04, +CONNECTOR_OBJECT_ID_DISPLAYPORT =0x05, +CONNECTOR_OBJECT_ID_eDP =0x06, +CONNECTOR_OBJECT_ID_OPM =0x07 +}; + + +/**************************************************** +* Protection Object ID Definition +*****************************************************/ +//No need + +/**************************************************** +* Object ENUM ID Definition +*****************************************************/ + +enum object_enum_id{ +OBJECT_ENUM_ID1 =0x01, +OBJECT_ENUM_ID2 =0x02, +OBJECT_ENUM_ID3 =0x03, +OBJECT_ENUM_ID4 =0x04, +OBJECT_ENUM_ID5 =0x05, +OBJECT_ENUM_ID6 =0x06 +}; + +/**************************************************** +*Object ID Bit definition +*****************************************************/ +enum object_id_bit{ +OBJECT_ID_MASK =0x00FF, +ENUM_ID_MASK =0x0F00, +OBJECT_TYPE_MASK =0xF000, +OBJECT_ID_SHIFT =0x00, +ENUM_ID_SHIFT =0x08, +OBJECT_TYPE_SHIFT =0x0C +}; + + +/**************************************************** +* GPU Object definition - Shared with BIOS +*****************************************************/ +enum gpu_objet_def{ +GPU_ENUM_ID1 =( DISPLAY_OBJECT_TYPE_GPU << OBJECT_TYPE_SHIFT | OBJECT_ENUM_ID1 << ENUM_ID_SHIFT) +}; + +/**************************************************** +* Encoder Object definition - Shared with BIOS +*****************************************************/ + +enum encoder_objet_def{ +ENCODER_INTERNAL_UNIPHY_ENUM_ID1 =( DISPLAY_OBJECT_TYPE_ENCODER << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID1 << ENUM_ID_SHIFT |\ + ENCODER_OBJECT_ID_INTERNAL_UNIPHY << OBJECT_ID_SHIFT), + +ENCODER_INTERNAL_UNIPHY_ENUM_ID2 =( DISPLAY_OBJECT_TYPE_ENCODER << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID2 << ENUM_ID_SHIFT |\ + ENCODER_OBJECT_ID_INTERNAL_UNIPHY << OBJECT_ID_SHIFT), + +ENCODER_INTERNAL_UNIPHY1_ENUM_ID1 =( DISPLAY_OBJECT_TYPE_ENCODER << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID1 << ENUM_ID_SHIFT |\ + ENCODER_OBJECT_ID_INTERNAL_UNIPHY1 << OBJECT_ID_SHIFT), + +ENCODER_INTERNAL_UNIPHY1_ENUM_ID2 =( DISPLAY_OBJECT_TYPE_ENCODER << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID2 << ENUM_ID_SHIFT |\ + ENCODER_OBJECT_ID_INTERNAL_UNIPHY1 << OBJECT_ID_SHIFT), + +ENCODER_INTERNAL_UNIPHY2_ENUM_ID1 =( DISPLAY_OBJECT_TYPE_ENCODER << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID1 << ENUM_ID_SHIFT |\ + ENCODER_OBJECT_ID_INTERNAL_UNIPHY2 << OBJECT_ID_SHIFT), + +ENCODER_INTERNAL_UNIPHY2_ENUM_ID2 =( DISPLAY_OBJECT_TYPE_ENCODER << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID2 << ENUM_ID_SHIFT |\ + ENCODER_OBJECT_ID_INTERNAL_UNIPHY2 << OBJECT_ID_SHIFT) +}; + + +/**************************************************** +* Connector Object definition - Shared with BIOS +*****************************************************/ + + +enum connector_objet_def{ +CONNECTOR_LVDS_ENUM_ID1 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID1 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_LVDS << OBJECT_ID_SHIFT), + + +CONNECTOR_eDP_ENUM_ID1 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID1 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_eDP << OBJECT_ID_SHIFT), + +CONNECTOR_SINGLE_LINK_DVI_D_ENUM_ID1 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID1 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D << OBJECT_ID_SHIFT), + +CONNECTOR_SINGLE_LINK_DVI_D_ENUM_ID2 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID2 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D << OBJECT_ID_SHIFT), + + +CONNECTOR_DUAL_LINK_DVI_D_ENUM_ID1 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID1 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D << OBJECT_ID_SHIFT), + +CONNECTOR_DUAL_LINK_DVI_D_ENUM_ID2 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID2 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D << OBJECT_ID_SHIFT), + +CONNECTOR_HDMI_TYPE_A_ENUM_ID1 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID1 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_HDMI_TYPE_A << OBJECT_ID_SHIFT), + +CONNECTOR_HDMI_TYPE_A_ENUM_ID2 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID2 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_HDMI_TYPE_A << OBJECT_ID_SHIFT), + +CONNECTOR_DISPLAYPORT_ENUM_ID1 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID1 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_DISPLAYPORT << OBJECT_ID_SHIFT), + +CONNECTOR_DISPLAYPORT_ENUM_ID2 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID2 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_DISPLAYPORT << OBJECT_ID_SHIFT), + +CONNECTOR_DISPLAYPORT_ENUM_ID3 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID3 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_DISPLAYPORT << OBJECT_ID_SHIFT), + +CONNECTOR_DISPLAYPORT_ENUM_ID4 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID4 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_DISPLAYPORT << OBJECT_ID_SHIFT), + +CONNECTOR_OPM_ENUM_ID1 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID1 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_OPM << OBJECT_ID_SHIFT), //Mapping to MXM_DP_A + +CONNECTOR_OPM_ENUM_ID2 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID2 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_OPM << OBJECT_ID_SHIFT), //Mapping to MXM_DP_B + +CONNECTOR_OPM_ENUM_ID3 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID3 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_OPM << OBJECT_ID_SHIFT), //Mapping to MXM_DP_C + +CONNECTOR_OPM_ENUM_ID4 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID4 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_OPM << OBJECT_ID_SHIFT), //Mapping to MXM_DP_D + +CONNECTOR_OPM_ENUM_ID5 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID5 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_OPM << OBJECT_ID_SHIFT), //Mapping to MXM_LVDS_TXxx + + +CONNECTOR_OPM_ENUM_ID6 =( DISPLAY_OBJECT_TYPE_CONNECTOR << OBJECT_TYPE_SHIFT |\ + OBJECT_ENUM_ID6 << ENUM_ID_SHIFT |\ + CONNECTOR_OBJECT_ID_OPM << OBJECT_ID_SHIFT) //Mapping to MXM_LVDS_TXxx +}; + +/**************************************************** +* Router Object ID definition - Shared with BIOS +*****************************************************/ +//No Need, in future we ever need, we can define a record in atomfirwareSoC15.h associated with an object that has this router + + +/**************************************************** +* PROTECTION Object ID definition - Shared with BIOS +*****************************************************/ +//No need,in future we ever need, all display path are capable of protection now. + +/**************************************************** +* Generic Object ID definition - Shared with BIOS +*****************************************************/ +//No need, in future we ever need like GLsync, we can define a record in atomfirwareSoC15.h associated with an object. + + +#if defined(_X86_) +#pragma pack() +#endif + +#endif + + +