drm/amdgpu/virt: fix typo
authorXiangliang Yu <Xiangliang.Yu@amd.com>
Thu, 16 Feb 2017 07:07:06 +0000 (15:07 +0800)
committerAlex Deucher <alexander.deucher@amd.com>
Thu, 30 Mar 2017 03:53:16 +0000 (23:53 -0400)
When send messages to hypervior, the messages format should be is
idh_request, not idh_event.

Signed-off-by: Xiangliang Yu <Xiangliang.Yu@amd.com>
Reviewed-by: Alex Deucher <alexander.deucher@amd.com>
Reviewed-by: Monk Liu <Monk.Liu@amd.com>
Acked-by: Christian König <christian.koenig@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
drivers/gpu/drm/amd/amdgpu/mxgpu_vi.c

index 98cbcd9217e2d2a24f587577536391735f920b8a..3164d61aaa9e8c6b9a15bbdc3ecae7cd2915f949 100644 (file)
@@ -350,13 +350,13 @@ static void xgpu_vi_mailbox_set_valid(struct amdgpu_device *adev, bool val)
 }
 
 static void xgpu_vi_mailbox_trans_msg(struct amdgpu_device *adev,
-                                     enum idh_event event)
+                                     enum idh_request req)
 {
        u32 reg;
 
        reg = RREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0);
        reg = REG_SET_FIELD(reg, MAILBOX_MSGBUF_TRN_DW0,
-                           MSGBUF_DATA, event);
+                           MSGBUF_DATA, req);
        WREG32_NO_KIQ(mmMAILBOX_MSGBUF_TRN_DW0, reg);
 
        xgpu_vi_mailbox_set_valid(adev, true);
@@ -458,20 +458,20 @@ static int xgpu_vi_request_reset(struct amdgpu_device *adev)
 static int xgpu_vi_request_full_gpu_access(struct amdgpu_device *adev,
                                           bool init)
 {
-       enum idh_event event;
+       enum idh_request req;
 
-       event = init ? IDH_REQ_GPU_INIT_ACCESS : IDH_REQ_GPU_FINI_ACCESS;
-       return xgpu_vi_send_access_requests(adev, event);
+       req = init ? IDH_REQ_GPU_INIT_ACCESS : IDH_REQ_GPU_FINI_ACCESS;
+       return xgpu_vi_send_access_requests(adev, req);
 }
 
 static int xgpu_vi_release_full_gpu_access(struct amdgpu_device *adev,
                                           bool init)
 {
-       enum idh_event event;
+       enum idh_request req;
        int r = 0;
 
-       event = init ? IDH_REL_GPU_INIT_ACCESS : IDH_REL_GPU_FINI_ACCESS;
-       r = xgpu_vi_send_access_requests(adev, event);
+       req = init ? IDH_REL_GPU_INIT_ACCESS : IDH_REL_GPU_FINI_ACCESS;
+       r = xgpu_vi_send_access_requests(adev, req);
 
        return r;
 }