ARM: dts: omap5: fix clock node definitions to avoid build warnings
authorTero Kristo <t-kristo@ti.com>
Mon, 4 Apr 2016 15:16:13 +0000 (18:16 +0300)
committerTony Lindgren <tony@atomide.com>
Mon, 11 Apr 2016 18:57:37 +0000 (11:57 -0700)
Upcoming change to DT compiler is going to complain about nodes
which have a reg property, but have not defined the address in their
name. This patch fixes following type of warnings for OMAP5 clock nodes:

Warning (unit_address_vs_reg): Node /ocp/cm@48004000/clocks/dpll3_m2_ck
has a reg or ranges property, but no unit name

Signed-off-by: Tero Kristo <t-kristo@ti.com>
Signed-off-by: Tony Lindgren <tony@atomide.com>
arch/arm/boot/dts/omap54xx-clocks.dtsi

index 83b425fb3ac20eb1421cede5283b6a3befcdd391..4899c2359d0a8f094f6b1aa398d6053ed9dae37b 100644 (file)
@@ -14,7 +14,7 @@
                clock-frequency = <12000000>;
        };
 
-       pad_clks_ck: pad_clks_ck {
+       pad_clks_ck: pad_clks_ck@108 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&pad_clks_src_ck>;
@@ -34,7 +34,7 @@
                clock-frequency = <12000000>;
        };
 
-       slimbus_clk: slimbus_clk {
+       slimbus_clk: slimbus_clk@108 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&slimbus_src_clk>;
                clock-frequency = <60000000>;
        };
 
-       dpll_abe_ck: dpll_abe_ck {
+       dpll_abe_ck: dpll_abe_ck@1e0 {
                #clock-cells = <0>;
                compatible = "ti,omap4-dpll-m4xen-clock";
                clocks = <&abe_dpll_clk_mux>, <&abe_dpll_bypass_clk_mux>;
                clocks = <&dpll_abe_ck>;
        };
 
-       dpll_abe_m2x2_ck: dpll_abe_m2x2_ck {
+       dpll_abe_m2x2_ck: dpll_abe_m2x2_ck@1f0 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_abe_x2_ck>;
                clock-div = <8>;
        };
 
-       abe_clk: abe_clk {
+       abe_clk: abe_clk@108 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_abe_m2x2_ck>;
                ti,index-power-of-two;
        };
 
-       abe_iclk: abe_iclk {
+       abe_iclk: abe_iclk@528 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&aess_fclk>;
                clock-div = <16>;
        };
 
-       dpll_abe_m3x2_ck: dpll_abe_m3x2_ck {
+       dpll_abe_m3x2_ck: dpll_abe_m3x2_ck@1f4 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_abe_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_core_byp_mux: dpll_core_byp_mux {
+       dpll_core_byp_mux: dpll_core_byp_mux@12c {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&dpll_abe_m3x2_ck>;
                reg = <0x012c>;
        };
 
-       dpll_core_ck: dpll_core_ck {
+       dpll_core_ck: dpll_core_ck@120 {
                #clock-cells = <0>;
                compatible = "ti,omap4-dpll-core-clock";
                clocks = <&sys_clkin>, <&dpll_core_byp_mux>;
                clocks = <&dpll_core_ck>;
        };
 
-       dpll_core_h21x2_ck: dpll_core_h21x2_ck {
+       dpll_core_h21x2_ck: dpll_core_h21x2_ck@150 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_core_x2_ck>;
                clock-div = <2>;
        };
 
-       dpll_core_h11x2_ck: dpll_core_h11x2_ck {
+       dpll_core_h11x2_ck: dpll_core_h11x2_ck@138 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_core_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_core_h12x2_ck: dpll_core_h12x2_ck {
+       dpll_core_h12x2_ck: dpll_core_h12x2_ck@13c {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_core_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_core_h13x2_ck: dpll_core_h13x2_ck {
+       dpll_core_h13x2_ck: dpll_core_h13x2_ck@140 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_core_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_core_h14x2_ck: dpll_core_h14x2_ck {
+       dpll_core_h14x2_ck: dpll_core_h14x2_ck@144 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_core_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_core_h22x2_ck: dpll_core_h22x2_ck {
+       dpll_core_h22x2_ck: dpll_core_h22x2_ck@154 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_core_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_core_h23x2_ck: dpll_core_h23x2_ck {
+       dpll_core_h23x2_ck: dpll_core_h23x2_ck@158 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_core_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_core_h24x2_ck: dpll_core_h24x2_ck {
+       dpll_core_h24x2_ck: dpll_core_h24x2_ck@15c {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_core_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_core_m2_ck: dpll_core_m2_ck {
+       dpll_core_m2_ck: dpll_core_m2_ck@130 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_core_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_core_m3x2_ck: dpll_core_m3x2_ck {
+       dpll_core_m3x2_ck: dpll_core_m3x2_ck@134 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_core_x2_ck>;
                clock-div = <1>;
        };
 
-       dpll_iva_byp_mux: dpll_iva_byp_mux {
+       dpll_iva_byp_mux: dpll_iva_byp_mux@1ac {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&iva_dpll_hs_clk_div>;
                reg = <0x01ac>;
        };
 
-       dpll_iva_ck: dpll_iva_ck {
+       dpll_iva_ck: dpll_iva_ck@1a0 {
                #clock-cells = <0>;
                compatible = "ti,omap4-dpll-clock";
                clocks = <&sys_clkin>, <&dpll_iva_byp_mux>;
                clocks = <&dpll_iva_ck>;
        };
 
-       dpll_iva_h11x2_ck: dpll_iva_h11x2_ck {
+       dpll_iva_h11x2_ck: dpll_iva_h11x2_ck@1b8 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_iva_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_iva_h12x2_ck: dpll_iva_h12x2_ck {
+       dpll_iva_h12x2_ck: dpll_iva_h12x2_ck@1bc {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_iva_x2_ck>;
                clock-div = <1>;
        };
 
-       dpll_mpu_ck: dpll_mpu_ck {
+       dpll_mpu_ck: dpll_mpu_ck@160 {
                #clock-cells = <0>;
                compatible = "ti,omap5-mpu-dpll-clock";
                clocks = <&sys_clkin>, <&mpu_dpll_hs_clk_div>;
                reg = <0x0160>, <0x0164>, <0x016c>, <0x0168>;
        };
 
-       dpll_mpu_m2_ck: dpll_mpu_m2_ck {
+       dpll_mpu_m2_ck: dpll_mpu_m2_ck@170 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_mpu_ck>;
                clock-div = <3>;
        };
 
-       l3_iclk_div: l3_iclk_div {
+       l3_iclk_div: l3_iclk_div@100 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                ti,max-div = <2>;
                clock-div = <1>;
        };
 
-       l4_root_clk_div: l4_root_clk_div {
+       l4_root_clk_div: l4_root_clk_div@100 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                ti,max-div = <2>;
                ti,index-power-of-two;
        };
 
-       slimbus1_slimbus_clk: slimbus1_slimbus_clk {
+       slimbus1_slimbus_clk: slimbus1_slimbus_clk@560 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&slimbus_clk>;
                reg = <0x0560>;
        };
 
-       aess_fclk: aess_fclk {
+       aess_fclk: aess_fclk@528 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&abe_clk>;
                reg = <0x0528>;
        };
 
-       dmic_sync_mux_ck: dmic_sync_mux_ck {
+       dmic_sync_mux_ck: dmic_sync_mux_ck@538 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
                reg = <0x0538>;
        };
 
-       dmic_gfclk: dmic_gfclk {
+       dmic_gfclk: dmic_gfclk@538 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&dmic_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
                reg = <0x0538>;
        };
 
-       mcasp_sync_mux_ck: mcasp_sync_mux_ck {
+       mcasp_sync_mux_ck: mcasp_sync_mux_ck@540 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
                reg = <0x0540>;
        };
 
-       mcasp_gfclk: mcasp_gfclk {
+       mcasp_gfclk: mcasp_gfclk@540 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&mcasp_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
                reg = <0x0540>;
        };
 
-       mcbsp1_sync_mux_ck: mcbsp1_sync_mux_ck {
+       mcbsp1_sync_mux_ck: mcbsp1_sync_mux_ck@548 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
                reg = <0x0548>;
        };
 
-       mcbsp1_gfclk: mcbsp1_gfclk {
+       mcbsp1_gfclk: mcbsp1_gfclk@548 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&mcbsp1_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
                reg = <0x0548>;
        };
 
-       mcbsp2_sync_mux_ck: mcbsp2_sync_mux_ck {
+       mcbsp2_sync_mux_ck: mcbsp2_sync_mux_ck@550 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
                reg = <0x0550>;
        };
 
-       mcbsp2_gfclk: mcbsp2_gfclk {
+       mcbsp2_gfclk: mcbsp2_gfclk@550 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&mcbsp2_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
                reg = <0x0550>;
        };
 
-       mcbsp3_sync_mux_ck: mcbsp3_sync_mux_ck {
+       mcbsp3_sync_mux_ck: mcbsp3_sync_mux_ck@558 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&abe_24m_fclk>, <&dss_syc_gfclk_div>, <&func_24m_clk>;
                reg = <0x0558>;
        };
 
-       mcbsp3_gfclk: mcbsp3_gfclk {
+       mcbsp3_gfclk: mcbsp3_gfclk@558 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&mcbsp3_sync_mux_ck>, <&pad_clks_ck>, <&slimbus_clk>;
                reg = <0x0558>;
        };
 
-       timer5_gfclk_mux: timer5_gfclk_mux {
+       timer5_gfclk_mux: timer5_gfclk_mux@568 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
                reg = <0x0568>;
        };
 
-       timer6_gfclk_mux: timer6_gfclk_mux {
+       timer6_gfclk_mux: timer6_gfclk_mux@570 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
                reg = <0x0570>;
        };
 
-       timer7_gfclk_mux: timer7_gfclk_mux {
+       timer7_gfclk_mux: timer7_gfclk_mux@578 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
                reg = <0x0578>;
        };
 
-       timer8_gfclk_mux: timer8_gfclk_mux {
+       timer8_gfclk_mux: timer8_gfclk_mux@580 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&dss_syc_gfclk_div>, <&sys_32k_ck>;
        };
 };
 &prm_clocks {
-       sys_clkin: sys_clkin {
+       sys_clkin: sys_clkin@110 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&virt_12000000_ck>, <&virt_13000000_ck>, <&virt_16800000_ck>, <&virt_19200000_ck>, <&virt_26000000_ck>, <&virt_27000000_ck>, <&virt_38400000_ck>;
                ti,index-starts-at-one;
        };
 
-       abe_dpll_bypass_clk_mux: abe_dpll_bypass_clk_mux {
+       abe_dpll_bypass_clk_mux: abe_dpll_bypass_clk_mux@108 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&sys_32k_ck>;
                reg = <0x0108>;
        };
 
-       abe_dpll_clk_mux: abe_dpll_clk_mux {
+       abe_dpll_clk_mux: abe_dpll_clk_mux@10c {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&sys_32k_ck>;
                clock-div = <1>;
        };
 
-       wkupaon_iclk_mux: wkupaon_iclk_mux {
+       wkupaon_iclk_mux: wkupaon_iclk_mux@108 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&abe_lp_clk_div>;
                clock-div = <1>;
        };
 
-       gpio1_dbclk: gpio1_dbclk {
+       gpio1_dbclk: gpio1_dbclk@1938 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&sys_32k_ck>;
                reg = <0x1938>;
        };
 
-       timer1_gfclk_mux: timer1_gfclk_mux {
+       timer1_gfclk_mux: timer1_gfclk_mux@1940 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&sys_32k_ck>;
 };
 &cm_core_clocks {
 
-       dpll_per_byp_mux: dpll_per_byp_mux {
+       dpll_per_byp_mux: dpll_per_byp_mux@14c {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&per_dpll_hs_clk_div>;
                reg = <0x014c>;
        };
 
-       dpll_per_ck: dpll_per_ck {
+       dpll_per_ck: dpll_per_ck@140 {
                #clock-cells = <0>;
                compatible = "ti,omap4-dpll-clock";
                clocks = <&sys_clkin>, <&dpll_per_byp_mux>;
                clocks = <&dpll_per_ck>;
        };
 
-       dpll_per_h11x2_ck: dpll_per_h11x2_ck {
+       dpll_per_h11x2_ck: dpll_per_h11x2_ck@158 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_per_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_per_h12x2_ck: dpll_per_h12x2_ck {
+       dpll_per_h12x2_ck: dpll_per_h12x2_ck@15c {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_per_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_per_h14x2_ck: dpll_per_h14x2_ck {
+       dpll_per_h14x2_ck: dpll_per_h14x2_ck@164 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_per_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_per_m2_ck: dpll_per_m2_ck {
+       dpll_per_m2_ck: dpll_per_m2_ck@150 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_per_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_per_m2x2_ck: dpll_per_m2x2_ck {
+       dpll_per_m2x2_ck: dpll_per_m2x2_ck@150 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_per_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_per_m3x2_ck: dpll_per_m3x2_ck {
+       dpll_per_m3x2_ck: dpll_per_m3x2_ck@154 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_per_x2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_unipro1_ck: dpll_unipro1_ck {
+       dpll_unipro1_ck: dpll_unipro1_ck@200 {
                #clock-cells = <0>;
                compatible = "ti,omap4-dpll-clock";
                clocks = <&sys_clkin>, <&sys_clkin>;
                clock-div = <1>;
        };
 
-       dpll_unipro1_m2_ck: dpll_unipro1_m2_ck {
+       dpll_unipro1_m2_ck: dpll_unipro1_m2_ck@210 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_unipro1_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_unipro2_ck: dpll_unipro2_ck {
+       dpll_unipro2_ck: dpll_unipro2_ck@1c0 {
                #clock-cells = <0>;
                compatible = "ti,omap4-dpll-clock";
                clocks = <&sys_clkin>, <&sys_clkin>;
                clock-div = <1>;
        };
 
-       dpll_unipro2_m2_ck: dpll_unipro2_m2_ck {
+       dpll_unipro2_m2_ck: dpll_unipro2_m2_ck@1d0 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_unipro2_ck>;
                ti,index-starts-at-one;
        };
 
-       dpll_usb_byp_mux: dpll_usb_byp_mux {
+       dpll_usb_byp_mux: dpll_usb_byp_mux@18c {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&usb_dpll_hs_clk_div>;
                reg = <0x018c>;
        };
 
-       dpll_usb_ck: dpll_usb_ck {
+       dpll_usb_ck: dpll_usb_ck@180 {
                #clock-cells = <0>;
                compatible = "ti,omap4-dpll-j-type-clock";
                clocks = <&sys_clkin>, <&dpll_usb_byp_mux>;
                clock-div = <1>;
        };
 
-       dpll_usb_m2_ck: dpll_usb_m2_ck {
+       dpll_usb_m2_ck: dpll_usb_m2_ck@190 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_usb_ck>;
                clock-div = <2>;
        };
 
-       l3init_60m_fclk: l3init_60m_fclk {
+       l3init_60m_fclk: l3init_60m_fclk@104 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_usb_m2_ck>;
                ti,dividers = <1>, <8>;
        };
 
-       dss_32khz_clk: dss_32khz_clk {
+       dss_32khz_clk: dss_32khz_clk@1420 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&sys_32k_ck>;
                reg = <0x1420>;
        };
 
-       dss_48mhz_clk: dss_48mhz_clk {
+       dss_48mhz_clk: dss_48mhz_clk@1420 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&func_48m_fclk>;
                reg = <0x1420>;
        };
 
-       dss_dss_clk: dss_dss_clk {
+       dss_dss_clk: dss_dss_clk@1420 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&dpll_per_h12x2_ck>;
                ti,set-rate-parent;
        };
 
-       dss_sys_clk: dss_sys_clk {
+       dss_sys_clk: dss_sys_clk@1420 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&dss_syc_gfclk_div>;
                reg = <0x1420>;
        };
 
-       gpio2_dbclk: gpio2_dbclk {
+       gpio2_dbclk: gpio2_dbclk@1060 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&sys_32k_ck>;
                reg = <0x1060>;
        };
 
-       gpio3_dbclk: gpio3_dbclk {
+       gpio3_dbclk: gpio3_dbclk@1068 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&sys_32k_ck>;
                reg = <0x1068>;
        };
 
-       gpio4_dbclk: gpio4_dbclk {
+       gpio4_dbclk: gpio4_dbclk@1070 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&sys_32k_ck>;
                reg = <0x1070>;
        };
 
-       gpio5_dbclk: gpio5_dbclk {
+       gpio5_dbclk: gpio5_dbclk@1078 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&sys_32k_ck>;
                reg = <0x1078>;
        };
 
-       gpio6_dbclk: gpio6_dbclk {
+       gpio6_dbclk: gpio6_dbclk@1080 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&sys_32k_ck>;
                reg = <0x1080>;
        };
 
-       gpio7_dbclk: gpio7_dbclk {
+       gpio7_dbclk: gpio7_dbclk@1110 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&sys_32k_ck>;
                reg = <0x1110>;
        };
 
-       gpio8_dbclk: gpio8_dbclk {
+       gpio8_dbclk: gpio8_dbclk@1118 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&sys_32k_ck>;
                reg = <0x1118>;
        };
 
-       iss_ctrlclk: iss_ctrlclk {
+       iss_ctrlclk: iss_ctrlclk@1320 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&func_96m_fclk>;
                reg = <0x1320>;
        };
 
-       lli_txphy_clk: lli_txphy_clk {
+       lli_txphy_clk: lli_txphy_clk@f20 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&dpll_unipro1_clkdcoldo>;
                reg = <0x0f20>;
        };
 
-       lli_txphy_ls_clk: lli_txphy_ls_clk {
+       lli_txphy_ls_clk: lli_txphy_ls_clk@f20 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&dpll_unipro1_m2_ck>;
                reg = <0x0f20>;
        };
 
-       mmc1_32khz_clk: mmc1_32khz_clk {
+       mmc1_32khz_clk: mmc1_32khz_clk@1628 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&sys_32k_ck>;
                reg = <0x1628>;
        };
 
-       sata_ref_clk: sata_ref_clk {
+       sata_ref_clk: sata_ref_clk@1688 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&sys_clkin>;
                reg = <0x1688>;
        };
 
-       usb_host_hs_hsic480m_p1_clk: usb_host_hs_hsic480m_p1_clk {
+       usb_host_hs_hsic480m_p1_clk: usb_host_hs_hsic480m_p1_clk@1658 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&dpll_usb_m2_ck>;
                reg = <0x1658>;
        };
 
-       usb_host_hs_hsic480m_p2_clk: usb_host_hs_hsic480m_p2_clk {
+       usb_host_hs_hsic480m_p2_clk: usb_host_hs_hsic480m_p2_clk@1658 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&dpll_usb_m2_ck>;
                reg = <0x1658>;
        };
 
-       usb_host_hs_hsic480m_p3_clk: usb_host_hs_hsic480m_p3_clk {
+       usb_host_hs_hsic480m_p3_clk: usb_host_hs_hsic480m_p3_clk@1658 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&dpll_usb_m2_ck>;
                reg = <0x1658>;
        };
 
-       usb_host_hs_hsic60m_p1_clk: usb_host_hs_hsic60m_p1_clk {
+       usb_host_hs_hsic60m_p1_clk: usb_host_hs_hsic60m_p1_clk@1658 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&l3init_60m_fclk>;
                reg = <0x1658>;
        };
 
-       usb_host_hs_hsic60m_p2_clk: usb_host_hs_hsic60m_p2_clk {
+       usb_host_hs_hsic60m_p2_clk: usb_host_hs_hsic60m_p2_clk@1658 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&l3init_60m_fclk>;
                reg = <0x1658>;
        };
 
-       usb_host_hs_hsic60m_p3_clk: usb_host_hs_hsic60m_p3_clk {
+       usb_host_hs_hsic60m_p3_clk: usb_host_hs_hsic60m_p3_clk@1658 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&l3init_60m_fclk>;
                reg = <0x1658>;
        };
 
-       utmi_p1_gfclk: utmi_p1_gfclk {
+       utmi_p1_gfclk: utmi_p1_gfclk@1658 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&l3init_60m_fclk>, <&xclk60mhsp1_ck>;
                reg = <0x1658>;
        };
 
-       usb_host_hs_utmi_p1_clk: usb_host_hs_utmi_p1_clk {
+       usb_host_hs_utmi_p1_clk: usb_host_hs_utmi_p1_clk@1658 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&utmi_p1_gfclk>;
                reg = <0x1658>;
        };
 
-       utmi_p2_gfclk: utmi_p2_gfclk {
+       utmi_p2_gfclk: utmi_p2_gfclk@1658 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&l3init_60m_fclk>, <&xclk60mhsp2_ck>;
                reg = <0x1658>;
        };
 
-       usb_host_hs_utmi_p2_clk: usb_host_hs_utmi_p2_clk {
+       usb_host_hs_utmi_p2_clk: usb_host_hs_utmi_p2_clk@1658 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&utmi_p2_gfclk>;
                reg = <0x1658>;
        };
 
-       usb_host_hs_utmi_p3_clk: usb_host_hs_utmi_p3_clk {
+       usb_host_hs_utmi_p3_clk: usb_host_hs_utmi_p3_clk@1658 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&l3init_60m_fclk>;
                reg = <0x1658>;
        };
 
-       usb_otg_ss_refclk960m: usb_otg_ss_refclk960m {
+       usb_otg_ss_refclk960m: usb_otg_ss_refclk960m@16f0 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&dpll_usb_clkdcoldo>;
                reg = <0x16f0>;
        };
 
-       usb_phy_cm_clk32k: usb_phy_cm_clk32k {
+       usb_phy_cm_clk32k: usb_phy_cm_clk32k@640 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&sys_32k_ck>;
                reg = <0x0640>;
        };
 
-       usb_tll_hs_usb_ch0_clk: usb_tll_hs_usb_ch0_clk {
+       usb_tll_hs_usb_ch0_clk: usb_tll_hs_usb_ch0_clk@1668 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&l3init_60m_fclk>;
                reg = <0x1668>;
        };
 
-       usb_tll_hs_usb_ch1_clk: usb_tll_hs_usb_ch1_clk {
+       usb_tll_hs_usb_ch1_clk: usb_tll_hs_usb_ch1_clk@1668 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&l3init_60m_fclk>;
                reg = <0x1668>;
        };
 
-       usb_tll_hs_usb_ch2_clk: usb_tll_hs_usb_ch2_clk {
+       usb_tll_hs_usb_ch2_clk: usb_tll_hs_usb_ch2_clk@1668 {
                #clock-cells = <0>;
                compatible = "ti,gate-clock";
                clocks = <&l3init_60m_fclk>;
                reg = <0x1668>;
        };
 
-       fdif_fclk: fdif_fclk {
+       fdif_fclk: fdif_fclk@1328 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_per_h11x2_ck>;
                reg = <0x1328>;
        };
 
-       gpu_core_gclk_mux: gpu_core_gclk_mux {
+       gpu_core_gclk_mux: gpu_core_gclk_mux@1520 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>;
                reg = <0x1520>;
        };
 
-       gpu_hyd_gclk_mux: gpu_hyd_gclk_mux {
+       gpu_hyd_gclk_mux: gpu_hyd_gclk_mux@1520 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&dpll_core_h14x2_ck>, <&dpll_per_h14x2_ck>;
                reg = <0x1520>;
        };
 
-       hsi_fclk: hsi_fclk {
+       hsi_fclk: hsi_fclk@1638 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&dpll_per_m2x2_ck>;
                reg = <0x1638>;
        };
 
-       mmc1_fclk_mux: mmc1_fclk_mux {
+       mmc1_fclk_mux: mmc1_fclk_mux@1628 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
                reg = <0x1628>;
        };
 
-       mmc1_fclk: mmc1_fclk {
+       mmc1_fclk: mmc1_fclk@1628 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&mmc1_fclk_mux>;
                reg = <0x1628>;
        };
 
-       mmc2_fclk_mux: mmc2_fclk_mux {
+       mmc2_fclk_mux: mmc2_fclk_mux@1630 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&func_128m_clk>, <&dpll_per_m2x2_ck>;
                reg = <0x1630>;
        };
 
-       mmc2_fclk: mmc2_fclk {
+       mmc2_fclk: mmc2_fclk@1630 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&mmc2_fclk_mux>;
                reg = <0x1630>;
        };
 
-       timer10_gfclk_mux: timer10_gfclk_mux {
+       timer10_gfclk_mux: timer10_gfclk_mux@1028 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&sys_32k_ck>;
                reg = <0x1028>;
        };
 
-       timer11_gfclk_mux: timer11_gfclk_mux {
+       timer11_gfclk_mux: timer11_gfclk_mux@1030 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&sys_32k_ck>;
                reg = <0x1030>;
        };
 
-       timer2_gfclk_mux: timer2_gfclk_mux {
+       timer2_gfclk_mux: timer2_gfclk_mux@1038 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&sys_32k_ck>;
                reg = <0x1038>;
        };
 
-       timer3_gfclk_mux: timer3_gfclk_mux {
+       timer3_gfclk_mux: timer3_gfclk_mux@1040 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&sys_32k_ck>;
                reg = <0x1040>;
        };
 
-       timer4_gfclk_mux: timer4_gfclk_mux {
+       timer4_gfclk_mux: timer4_gfclk_mux@1048 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&sys_32k_ck>;
                reg = <0x1048>;
        };
 
-       timer9_gfclk_mux: timer9_gfclk_mux {
+       timer9_gfclk_mux: timer9_gfclk_mux@1050 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&sys_clkin>, <&sys_32k_ck>;
 };
 
 &scrm_clocks {
-       auxclk0_src_gate_ck: auxclk0_src_gate_ck {
+       auxclk0_src_gate_ck: auxclk0_src_gate_ck@310 {
                #clock-cells = <0>;
                compatible = "ti,composite-no-wait-gate-clock";
                clocks = <&dpll_core_m3x2_ck>;
                reg = <0x0310>;
        };
 
-       auxclk0_src_mux_ck: auxclk0_src_mux_ck {
+       auxclk0_src_mux_ck: auxclk0_src_mux_ck@310 {
                #clock-cells = <0>;
                compatible = "ti,composite-mux-clock";
                clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
                clocks = <&auxclk0_src_gate_ck>, <&auxclk0_src_mux_ck>;
        };
 
-       auxclk0_ck: auxclk0_ck {
+       auxclk0_ck: auxclk0_ck@310 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&auxclk0_src_ck>;
                reg = <0x0310>;
        };
 
-       auxclk1_src_gate_ck: auxclk1_src_gate_ck {
+       auxclk1_src_gate_ck: auxclk1_src_gate_ck@314 {
                #clock-cells = <0>;
                compatible = "ti,composite-no-wait-gate-clock";
                clocks = <&dpll_core_m3x2_ck>;
                reg = <0x0314>;
        };
 
-       auxclk1_src_mux_ck: auxclk1_src_mux_ck {
+       auxclk1_src_mux_ck: auxclk1_src_mux_ck@314 {
                #clock-cells = <0>;
                compatible = "ti,composite-mux-clock";
                clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
                clocks = <&auxclk1_src_gate_ck>, <&auxclk1_src_mux_ck>;
        };
 
-       auxclk1_ck: auxclk1_ck {
+       auxclk1_ck: auxclk1_ck@314 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&auxclk1_src_ck>;
                reg = <0x0314>;
        };
 
-       auxclk2_src_gate_ck: auxclk2_src_gate_ck {
+       auxclk2_src_gate_ck: auxclk2_src_gate_ck@318 {
                #clock-cells = <0>;
                compatible = "ti,composite-no-wait-gate-clock";
                clocks = <&dpll_core_m3x2_ck>;
                reg = <0x0318>;
        };
 
-       auxclk2_src_mux_ck: auxclk2_src_mux_ck {
+       auxclk2_src_mux_ck: auxclk2_src_mux_ck@318 {
                #clock-cells = <0>;
                compatible = "ti,composite-mux-clock";
                clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
                clocks = <&auxclk2_src_gate_ck>, <&auxclk2_src_mux_ck>;
        };
 
-       auxclk2_ck: auxclk2_ck {
+       auxclk2_ck: auxclk2_ck@318 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&auxclk2_src_ck>;
                reg = <0x0318>;
        };
 
-       auxclk3_src_gate_ck: auxclk3_src_gate_ck {
+       auxclk3_src_gate_ck: auxclk3_src_gate_ck@31c {
                #clock-cells = <0>;
                compatible = "ti,composite-no-wait-gate-clock";
                clocks = <&dpll_core_m3x2_ck>;
                reg = <0x031c>;
        };
 
-       auxclk3_src_mux_ck: auxclk3_src_mux_ck {
+       auxclk3_src_mux_ck: auxclk3_src_mux_ck@31c {
                #clock-cells = <0>;
                compatible = "ti,composite-mux-clock";
                clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
                clocks = <&auxclk3_src_gate_ck>, <&auxclk3_src_mux_ck>;
        };
 
-       auxclk3_ck: auxclk3_ck {
+       auxclk3_ck: auxclk3_ck@31c {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&auxclk3_src_ck>;
                reg = <0x031c>;
        };
 
-       auxclk4_src_gate_ck: auxclk4_src_gate_ck {
+       auxclk4_src_gate_ck: auxclk4_src_gate_ck@320 {
                #clock-cells = <0>;
                compatible = "ti,composite-no-wait-gate-clock";
                clocks = <&dpll_core_m3x2_ck>;
                reg = <0x0320>;
        };
 
-       auxclk4_src_mux_ck: auxclk4_src_mux_ck {
+       auxclk4_src_mux_ck: auxclk4_src_mux_ck@320 {
                #clock-cells = <0>;
                compatible = "ti,composite-mux-clock";
                clocks = <&sys_clkin>, <&dpll_core_m3x2_ck>, <&dpll_per_m3x2_ck>;
                clocks = <&auxclk4_src_gate_ck>, <&auxclk4_src_mux_ck>;
        };
 
-       auxclk4_ck: auxclk4_ck {
+       auxclk4_ck: auxclk4_ck@320 {
                #clock-cells = <0>;
                compatible = "ti,divider-clock";
                clocks = <&auxclk4_src_ck>;
                reg = <0x0320>;
        };
 
-       auxclkreq0_ck: auxclkreq0_ck {
+       auxclkreq0_ck: auxclkreq0_ck@210 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
                reg = <0x0210>;
        };
 
-       auxclkreq1_ck: auxclkreq1_ck {
+       auxclkreq1_ck: auxclkreq1_ck@214 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
                reg = <0x0214>;
        };
 
-       auxclkreq2_ck: auxclkreq2_ck {
+       auxclkreq2_ck: auxclkreq2_ck@218 {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;
                reg = <0x0218>;
        };
 
-       auxclkreq3_ck: auxclkreq3_ck {
+       auxclkreq3_ck: auxclkreq3_ck@21c {
                #clock-cells = <0>;
                compatible = "ti,mux-clock";
                clocks = <&auxclk0_ck>, <&auxclk1_ck>, <&auxclk2_ck>, <&auxclk3_ck>, <&auxclk4_ck>;