[libata] sata_vsc: fix inconsistent NULL checking
authorDan Williams <dan.j.williams@gmail.com>
Wed, 22 Mar 2006 03:07:13 +0000 (22:07 -0500)
committerJeff Garzik <jeff@garzik.org>
Wed, 22 Mar 2006 03:07:13 +0000 (22:07 -0500)
Also, cleanup interrupt mask content and note in Kconfig that this
driver supports the Intel 31244.

Signed-off-by: Jeff Garzik <jeff@garzik.org>
drivers/scsi/Kconfig
drivers/scsi/sata_vsc.c

index 5c94a5d4efc05d7528aaaeb49ff0f1bb7136c4a5..4035920ce3d8078c4aa33bfbfbbc87a2ecc1be96 100644 (file)
@@ -595,10 +595,10 @@ config SCSI_SATA_VIA
          If unsure, say N.
 
 config SCSI_SATA_VITESSE
-       tristate "VITESSE VSC-7174 SATA support"
+       tristate "VITESSE VSC-7174 / INTEL 31244 SATA support"
        depends on SCSI_SATA && PCI
        help
-         This option enables support for Vitesse VSC7174 Serial ATA.
+         This option enables support for Vitesse VSC7174 and Intel 31244 Serial ATA.
 
          If unsure, say N.
 
index b574379a7a82168542cbd6914dea268148c4fd76..b7b6c807346da0d2642d2f30b9316e899b2fbe2a 100644 (file)
 #define VSC_SATA_PORT_OFFSET           0x200
 
 /* Error interrupt status bit offsets */
-#define VSC_SATA_INT_ERROR_E_OFFSET    2
-#define VSC_SATA_INT_ERROR_P_OFFSET    4
-#define VSC_SATA_INT_ERROR_T_OFFSET    5
-#define VSC_SATA_INT_ERROR_M_OFFSET    1
+#define VSC_SATA_INT_ERROR_CRC         0x40
+#define VSC_SATA_INT_ERROR_T           0x20
+#define VSC_SATA_INT_ERROR_P           0x10
+#define VSC_SATA_INT_ERROR_R           0x8
+#define VSC_SATA_INT_ERROR_E           0x4
+#define VSC_SATA_INT_ERROR_M           0x2
+#define VSC_SATA_INT_PHY_CHANGE        0x1
+#define VSC_SATA_INT_ERROR (VSC_SATA_INT_ERROR_CRC  | VSC_SATA_INT_ERROR_T | \
+                            VSC_SATA_INT_ERROR_P    | VSC_SATA_INT_ERROR_R | \
+                            VSC_SATA_INT_ERROR_E    | VSC_SATA_INT_ERROR_M | \
+                            VSC_SATA_INT_PHY_CHANGE)
+
 #define is_vsc_sata_int_err(port_idx, int_status) \
-        (int_status & ((1 << (VSC_SATA_INT_ERROR_E_OFFSET + (8 * port_idx))) | \
-                       (1 << (VSC_SATA_INT_ERROR_P_OFFSET + (8 * port_idx))) | \
-                       (1 << (VSC_SATA_INT_ERROR_T_OFFSET + (8 * port_idx))) | \
-                       (1 << (VSC_SATA_INT_ERROR_M_OFFSET + (8 * port_idx)))   \
-                      )\
-        )
+        (int_status & (VSC_SATA_INT_ERROR << (8 * port_idx)))
 
 
 static u32 vsc_sata_scr_read (struct ata_port *ap, unsigned int sc_reg)
@@ -215,14 +218,6 @@ static irqreturn_t vsc_sata_interrupt (int irq, void *dev_instance,
 
                        ap = host_set->ports[i];
 
-                       if (is_vsc_sata_int_err(i, int_status)) {
-                               u32 err_status;
-                               printk(KERN_DEBUG "%s: ignoring interrupt(s)\n", __FUNCTION__);
-                               err_status = ap ? vsc_sata_scr_read(ap, SCR_ERROR) : 0;
-                               vsc_sata_scr_write(ap, SCR_ERROR, err_status);
-                               handled++;
-                       }
-
                        if (ap && !(ap->flags &
                                    (ATA_FLAG_PORT_DISABLED|ATA_FLAG_NOINTR))) {
                                struct ata_queued_cmd *qc;
@@ -230,12 +225,26 @@ static irqreturn_t vsc_sata_interrupt (int irq, void *dev_instance,
                                qc = ata_qc_from_tag(ap, ap->active_tag);
                                if (qc && (!(qc->tf.ctl & ATA_NIEN))) {
                                        handled += ata_host_intr(ap, qc);
-                               } else {
-                                       printk(KERN_DEBUG "%s: ignoring interrupt(s)\n", __FUNCTION__);
+                               } else if (is_vsc_sata_int_err(i, int_status)) {
+                                       /*
+                                        * On some chips (i.e. Intel 31244), an error 
+                                        * interrupt will sneak in at initialization
+                                        * time (phy state changes).  Clearing the SCR
+                                        * error register is not required, but it prevents
+                                        * the phy state change interrupts from recurring 
+                                        * later.
+                                        */
+                                       u32 err_status;
+                                       err_status = vsc_sata_scr_read(ap, SCR_ERROR);
+                                       printk(KERN_DEBUG "%s: clearing interrupt, "
+                                              "status %x; sata err status %x\n",
+                                              __FUNCTION__,
+                                              int_status, err_status);
+                                       vsc_sata_scr_write(ap, SCR_ERROR, err_status);
+                                       /* Clear interrupt status */
                                        ata_chk_status(ap);
                                        handled++;
                                }
-
                        }
                }
        }