clk: samsung: exynos5410: Use samsung_cmu_register_one() to simplify code
authorChanwoo Choi <cw00.choi@samsung.com>
Mon, 22 Aug 2016 02:49:45 +0000 (11:49 +0900)
committerSylwester Nawrocki <s.nawrocki@samsung.com>
Fri, 9 Sep 2016 15:35:07 +0000 (17:35 +0200)
This patch uses the samsung_cmu_register_one() to simplify code
and move the pll/mux/div/gate data to initconst section.

Signed-off-by: Chanwoo Choi <cw00.choi@samsung.com>
Signed-off-by: Sylwester Nawrocki <s.nawrocki@samsung.com>
drivers/clk/samsung/clk-exynos5410.c

index 54ec486a5e45c2c1fdb2e203edd67e7c0b761093..5488a4460c159ff8b3636bf417846d5d1ee0c33c 100644 (file)
@@ -230,29 +230,22 @@ static const struct samsung_pll_clock exynos5410_plls[nr_plls] __initconst = {
                KPLL_CON0, NULL),
 };
 
+static const struct samsung_cmu_info cmu __initconst = {
+       .pll_clks       = exynos5410_plls,
+       .nr_pll_clks    = ARRAY_SIZE(exynos5410_plls),
+       .mux_clks       = exynos5410_mux_clks,
+       .nr_mux_clks    = ARRAY_SIZE(exynos5410_mux_clks),
+       .div_clks       = exynos5410_div_clks,
+       .nr_div_clks    = ARRAY_SIZE(exynos5410_div_clks),
+       .gate_clks      = exynos5410_gate_clks,
+       .nr_gate_clks   = ARRAY_SIZE(exynos5410_gate_clks),
+       .nr_clk_ids     = CLK_NR_CLKS,
+};
+
 /* register exynos5410 clocks */
 static void __init exynos5410_clk_init(struct device_node *np)
 {
-       struct samsung_clk_provider *ctx;
-       void __iomem *reg_base;
-
-       reg_base = of_iomap(np, 0);
-       if (!reg_base)
-               panic("%s: failed to map registers\n", __func__);
-
-       ctx = samsung_clk_init(np, reg_base, CLK_NR_CLKS);
-
-       samsung_clk_register_pll(ctx, exynos5410_plls,
-                       ARRAY_SIZE(exynos5410_plls), reg_base);
-
-       samsung_clk_register_mux(ctx, exynos5410_mux_clks,
-                       ARRAY_SIZE(exynos5410_mux_clks));
-       samsung_clk_register_div(ctx, exynos5410_div_clks,
-                       ARRAY_SIZE(exynos5410_div_clks));
-       samsung_clk_register_gate(ctx, exynos5410_gate_clks,
-                       ARRAY_SIZE(exynos5410_gate_clks));
-
-       samsung_clk_of_add_provider(np, ctx);
+       samsung_cmu_register_one(np, &cmu);
 
        pr_debug("Exynos5410: clock setup completed.\n");
 }