irqchip: gic: Support hierarchy irq domain.
authorYingjoe Chen <yingjoe.chen@mediatek.com>
Tue, 25 Nov 2014 08:04:19 +0000 (16:04 +0800)
committerJason Cooper <jason@lakedaemon.net>
Wed, 26 Nov 2014 15:55:16 +0000 (15:55 +0000)
Add support to use gic as a parent for stacked irq domain.

Signed-off-by: Yingjoe Chen <yingjoe.chen@mediatek.com>
Acked-by: Marc Zyngier <marc.zyngier@arm.com>
Link: https://lkml.kernel.org/r/1416902662-19281-2-git-send-email-yingjoe.chen@mediatek.com
Signed-off-by: Jason Cooper <jason@lakedaemon.net>
drivers/irqchip/Kconfig
drivers/irqchip/irq-gic.c

index aaa260b89a2a0e881a14505f10e1c30be6cd3fdb..d47fa846763b17128043f0a4f71c150d726c2d6b 100644 (file)
@@ -5,6 +5,7 @@ config IRQCHIP
 config ARM_GIC
        bool
        select IRQ_DOMAIN
+       select IRQ_DOMAIN_HIERARCHY
        select MULTI_IRQ_HANDLER
 
 config GIC_NON_BANKED
index 38493ff28fa56b2ca4b19f8bd3fa6d153b21016e..ab6069b09c94b883b5f64d9f7583f28547dd9088 100644 (file)
@@ -788,17 +788,16 @@ static int gic_irq_domain_map(struct irq_domain *d, unsigned int irq,
 {
        if (hw < 32) {
                irq_set_percpu_devid(irq);
-               irq_set_chip_and_handler(irq, &gic_chip,
-                                        handle_percpu_devid_irq);
+               irq_domain_set_info(d, irq, hw, &gic_chip, d->host_data,
+                                   handle_percpu_devid_irq, NULL, NULL);
                set_irq_flags(irq, IRQF_VALID | IRQF_NOAUTOEN);
        } else {
-               irq_set_chip_and_handler(irq, &gic_chip,
-                                        handle_fasteoi_irq);
+               irq_domain_set_info(d, irq, hw, &gic_chip, d->host_data,
+                                   handle_fasteoi_irq, NULL, NULL);
                set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
 
                gic_routable_irq_domain_ops->map(d, irq, hw);
        }
-       irq_set_chip_data(irq, d->host_data);
        return 0;
 }
 
@@ -858,6 +857,31 @@ static struct notifier_block gic_cpu_notifier = {
 };
 #endif
 
+static int gic_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
+                               unsigned int nr_irqs, void *arg)
+{
+       int i, ret;
+       irq_hw_number_t hwirq;
+       unsigned int type = IRQ_TYPE_NONE;
+       struct of_phandle_args *irq_data = arg;
+
+       ret = gic_irq_domain_xlate(domain, irq_data->np, irq_data->args,
+                                  irq_data->args_count, &hwirq, &type);
+       if (ret)
+               return ret;
+
+       for (i = 0; i < nr_irqs; i++)
+               gic_irq_domain_map(domain, virq + i, hwirq + i);
+
+       return 0;
+}
+
+static const struct irq_domain_ops gic_irq_domain_hierarchy_ops = {
+       .xlate = gic_irq_domain_xlate,
+       .alloc = gic_irq_domain_alloc,
+       .free = irq_domain_free_irqs_top,
+};
+
 static const struct irq_domain_ops gic_irq_domain_ops = {
        .map = gic_irq_domain_map,
        .unmap = gic_irq_domain_unmap,
@@ -947,18 +971,6 @@ void __init gic_init_bases(unsigned int gic_nr, int irq_start,
        for (i = 0; i < NR_GIC_CPU_IF; i++)
                gic_cpu_map[i] = 0xff;
 
-       /*
-        * For primary GICs, skip over SGIs.
-        * For secondary GICs, skip over PPIs, too.
-        */
-       if (gic_nr == 0 && (irq_start & 31) > 0) {
-               hwirq_base = 16;
-               if (irq_start != -1)
-                       irq_start = (irq_start & ~31) + 16;
-       } else {
-               hwirq_base = 32;
-       }
-
        /*
         * Find out how many interrupts are supported.
         * The GIC only supports up to 1020 interrupt sources.
@@ -969,10 +981,31 @@ void __init gic_init_bases(unsigned int gic_nr, int irq_start,
                gic_irqs = 1020;
        gic->gic_irqs = gic_irqs;
 
-       gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
+       if (node) {             /* DT case */
+               const struct irq_domain_ops *ops = &gic_irq_domain_hierarchy_ops;
+
+               if (!of_property_read_u32(node, "arm,routable-irqs",
+                                         &nr_routable_irqs)) {
+                       ops = &gic_irq_domain_ops;
+                       gic_irqs = nr_routable_irqs;
+               }
+
+               gic->domain = irq_domain_add_linear(node, gic_irqs, ops, gic);
+       } else {                /* Non-DT case */
+               /*
+                * For primary GICs, skip over SGIs.
+                * For secondary GICs, skip over PPIs, too.
+                */
+               if (gic_nr == 0 && (irq_start & 31) > 0) {
+                       hwirq_base = 16;
+                       if (irq_start != -1)
+                               irq_start = (irq_start & ~31) + 16;
+               } else {
+                       hwirq_base = 32;
+               }
+
+               gic_irqs -= hwirq_base; /* calculate # of irqs to allocate */
 
-       if (of_property_read_u32(node, "arm,routable-irqs",
-                                &nr_routable_irqs)) {
                irq_base = irq_alloc_descs(irq_start, 16, gic_irqs,
                                           numa_node_id());
                if (IS_ERR_VALUE(irq_base)) {
@@ -983,10 +1016,6 @@ void __init gic_init_bases(unsigned int gic_nr, int irq_start,
 
                gic->domain = irq_domain_add_legacy(node, gic_irqs, irq_base,
                                        hwirq_base, &gic_irq_domain_ops, gic);
-       } else {
-               gic->domain = irq_domain_add_linear(node, nr_routable_irqs,
-                                                   &gic_irq_domain_ops,
-                                                   gic);
        }
 
        if (WARN_ON(!gic->domain))