ARM: OMAP4: PM: OMAP4 clock tree and clkdev registration
authorRajendra Nayak <rnayak@ti.com>
Wed, 9 Dec 2009 01:46:28 +0000 (18:46 -0700)
committerpaul <paul@twilight.(none)>
Sat, 12 Dec 2009 00:00:45 +0000 (17:00 -0700)
This patch defines all the clock nodes in OMAP4430
platform. All the clock node structs and the clkdev table is
autogenerated using a python script (gen_clock_tree.py)
developed by Paul Walmsley, Benoit Cousson and Rajendra Nayak.

Signed-off-by: Rajendra Nayak <rnayak@ti.com>
Signed-off-by: Paul Walmsley <paul@pwsan.com>
Cc: Benoit Cousson <b-cousson@ti.com>
arch/arm/mach-omap2/clock44xx.h [new file with mode: 0644]
arch/arm/mach-omap2/clock44xx_data.c [new file with mode: 0644]
arch/arm/plat-omap/include/plat/clkdev_omap.h
arch/arm/plat-omap/include/plat/clock.h

diff --git a/arch/arm/mach-omap2/clock44xx.h b/arch/arm/mach-omap2/clock44xx.h
new file mode 100644 (file)
index 0000000..c1bc4b6
--- /dev/null
@@ -0,0 +1,23 @@
+/*
+ * OMAP4 clock function prototypes and macros
+ *
+ * Copyright (C) 2009 Texas Instruments, Inc.
+ */
+
+#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_44XX_H
+#define __ARCH_ARM_MACH_OMAP2_CLOCK_44XX_H
+
+unsigned long omap3_dpll_recalc(struct clk *clk);
+unsigned long omap3_clkoutx2_recalc(struct clk *clk);
+int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
+
+/* DPLL modes */
+#define DPLL_LOW_POWER_STOP    0x1
+#define DPLL_LOW_POWER_BYPASS  0x5
+#define DPLL_LOCKED            0x7
+#define OMAP4430_MAX_DPLL_MULT 2048
+#define OMAP4430_MAX_DPLL_DIV  128
+
+extern const struct clkops clkops_noncore_dpll_ops;
+
+#endif
diff --git a/arch/arm/mach-omap2/clock44xx_data.c b/arch/arm/mach-omap2/clock44xx_data.c
new file mode 100644 (file)
index 0000000..9ae526e
--- /dev/null
@@ -0,0 +1,2759 @@
+/*
+ * OMAP4 Clock data
+ *
+ * Copyright (C) 2009 Texas Instruments, Inc.
+ * Copyright (C) 2009 Nokia Corporation
+ *
+ * Paul Walmsley (paul@pwsan.com)
+ * Rajendra Nayak (rnayak@ti.com)
+ * Benoit Cousson (b-cousson@ti.com)
+ *
+ * This file is automatically generated from the OMAP hardware databases.
+ * We respectfully ask that any modifications to this file be coordinated
+ * with the public linux-omap@vger.kernel.org mailing list and the
+ * authors above to ensure that the autogeneration scripts are kept
+ * up-to-date with the file contents.
+ *
+ * This program is free software; you can redistribute it and/or modify
+ * it under the terms of the GNU General Public License version 2 as
+ * published by the Free Software Foundation.
+ */
+
+#include <linux/kernel.h>
+#include <linux/module.h>
+#include <linux/clk.h>
+
+#include <plat/control.h>
+#include <plat/clkdev_omap.h>
+
+#include "clock.h"
+#include "clock44xx.h"
+#include "cm.h"
+#include "cm-regbits-44xx.h"
+#include "prm.h"
+#include "prm-regbits-44xx.h"
+
+/* Root clocks */
+
+static struct clk extalt_clkin_ck = {
+       .name           = "extalt_clkin_ck",
+       .rate           = 59000000,
+       .ops            = &clkops_null,
+       .flags          = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
+};
+
+static struct clk pad_clks_ck = {
+       .name           = "pad_clks_ck",
+       .rate           = 12000000,
+       .ops            = &clkops_null,
+       .flags          = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
+};
+
+static struct clk pad_slimbus_core_clks_ck = {
+       .name           = "pad_slimbus_core_clks_ck",
+       .rate           = 12000000,
+       .ops            = &clkops_null,
+       .flags          = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
+};
+
+static struct clk secure_32k_clk_src_ck = {
+       .name           = "secure_32k_clk_src_ck",
+       .rate           = 32768,
+       .ops            = &clkops_null,
+       .flags          = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
+};
+
+static struct clk slimbus_clk = {
+       .name           = "slimbus_clk",
+       .rate           = 12000000,
+       .ops            = &clkops_null,
+       .flags          = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
+};
+
+static struct clk sys_32k_ck = {
+       .name           = "sys_32k_ck",
+       .rate           = 32768,
+       .ops            = &clkops_null,
+       .flags          = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
+};
+
+static struct clk virt_12000000_ck = {
+       .name           = "virt_12000000_ck",
+       .ops            = &clkops_null,
+       .rate           = 12000000,
+};
+
+static struct clk virt_13000000_ck = {
+       .name           = "virt_13000000_ck",
+       .ops            = &clkops_null,
+       .rate           = 13000000,
+};
+
+static struct clk virt_16800000_ck = {
+       .name           = "virt_16800000_ck",
+       .ops            = &clkops_null,
+       .rate           = 16800000,
+};
+
+static struct clk virt_19200000_ck = {
+       .name           = "virt_19200000_ck",
+       .ops            = &clkops_null,
+       .rate           = 19200000,
+};
+
+static struct clk virt_26000000_ck = {
+       .name           = "virt_26000000_ck",
+       .ops            = &clkops_null,
+       .rate           = 26000000,
+};
+
+static struct clk virt_27000000_ck = {
+       .name           = "virt_27000000_ck",
+       .ops            = &clkops_null,
+       .rate           = 27000000,
+};
+
+static struct clk virt_38400000_ck = {
+       .name           = "virt_38400000_ck",
+       .ops            = &clkops_null,
+       .rate           = 38400000,
+};
+
+static const struct clksel_rate div_1_0_rates[] = {
+       { .div = 1, .val = 0, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel_rate div_1_1_rates[] = {
+       { .div = 1, .val = 1, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel_rate div_1_2_rates[] = {
+       { .div = 1, .val = 2, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel_rate div_1_3_rates[] = {
+       { .div = 1, .val = 3, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel_rate div_1_4_rates[] = {
+       { .div = 1, .val = 4, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel_rate div_1_5_rates[] = {
+       { .div = 1, .val = 5, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel_rate div_1_6_rates[] = {
+       { .div = 1, .val = 6, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel_rate div_1_7_rates[] = {
+       { .div = 1, .val = 7, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel sys_clkin_sel[] = {
+       { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
+       { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
+       { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
+       { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
+       { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
+       { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
+       { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
+       { .parent = NULL },
+};
+
+static struct clk sys_clkin_ck = {
+       .name           = "sys_clkin_ck",
+       .rate           = 38400000,
+       .clksel         = sys_clkin_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_SYS_CLKSEL,
+       .clksel_mask    = OMAP4430_SYS_CLKSEL_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
+};
+
+static struct clk utmi_phy_clkout_ck = {
+       .name           = "utmi_phy_clkout_ck",
+       .rate           = 12000000,
+       .ops            = &clkops_null,
+       .flags          = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
+};
+
+static struct clk xclk60mhsp1_ck = {
+       .name           = "xclk60mhsp1_ck",
+       .rate           = 12000000,
+       .ops            = &clkops_null,
+       .flags          = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
+};
+
+static struct clk xclk60mhsp2_ck = {
+       .name           = "xclk60mhsp2_ck",
+       .rate           = 12000000,
+       .ops            = &clkops_null,
+       .flags          = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
+};
+
+static struct clk xclk60motg_ck = {
+       .name           = "xclk60motg_ck",
+       .rate           = 60000000,
+       .ops            = &clkops_null,
+       .flags          = CLOCK_IN_OMAP4430 | ALWAYS_ENABLED,
+};
+
+/* Module clocks and DPLL outputs */
+
+static const struct clksel_rate div2_1to2_rates[] = {
+       { .div = 1, .val = 0, .flags = RATE_IN_4430 },
+       { .div = 2, .val = 1, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel dpll_sys_ref_clk_div[] = {
+       { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
+       { .parent = NULL },
+};
+
+static struct clk dpll_sys_ref_clk = {
+       .name           = "dpll_sys_ref_clk",
+       .parent         = &sys_clkin_ck,
+       .clksel         = dpll_sys_ref_clk_div,
+       .clksel_reg     = OMAP4430_CM_DPLL_SYS_REF_CLKSEL,
+       .clksel_mask    = OMAP4430_CLKSEL_0_0_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel abe_dpll_refclk_mux_sel[] = {
+       { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
+       { .parent = &sys_32k_ck, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+static struct clk abe_dpll_refclk_mux_ck = {
+       .name           = "abe_dpll_refclk_mux_ck",
+       .parent         = &dpll_sys_ref_clk,
+       .clksel         = abe_dpll_refclk_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
+       .clksel_mask    = OMAP4430_CLKSEL_0_0_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+/* DPLL_ABE */
+static struct dpll_data dpll_abe_dd = {
+       .mult_div1_reg  = OMAP4430_CM_CLKSEL_DPLL_ABE,
+       .clk_bypass     = &sys_clkin_ck,
+       .clk_ref        = &abe_dpll_refclk_mux_ck,
+       .control_reg    = OMAP4430_CM_CLKMODE_DPLL_ABE,
+       .modes          = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
+       .autoidle_reg   = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
+       .idlest_reg     = OMAP4430_CM_IDLEST_DPLL_ABE,
+       .mult_mask      = OMAP4430_DPLL_MULT_MASK,
+       .div1_mask      = OMAP4430_DPLL_DIV_MASK,
+       .enable_mask    = OMAP4430_DPLL_EN_MASK,
+       .autoidle_mask  = OMAP4430_AUTO_DPLL_MODE_MASK,
+       .idlest_mask    = OMAP4430_ST_DPLL_CLK_MASK,
+       .max_multiplier = OMAP4430_MAX_DPLL_MULT,
+       .max_divider    = OMAP4430_MAX_DPLL_DIV,
+       .min_divider    = 1,
+};
+
+
+static struct clk dpll_abe_ck = {
+       .name           = "dpll_abe_ck",
+       .parent         = &abe_dpll_refclk_mux_ck,
+       .dpll_data      = &dpll_abe_dd,
+       .ops            = &clkops_noncore_dpll_ops,
+       .recalc         = &omap3_dpll_recalc,
+       .round_rate     = &omap2_dpll_round_rate,
+       .set_rate       = &omap3_noncore_dpll_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_abe_m2x2_ck = {
+       .name           = "dpll_abe_m2x2_ck",
+       .parent         = &dpll_abe_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk abe_24m_fclk = {
+       .name           = "abe_24m_fclk",
+       .parent         = &dpll_abe_m2x2_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel_rate div3_1to4_rates[] = {
+       { .div = 1, .val = 0, .flags = RATE_IN_4430 },
+       { .div = 2, .val = 1, .flags = RATE_IN_4430 },
+       { .div = 4, .val = 2, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel abe_clk_div[] = {
+       { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
+       { .parent = NULL },
+};
+
+static struct clk abe_clk = {
+       .name           = "abe_clk",
+       .parent         = &dpll_abe_m2x2_ck,
+       .clksel         = abe_clk_div,
+       .clksel_reg     = OMAP4430_CM_CLKSEL_ABE,
+       .clksel_mask    = OMAP4430_CLKSEL_OPP_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel aess_fclk_div[] = {
+       { .parent = &abe_clk, .rates = div2_1to2_rates },
+       { .parent = NULL },
+};
+
+static struct clk aess_fclk = {
+       .name           = "aess_fclk",
+       .parent         = &abe_clk,
+       .clksel         = aess_fclk_div,
+       .clksel_reg     = OMAP4430_CM1_ABE_AESS_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_AESS_FCLK_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel_rate div31_1to31_rates[] = {
+       { .div = 1, .val = 0, .flags = RATE_IN_4430 },
+       { .div = 2, .val = 1, .flags = RATE_IN_4430 },
+       { .div = 3, .val = 2, .flags = RATE_IN_4430 },
+       { .div = 4, .val = 3, .flags = RATE_IN_4430 },
+       { .div = 5, .val = 4, .flags = RATE_IN_4430 },
+       { .div = 6, .val = 5, .flags = RATE_IN_4430 },
+       { .div = 7, .val = 6, .flags = RATE_IN_4430 },
+       { .div = 8, .val = 7, .flags = RATE_IN_4430 },
+       { .div = 9, .val = 8, .flags = RATE_IN_4430 },
+       { .div = 10, .val = 9, .flags = RATE_IN_4430 },
+       { .div = 11, .val = 10, .flags = RATE_IN_4430 },
+       { .div = 12, .val = 11, .flags = RATE_IN_4430 },
+       { .div = 13, .val = 12, .flags = RATE_IN_4430 },
+       { .div = 14, .val = 13, .flags = RATE_IN_4430 },
+       { .div = 15, .val = 14, .flags = RATE_IN_4430 },
+       { .div = 16, .val = 15, .flags = RATE_IN_4430 },
+       { .div = 17, .val = 16, .flags = RATE_IN_4430 },
+       { .div = 18, .val = 17, .flags = RATE_IN_4430 },
+       { .div = 19, .val = 18, .flags = RATE_IN_4430 },
+       { .div = 20, .val = 19, .flags = RATE_IN_4430 },
+       { .div = 21, .val = 20, .flags = RATE_IN_4430 },
+       { .div = 22, .val = 21, .flags = RATE_IN_4430 },
+       { .div = 23, .val = 22, .flags = RATE_IN_4430 },
+       { .div = 24, .val = 23, .flags = RATE_IN_4430 },
+       { .div = 25, .val = 24, .flags = RATE_IN_4430 },
+       { .div = 26, .val = 25, .flags = RATE_IN_4430 },
+       { .div = 27, .val = 26, .flags = RATE_IN_4430 },
+       { .div = 28, .val = 27, .flags = RATE_IN_4430 },
+       { .div = 29, .val = 28, .flags = RATE_IN_4430 },
+       { .div = 30, .val = 29, .flags = RATE_IN_4430 },
+       { .div = 31, .val = 30, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel dpll_abe_m3_div[] = {
+       { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
+       { .parent = NULL },
+};
+
+static struct clk dpll_abe_m3_ck = {
+       .name           = "dpll_abe_m3_ck",
+       .parent         = &dpll_abe_ck,
+       .clksel         = dpll_abe_m3_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M3_DPLL_ABE,
+       .clksel_mask    = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel core_hsd_byp_clk_mux_sel[] = {
+       { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
+       { .parent = &dpll_abe_m3_ck, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+static struct clk core_hsd_byp_clk_mux_ck = {
+       .name           = "core_hsd_byp_clk_mux_ck",
+       .parent         = &dpll_sys_ref_clk,
+       .clksel         = core_hsd_byp_clk_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_CLKSEL_DPLL_CORE,
+       .clksel_mask    = OMAP4430_DPLL_BYP_CLKSEL_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+/* DPLL_CORE */
+static struct dpll_data dpll_core_dd = {
+       .mult_div1_reg  = OMAP4430_CM_CLKSEL_DPLL_CORE,
+       .clk_bypass     = &core_hsd_byp_clk_mux_ck,
+       .clk_ref        = &dpll_sys_ref_clk,
+       .control_reg    = OMAP4430_CM_CLKMODE_DPLL_CORE,
+       .modes          = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
+       .autoidle_reg   = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
+       .idlest_reg     = OMAP4430_CM_IDLEST_DPLL_CORE,
+       .mult_mask      = OMAP4430_DPLL_MULT_MASK,
+       .div1_mask      = OMAP4430_DPLL_DIV_MASK,
+       .enable_mask    = OMAP4430_DPLL_EN_MASK,
+       .autoidle_mask  = OMAP4430_AUTO_DPLL_MODE_MASK,
+       .idlest_mask    = OMAP4430_ST_DPLL_CLK_MASK,
+       .max_multiplier = OMAP4430_MAX_DPLL_MULT,
+       .max_divider    = OMAP4430_MAX_DPLL_DIV,
+       .min_divider    = 1,
+};
+
+
+static struct clk dpll_core_ck = {
+       .name           = "dpll_core_ck",
+       .parent         = &dpll_sys_ref_clk,
+       .dpll_data      = &dpll_core_dd,
+       .ops            = &clkops_null,
+       .recalc         = &omap3_dpll_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel dpll_core_m6_div[] = {
+       { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
+       { .parent = NULL },
+};
+
+static struct clk dpll_core_m6_ck = {
+       .name           = "dpll_core_m6_ck",
+       .parent         = &dpll_core_ck,
+       .clksel         = dpll_core_m6_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M6_DPLL_CORE,
+       .clksel_mask    = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel dbgclk_mux_sel[] = {
+       { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
+       { .parent = &dpll_core_m6_ck, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+static struct clk dbgclk_mux_ck = {
+       .name           = "dbgclk_mux_ck",
+       .parent         = &sys_clkin_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_core_m2_ck = {
+       .name           = "dpll_core_m2_ck",
+       .parent         = &dpll_core_ck,
+       .clksel         = dpll_core_m6_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M2_DPLL_CORE,
+       .clksel_mask    = OMAP4430_DPLL_CLKOUT_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk ddrphy_ck = {
+       .name           = "ddrphy_ck",
+       .parent         = &dpll_core_m2_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_core_m5_ck = {
+       .name           = "dpll_core_m5_ck",
+       .parent         = &dpll_core_ck,
+       .clksel         = dpll_core_m6_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M5_DPLL_CORE,
+       .clksel_mask    = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel div_core_div[] = {
+       { .parent = &dpll_core_m5_ck, .rates = div2_1to2_rates },
+       { .parent = NULL },
+};
+
+static struct clk div_core_ck = {
+       .name           = "div_core_ck",
+       .parent         = &dpll_core_m5_ck,
+       .clksel         = div_core_div,
+       .clksel_reg     = OMAP4430_CM_CLKSEL_CORE,
+       .clksel_mask    = OMAP4430_CLKSEL_CORE_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel_rate div4_1to8_rates[] = {
+       { .div = 1, .val = 0, .flags = RATE_IN_4430 },
+       { .div = 2, .val = 1, .flags = RATE_IN_4430 },
+       { .div = 4, .val = 2, .flags = RATE_IN_4430 },
+       { .div = 8, .val = 3, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel div_iva_hs_clk_div[] = {
+       { .parent = &dpll_core_m5_ck, .rates = div4_1to8_rates },
+       { .parent = NULL },
+};
+
+static struct clk div_iva_hs_clk = {
+       .name           = "div_iva_hs_clk",
+       .parent         = &dpll_core_m5_ck,
+       .clksel         = div_iva_hs_clk_div,
+       .clksel_reg     = OMAP4430_CM_BYPCLK_DPLL_IVA,
+       .clksel_mask    = OMAP4430_CLKSEL_0_1_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk div_mpu_hs_clk = {
+       .name           = "div_mpu_hs_clk",
+       .parent         = &dpll_core_m5_ck,
+       .clksel         = div_iva_hs_clk_div,
+       .clksel_reg     = OMAP4430_CM_BYPCLK_DPLL_MPU,
+       .clksel_mask    = OMAP4430_CLKSEL_0_1_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_core_m4_ck = {
+       .name           = "dpll_core_m4_ck",
+       .parent         = &dpll_core_ck,
+       .clksel         = dpll_core_m6_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M4_DPLL_CORE,
+       .clksel_mask    = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dll_clk_div_ck = {
+       .name           = "dll_clk_div_ck",
+       .parent         = &dpll_core_m4_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_abe_m2_ck = {
+       .name           = "dpll_abe_m2_ck",
+       .parent         = &dpll_abe_ck,
+       .clksel         = dpll_abe_m3_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M2_DPLL_ABE,
+       .clksel_mask    = OMAP4430_DPLL_CLKOUT_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_core_m3_ck = {
+       .name           = "dpll_core_m3_ck",
+       .parent         = &dpll_core_ck,
+       .clksel         = dpll_core_m6_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M3_DPLL_CORE,
+       .clksel_mask    = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_core_m7_ck = {
+       .name           = "dpll_core_m7_ck",
+       .parent         = &dpll_core_ck,
+       .clksel         = dpll_core_m6_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M7_DPLL_CORE,
+       .clksel_mask    = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
+       { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
+       { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+static struct clk iva_hsd_byp_clk_mux_ck = {
+       .name           = "iva_hsd_byp_clk_mux_ck",
+       .parent         = &dpll_sys_ref_clk,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+/* DPLL_IVA */
+static struct dpll_data dpll_iva_dd = {
+       .mult_div1_reg  = OMAP4430_CM_CLKSEL_DPLL_IVA,
+       .clk_bypass     = &iva_hsd_byp_clk_mux_ck,
+       .clk_ref        = &dpll_sys_ref_clk,
+       .control_reg    = OMAP4430_CM_CLKMODE_DPLL_IVA,
+       .modes          = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
+       .autoidle_reg   = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
+       .idlest_reg     = OMAP4430_CM_IDLEST_DPLL_IVA,
+       .mult_mask      = OMAP4430_DPLL_MULT_MASK,
+       .div1_mask      = OMAP4430_DPLL_DIV_MASK,
+       .enable_mask    = OMAP4430_DPLL_EN_MASK,
+       .autoidle_mask  = OMAP4430_AUTO_DPLL_MODE_MASK,
+       .idlest_mask    = OMAP4430_ST_DPLL_CLK_MASK,
+       .max_multiplier = OMAP4430_MAX_DPLL_MULT,
+       .max_divider    = OMAP4430_MAX_DPLL_DIV,
+       .min_divider    = 1,
+};
+
+
+static struct clk dpll_iva_ck = {
+       .name           = "dpll_iva_ck",
+       .parent         = &dpll_sys_ref_clk,
+       .dpll_data      = &dpll_iva_dd,
+       .ops            = &clkops_noncore_dpll_ops,
+       .recalc         = &omap3_dpll_recalc,
+       .round_rate     = &omap2_dpll_round_rate,
+       .set_rate       = &omap3_noncore_dpll_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel dpll_iva_m4_div[] = {
+       { .parent = &dpll_iva_ck, .rates = div31_1to31_rates },
+       { .parent = NULL },
+};
+
+static struct clk dpll_iva_m4_ck = {
+       .name           = "dpll_iva_m4_ck",
+       .parent         = &dpll_iva_ck,
+       .clksel         = dpll_iva_m4_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M4_DPLL_IVA,
+       .clksel_mask    = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_iva_m5_ck = {
+       .name           = "dpll_iva_m5_ck",
+       .parent         = &dpll_iva_ck,
+       .clksel         = dpll_iva_m4_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M5_DPLL_IVA,
+       .clksel_mask    = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+/* DPLL_MPU */
+static struct dpll_data dpll_mpu_dd = {
+       .mult_div1_reg  = OMAP4430_CM_CLKSEL_DPLL_MPU,
+       .clk_bypass     = &div_mpu_hs_clk,
+       .clk_ref        = &dpll_sys_ref_clk,
+       .control_reg    = OMAP4430_CM_CLKMODE_DPLL_MPU,
+       .modes          = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
+       .autoidle_reg   = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
+       .idlest_reg     = OMAP4430_CM_IDLEST_DPLL_MPU,
+       .mult_mask      = OMAP4430_DPLL_MULT_MASK,
+       .div1_mask      = OMAP4430_DPLL_DIV_MASK,
+       .enable_mask    = OMAP4430_DPLL_EN_MASK,
+       .autoidle_mask  = OMAP4430_AUTO_DPLL_MODE_MASK,
+       .idlest_mask    = OMAP4430_ST_DPLL_CLK_MASK,
+       .max_multiplier = OMAP4430_MAX_DPLL_MULT,
+       .max_divider    = OMAP4430_MAX_DPLL_DIV,
+       .min_divider    = 1,
+};
+
+
+static struct clk dpll_mpu_ck = {
+       .name           = "dpll_mpu_ck",
+       .parent         = &dpll_sys_ref_clk,
+       .dpll_data      = &dpll_mpu_dd,
+       .ops            = &clkops_noncore_dpll_ops,
+       .recalc         = &omap3_dpll_recalc,
+       .round_rate     = &omap2_dpll_round_rate,
+       .set_rate       = &omap3_noncore_dpll_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel dpll_mpu_m2_div[] = {
+       { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
+       { .parent = NULL },
+};
+
+static struct clk dpll_mpu_m2_ck = {
+       .name           = "dpll_mpu_m2_ck",
+       .parent         = &dpll_mpu_ck,
+       .clksel         = dpll_mpu_m2_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M2_DPLL_MPU,
+       .clksel_mask    = OMAP4430_DPLL_CLKOUT_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk per_hs_clk_div_ck = {
+       .name           = "per_hs_clk_div_ck",
+       .parent         = &dpll_abe_m3_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel per_hsd_byp_clk_mux_sel[] = {
+       { .parent = &dpll_sys_ref_clk, .rates = div_1_0_rates },
+       { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+static struct clk per_hsd_byp_clk_mux_ck = {
+       .name           = "per_hsd_byp_clk_mux_ck",
+       .parent         = &dpll_sys_ref_clk,
+       .clksel         = per_hsd_byp_clk_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_CLKSEL_DPLL_PER,
+       .clksel_mask    = OMAP4430_DPLL_BYP_CLKSEL_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+/* DPLL_PER */
+static struct dpll_data dpll_per_dd = {
+       .mult_div1_reg  = OMAP4430_CM_CLKSEL_DPLL_PER,
+       .clk_bypass     = &per_hsd_byp_clk_mux_ck,
+       .clk_ref        = &dpll_sys_ref_clk,
+       .control_reg    = OMAP4430_CM_CLKMODE_DPLL_PER,
+       .modes          = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
+       .autoidle_reg   = OMAP4430_CM_AUTOIDLE_DPLL_PER,
+       .idlest_reg     = OMAP4430_CM_IDLEST_DPLL_PER,
+       .mult_mask      = OMAP4430_DPLL_MULT_MASK,
+       .div1_mask      = OMAP4430_DPLL_DIV_MASK,
+       .enable_mask    = OMAP4430_DPLL_EN_MASK,
+       .autoidle_mask  = OMAP4430_AUTO_DPLL_MODE_MASK,
+       .idlest_mask    = OMAP4430_ST_DPLL_CLK_MASK,
+       .max_multiplier = OMAP4430_MAX_DPLL_MULT,
+       .max_divider    = OMAP4430_MAX_DPLL_DIV,
+       .min_divider    = 1,
+};
+
+
+static struct clk dpll_per_ck = {
+       .name           = "dpll_per_ck",
+       .parent         = &dpll_sys_ref_clk,
+       .dpll_data      = &dpll_per_dd,
+       .ops            = &clkops_noncore_dpll_ops,
+       .recalc         = &omap3_dpll_recalc,
+       .round_rate     = &omap2_dpll_round_rate,
+       .set_rate       = &omap3_noncore_dpll_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel dpll_per_m2_div[] = {
+       { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
+       { .parent = NULL },
+};
+
+static struct clk dpll_per_m2_ck = {
+       .name           = "dpll_per_m2_ck",
+       .parent         = &dpll_per_ck,
+       .clksel         = dpll_per_m2_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M2_DPLL_PER,
+       .clksel_mask    = OMAP4430_DPLL_CLKOUT_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_per_m2x2_ck = {
+       .name           = "dpll_per_m2x2_ck",
+       .parent         = &dpll_per_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_per_m3_ck = {
+       .name           = "dpll_per_m3_ck",
+       .parent         = &dpll_per_ck,
+       .clksel         = dpll_per_m2_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M3_DPLL_PER,
+       .clksel_mask    = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_per_m4_ck = {
+       .name           = "dpll_per_m4_ck",
+       .parent         = &dpll_per_ck,
+       .clksel         = dpll_per_m2_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M4_DPLL_PER,
+       .clksel_mask    = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_per_m5_ck = {
+       .name           = "dpll_per_m5_ck",
+       .parent         = &dpll_per_ck,
+       .clksel         = dpll_per_m2_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M5_DPLL_PER,
+       .clksel_mask    = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_per_m6_ck = {
+       .name           = "dpll_per_m6_ck",
+       .parent         = &dpll_per_ck,
+       .clksel         = dpll_per_m2_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M6_DPLL_PER,
+       .clksel_mask    = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_per_m7_ck = {
+       .name           = "dpll_per_m7_ck",
+       .parent         = &dpll_per_ck,
+       .clksel         = dpll_per_m2_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M7_DPLL_PER,
+       .clksel_mask    = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+/* DPLL_UNIPRO */
+static struct dpll_data dpll_unipro_dd = {
+       .mult_div1_reg  = OMAP4430_CM_CLKSEL_DPLL_UNIPRO,
+       .clk_bypass     = &dpll_sys_ref_clk,
+       .clk_ref        = &dpll_sys_ref_clk,
+       .control_reg    = OMAP4430_CM_CLKMODE_DPLL_UNIPRO,
+       .modes          = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
+       .autoidle_reg   = OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO,
+       .idlest_reg     = OMAP4430_CM_IDLEST_DPLL_UNIPRO,
+       .mult_mask      = OMAP4430_DPLL_MULT_MASK,
+       .div1_mask      = OMAP4430_DPLL_DIV_MASK,
+       .enable_mask    = OMAP4430_DPLL_EN_MASK,
+       .autoidle_mask  = OMAP4430_AUTO_DPLL_MODE_MASK,
+       .idlest_mask    = OMAP4430_ST_DPLL_CLK_MASK,
+       .max_multiplier = OMAP4430_MAX_DPLL_MULT,
+       .max_divider    = OMAP4430_MAX_DPLL_DIV,
+       .min_divider    = 1,
+};
+
+
+static struct clk dpll_unipro_ck = {
+       .name           = "dpll_unipro_ck",
+       .parent         = &dpll_sys_ref_clk,
+       .dpll_data      = &dpll_unipro_dd,
+       .ops            = &clkops_noncore_dpll_ops,
+       .recalc         = &omap3_dpll_recalc,
+       .round_rate     = &omap2_dpll_round_rate,
+       .set_rate       = &omap3_noncore_dpll_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel dpll_unipro_m2x2_div[] = {
+       { .parent = &dpll_unipro_ck, .rates = div31_1to31_rates },
+       { .parent = NULL },
+};
+
+static struct clk dpll_unipro_m2x2_ck = {
+       .name           = "dpll_unipro_m2x2_ck",
+       .parent         = &dpll_unipro_ck,
+       .clksel         = dpll_unipro_m2x2_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M2_DPLL_UNIPRO,
+       .clksel_mask    = OMAP4430_DPLL_CLKOUT_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk usb_hs_clk_div_ck = {
+       .name           = "usb_hs_clk_div_ck",
+       .parent         = &dpll_abe_m3_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+/* DPLL_USB */
+static struct dpll_data dpll_usb_dd = {
+       .mult_div1_reg  = OMAP4430_CM_CLKSEL_DPLL_USB,
+       .clk_bypass     = &usb_hs_clk_div_ck,
+       .clk_ref        = &dpll_sys_ref_clk,
+       .control_reg    = OMAP4430_CM_CLKMODE_DPLL_USB,
+       .modes          = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
+       .autoidle_reg   = OMAP4430_CM_AUTOIDLE_DPLL_USB,
+       .idlest_reg     = OMAP4430_CM_IDLEST_DPLL_USB,
+       .mult_mask      = OMAP4430_DPLL_MULT_MASK,
+       .div1_mask      = OMAP4430_DPLL_DIV_MASK,
+       .enable_mask    = OMAP4430_DPLL_EN_MASK,
+       .autoidle_mask  = OMAP4430_AUTO_DPLL_MODE_MASK,
+       .idlest_mask    = OMAP4430_ST_DPLL_CLK_MASK,
+       .max_multiplier = OMAP4430_MAX_DPLL_MULT,
+       .max_divider    = OMAP4430_MAX_DPLL_DIV,
+       .min_divider    = 1,
+};
+
+
+static struct clk dpll_usb_ck = {
+       .name           = "dpll_usb_ck",
+       .parent         = &dpll_sys_ref_clk,
+       .dpll_data      = &dpll_usb_dd,
+       .ops            = &clkops_noncore_dpll_ops,
+       .recalc         = &omap3_dpll_recalc,
+       .round_rate     = &omap2_dpll_round_rate,
+       .set_rate       = &omap3_noncore_dpll_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk dpll_usb_clkdcoldo_ck = {
+       .name           = "dpll_usb_clkdcoldo_ck",
+       .parent         = &dpll_usb_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel dpll_usb_m2_div[] = {
+       { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
+       { .parent = NULL },
+};
+
+static struct clk dpll_usb_m2_ck = {
+       .name           = "dpll_usb_m2_ck",
+       .parent         = &dpll_usb_ck,
+       .clksel         = dpll_usb_m2_div,
+       .clksel_reg     = OMAP4430_CM_DIV_M2_DPLL_USB,
+       .clksel_mask    = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel ducati_clk_mux_sel[] = {
+       { .parent = &div_core_ck, .rates = div_1_0_rates },
+       { .parent = &dpll_per_m6_ck, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+static struct clk ducati_clk_mux_ck = {
+       .name           = "ducati_clk_mux_ck",
+       .parent         = &div_core_ck,
+       .clksel         = ducati_clk_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
+       .clksel_mask    = OMAP4430_CLKSEL_0_0_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk func_12m_fclk = {
+       .name           = "func_12m_fclk",
+       .parent         = &dpll_per_m2x2_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk func_24m_clk = {
+       .name           = "func_24m_clk",
+       .parent         = &dpll_per_m2_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk func_24mc_fclk = {
+       .name           = "func_24mc_fclk",
+       .parent         = &dpll_per_m2x2_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel_rate div2_4to8_rates[] = {
+       { .div = 4, .val = 0, .flags = RATE_IN_4430 },
+       { .div = 8, .val = 1, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel func_48m_fclk_div[] = {
+       { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
+       { .parent = NULL },
+};
+
+static struct clk func_48m_fclk = {
+       .name           = "func_48m_fclk",
+       .parent         = &dpll_per_m2x2_ck,
+       .clksel         = func_48m_fclk_div,
+       .clksel_reg     = OMAP4430_CM_SCALE_FCLK,
+       .clksel_mask    = OMAP4430_SCALE_FCLK_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk func_48mc_fclk = {
+       .name           = "func_48mc_fclk",
+       .parent         = &dpll_per_m2x2_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel_rate div2_2to4_rates[] = {
+       { .div = 2, .val = 0, .flags = RATE_IN_4430 },
+       { .div = 4, .val = 1, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel func_64m_fclk_div[] = {
+       { .parent = &dpll_per_m4_ck, .rates = div2_2to4_rates },
+       { .parent = NULL },
+};
+
+static struct clk func_64m_fclk = {
+       .name           = "func_64m_fclk",
+       .parent         = &dpll_per_m4_ck,
+       .clksel         = func_64m_fclk_div,
+       .clksel_reg     = OMAP4430_CM_SCALE_FCLK,
+       .clksel_mask    = OMAP4430_SCALE_FCLK_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel func_96m_fclk_div[] = {
+       { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
+       { .parent = NULL },
+};
+
+static struct clk func_96m_fclk = {
+       .name           = "func_96m_fclk",
+       .parent         = &dpll_per_m2x2_ck,
+       .clksel         = func_96m_fclk_div,
+       .clksel_reg     = OMAP4430_CM_SCALE_FCLK,
+       .clksel_mask    = OMAP4430_SCALE_FCLK_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel hsmmc6_fclk_sel[] = {
+       { .parent = &func_64m_fclk, .rates = div_1_0_rates },
+       { .parent = &func_96m_fclk, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+static struct clk hsmmc6_fclk = {
+       .name           = "hsmmc6_fclk",
+       .parent         = &func_64m_fclk,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel_rate div2_1to8_rates[] = {
+       { .div = 1, .val = 0, .flags = RATE_IN_4430 },
+       { .div = 8, .val = 1, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel init_60m_fclk_div[] = {
+       { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
+       { .parent = NULL },
+};
+
+static struct clk init_60m_fclk = {
+       .name           = "init_60m_fclk",
+       .parent         = &dpll_usb_m2_ck,
+       .clksel         = init_60m_fclk_div,
+       .clksel_reg     = OMAP4430_CM_CLKSEL_USB_60MHZ,
+       .clksel_mask    = OMAP4430_CLKSEL_0_0_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel l3_div_div[] = {
+       { .parent = &div_core_ck, .rates = div2_1to2_rates },
+       { .parent = NULL },
+};
+
+static struct clk l3_div_ck = {
+       .name           = "l3_div_ck",
+       .parent         = &div_core_ck,
+       .clksel         = l3_div_div,
+       .clksel_reg     = OMAP4430_CM_CLKSEL_CORE,
+       .clksel_mask    = OMAP4430_CLKSEL_L3_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel l4_div_div[] = {
+       { .parent = &l3_div_ck, .rates = div2_1to2_rates },
+       { .parent = NULL },
+};
+
+static struct clk l4_div_ck = {
+       .name           = "l4_div_ck",
+       .parent         = &l3_div_ck,
+       .clksel         = l4_div_div,
+       .clksel_reg     = OMAP4430_CM_CLKSEL_CORE,
+       .clksel_mask    = OMAP4430_CLKSEL_L4_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk lp_clk_div_ck = {
+       .name           = "lp_clk_div_ck",
+       .parent         = &dpll_abe_m2x2_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel l4_wkup_clk_mux_sel[] = {
+       { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
+       { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+static struct clk l4_wkup_clk_mux_ck = {
+       .name           = "l4_wkup_clk_mux_ck",
+       .parent         = &sys_clkin_ck,
+       .clksel         = l4_wkup_clk_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L4_WKUP_CLKSEL,
+       .clksel_mask    = OMAP4430_CLKSEL_0_0_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel per_abe_nc_fclk_div[] = {
+       { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
+       { .parent = NULL },
+};
+
+static struct clk per_abe_nc_fclk = {
+       .name           = "per_abe_nc_fclk",
+       .parent         = &dpll_abe_m2_ck,
+       .clksel         = per_abe_nc_fclk_div,
+       .clksel_reg     = OMAP4430_CM_SCALE_FCLK,
+       .clksel_mask    = OMAP4430_SCALE_FCLK_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel mcasp2_fclk_sel[] = {
+       { .parent = &func_96m_fclk, .rates = div_1_0_rates },
+       { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+static struct clk mcasp2_fclk = {
+       .name           = "mcasp2_fclk",
+       .parent         = &func_96m_fclk,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk mcasp3_fclk = {
+       .name           = "mcasp3_fclk",
+       .parent         = &func_96m_fclk,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk ocp_abe_iclk = {
+       .name           = "ocp_abe_iclk",
+       .parent         = &aess_fclk,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk per_abe_24m_fclk = {
+       .name           = "per_abe_24m_fclk",
+       .parent         = &dpll_abe_m2_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel pmd_stm_clock_mux_sel[] = {
+       { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
+       { .parent = &dpll_core_m6_ck, .rates = div_1_1_rates },
+       { .parent = &dpll_per_m7_ck, .rates = div_1_2_rates },
+       { .parent = NULL },
+};
+
+static struct clk pmd_stm_clock_mux_ck = {
+       .name           = "pmd_stm_clock_mux_ck",
+       .parent         = &sys_clkin_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk pmd_trace_clk_mux_ck = {
+       .name           = "pmd_trace_clk_mux_ck",
+       .parent         = &sys_clkin_ck,
+       .ops            = &clkops_null,
+       .recalc         = &followparent_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static struct clk syc_clk_div_ck = {
+       .name           = "syc_clk_div_ck",
+       .parent         = &sys_clkin_ck,
+       .clksel         = dpll_sys_ref_clk_div,
+       .clksel_reg     = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
+       .clksel_mask    = OMAP4430_CLKSEL_0_0_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+/* Leaf clocks controlled by modules */
+
+static struct clk aes1_ck = {
+       .name           = "aes1_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_secure_clkdm",
+       .parent         = &l3_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk aes2_ck = {
+       .name           = "aes2_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_secure_clkdm",
+       .parent         = &l3_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk aess_ck = {
+       .name           = "aess_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM1_ABE_AESS_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "abe_clkdm",
+       .parent         = &aess_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk cust_efuse_ck = {
+       .name           = "cust_efuse_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_cefuse_clkdm",
+       .parent         = &sys_clkin_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk des3des_ck = {
+       .name           = "des3des_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_secure_clkdm",
+       .parent         = &l4_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static const struct clksel dmic_sync_mux_sel[] = {
+       { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
+       { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
+       { .parent = &func_24m_clk, .rates = div_1_2_rates },
+       { .parent = NULL },
+};
+
+static struct clk dmic_sync_mux_ck = {
+       .name           = "dmic_sync_mux_ck",
+       .parent         = &abe_24m_fclk,
+       .clksel         = dmic_sync_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel func_dmic_abe_gfclk_sel[] = {
+       { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
+       { .parent = &pad_clks_ck, .rates = div_1_1_rates },
+       { .parent = &slimbus_clk, .rates = div_1_2_rates },
+       { .parent = NULL },
+};
+
+/* Merged func_dmic_abe_gfclk into dmic_ck */
+static struct clk dmic_ck = {
+       .name           = "dmic_ck",
+       .parent         = &dmic_sync_mux_ck,
+       .clksel         = func_dmic_abe_gfclk_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_SOURCE_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "abe_clkdm",
+};
+
+static struct clk dss_ck = {
+       .name           = "dss_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_DSS_DSS_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l3_dss_clkdm",
+       .parent         = &l3_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk ducati_ck = {
+       .name           = "ducati_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "ducati_clkdm",
+       .parent         = &ducati_clk_mux_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk emif1_ck = {
+       .name           = "emif1_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l3_emif_clkdm",
+       .parent         = &ddrphy_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk emif2_ck = {
+       .name           = "emif2_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l3_emif_clkdm",
+       .parent         = &ddrphy_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static const struct clksel fdif_fclk_div[] = {
+       { .parent = &dpll_per_m4_ck, .rates = div3_1to4_rates },
+       { .parent = NULL },
+};
+
+/* Merged fdif_fclk into fdif_ck */
+static struct clk fdif_ck = {
+       .name           = "fdif_ck",
+       .parent         = &dpll_per_m4_ck,
+       .clksel         = fdif_fclk_div,
+       .clksel_reg     = OMAP4430_CM_CAM_FDIF_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_FCLK_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM_CAM_FDIF_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "iss_clkdm",
+};
+
+static const struct clksel per_sgx_fclk_div[] = {
+       { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
+       { .parent = NULL },
+};
+
+static struct clk per_sgx_fclk = {
+       .name           = "per_sgx_fclk",
+       .parent         = &dpll_per_m2x2_ck,
+       .clksel         = per_sgx_fclk_div,
+       .clksel_reg     = OMAP4430_CM_GFX_GFX_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_PER_192M_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel sgx_clk_mux_sel[] = {
+       { .parent = &dpll_core_m7_ck, .rates = div_1_0_rates },
+       { .parent = &per_sgx_fclk, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+/* Merged sgx_clk_mux into gfx_ck */
+static struct clk gfx_ck = {
+       .name           = "gfx_ck",
+       .parent         = &dpll_core_m7_ck,
+       .clksel         = sgx_clk_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_GFX_GFX_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_SGX_FCLK_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM_GFX_GFX_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l3_gfx_clkdm",
+};
+
+static struct clk gpio1_ck = {
+       .name           = "gpio1_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l4_wkup_clkdm",
+       .parent         = &l4_wkup_clk_mux_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk gpio2_ck = {
+       .name           = "gpio2_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &l4_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk gpio3_ck = {
+       .name           = "gpio3_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &l4_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk gpio4_ck = {
+       .name           = "gpio4_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &l4_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk gpio5_ck = {
+       .name           = "gpio5_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &l4_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk gpio6_ck = {
+       .name           = "gpio6_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &l4_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk gpmc_ck = {
+       .name           = "gpmc_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l3_2_clkdm",
+       .parent         = &l3_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static const struct clksel dmt1_clk_mux_sel[] = {
+       { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
+       { .parent = &sys_32k_ck, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+/* Merged dmt1_clk_mux into gptimer1_ck */
+static struct clk gptimer1_ck = {
+       .name           = "gptimer1_ck",
+       .parent         = &sys_clkin_ck,
+       .clksel         = dmt1_clk_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_wkup_clkdm",
+};
+
+/* Merged cm2_dm10_mux into gptimer10_ck */
+static struct clk gptimer10_ck = {
+       .name           = "gptimer10_ck",
+       .parent         = &sys_clkin_ck,
+       .clksel         = dmt1_clk_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+};
+
+/* Merged cm2_dm11_mux into gptimer11_ck */
+static struct clk gptimer11_ck = {
+       .name           = "gptimer11_ck",
+       .parent         = &sys_clkin_ck,
+       .clksel         = dmt1_clk_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+};
+
+/* Merged cm2_dm2_mux into gptimer2_ck */
+static struct clk gptimer2_ck = {
+       .name           = "gptimer2_ck",
+       .parent         = &sys_clkin_ck,
+       .clksel         = dmt1_clk_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+};
+
+/* Merged cm2_dm3_mux into gptimer3_ck */
+static struct clk gptimer3_ck = {
+       .name           = "gptimer3_ck",
+       .parent         = &sys_clkin_ck,
+       .clksel         = dmt1_clk_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+};
+
+/* Merged cm2_dm4_mux into gptimer4_ck */
+static struct clk gptimer4_ck = {
+       .name           = "gptimer4_ck",
+       .parent         = &sys_clkin_ck,
+       .clksel         = dmt1_clk_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+};
+
+static const struct clksel timer5_sync_mux_sel[] = {
+       { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
+       { .parent = &sys_32k_ck, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+/* Merged timer5_sync_mux into gptimer5_ck */
+static struct clk gptimer5_ck = {
+       .name           = "gptimer5_ck",
+       .parent         = &syc_clk_div_ck,
+       .clksel         = timer5_sync_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "abe_clkdm",
+};
+
+/* Merged timer6_sync_mux into gptimer6_ck */
+static struct clk gptimer6_ck = {
+       .name           = "gptimer6_ck",
+       .parent         = &syc_clk_div_ck,
+       .clksel         = timer5_sync_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "abe_clkdm",
+};
+
+/* Merged timer7_sync_mux into gptimer7_ck */
+static struct clk gptimer7_ck = {
+       .name           = "gptimer7_ck",
+       .parent         = &syc_clk_div_ck,
+       .clksel         = timer5_sync_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "abe_clkdm",
+};
+
+/* Merged timer8_sync_mux into gptimer8_ck */
+static struct clk gptimer8_ck = {
+       .name           = "gptimer8_ck",
+       .parent         = &syc_clk_div_ck,
+       .clksel         = timer5_sync_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "abe_clkdm",
+};
+
+/* Merged cm2_dm9_mux into gptimer9_ck */
+static struct clk gptimer9_ck = {
+       .name           = "gptimer9_ck",
+       .parent         = &sys_clkin_ck,
+       .clksel         = dmt1_clk_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+};
+
+static struct clk hdq1w_ck = {
+       .name           = "hdq1w_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_12m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+/* Merged hsi_fclk into hsi_ck */
+static struct clk hsi_ck = {
+       .name           = "hsi_ck",
+       .parent         = &dpll_per_m2x2_ck,
+       .clksel         = per_sgx_fclk_div,
+       .clksel_reg     = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_24_25_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l3_init_clkdm",
+};
+
+static struct clk i2c1_ck = {
+       .name           = "i2c1_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_96m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk i2c2_ck = {
+       .name           = "i2c2_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_96m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk i2c3_ck = {
+       .name           = "i2c3_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_96m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk i2c4_ck = {
+       .name           = "i2c4_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_96m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk iss_ck = {
+       .name           = "iss_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_CAM_ISS_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "iss_clkdm",
+       .parent         = &ducati_clk_mux_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk ivahd_ck = {
+       .name           = "ivahd_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "ivahd_clkdm",
+       .parent         = &dpll_iva_m5_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk keyboard_ck = {
+       .name           = "keyboard_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_wkup_clkdm",
+       .parent         = &sys_32k_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk l3_instr_interconnect_ck = {
+       .name           = "l3_instr_interconnect_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l3_instr_clkdm",
+       .parent         = &l3_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk l3_interconnect_3_ck = {
+       .name           = "l3_interconnect_3_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l3_instr_clkdm",
+       .parent         = &l3_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk mcasp_sync_mux_ck = {
+       .name           = "mcasp_sync_mux_ck",
+       .parent         = &abe_24m_fclk,
+       .clksel         = dmic_sync_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel func_mcasp_abe_gfclk_sel[] = {
+       { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
+       { .parent = &pad_clks_ck, .rates = div_1_1_rates },
+       { .parent = &slimbus_clk, .rates = div_1_2_rates },
+       { .parent = NULL },
+};
+
+/* Merged func_mcasp_abe_gfclk into mcasp_ck */
+static struct clk mcasp_ck = {
+       .name           = "mcasp_ck",
+       .parent         = &mcasp_sync_mux_ck,
+       .clksel         = func_mcasp_abe_gfclk_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_SOURCE_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "abe_clkdm",
+};
+
+static struct clk mcbsp1_sync_mux_ck = {
+       .name           = "mcbsp1_sync_mux_ck",
+       .parent         = &abe_24m_fclk,
+       .clksel         = dmic_sync_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel func_mcbsp1_gfclk_sel[] = {
+       { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
+       { .parent = &pad_clks_ck, .rates = div_1_1_rates },
+       { .parent = &slimbus_clk, .rates = div_1_2_rates },
+       { .parent = NULL },
+};
+
+/* Merged func_mcbsp1_gfclk into mcbsp1_ck */
+static struct clk mcbsp1_ck = {
+       .name           = "mcbsp1_ck",
+       .parent         = &mcbsp1_sync_mux_ck,
+       .clksel         = func_mcbsp1_gfclk_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_SOURCE_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "abe_clkdm",
+};
+
+static struct clk mcbsp2_sync_mux_ck = {
+       .name           = "mcbsp2_sync_mux_ck",
+       .parent         = &abe_24m_fclk,
+       .clksel         = dmic_sync_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel func_mcbsp2_gfclk_sel[] = {
+       { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
+       { .parent = &pad_clks_ck, .rates = div_1_1_rates },
+       { .parent = &slimbus_clk, .rates = div_1_2_rates },
+       { .parent = NULL },
+};
+
+/* Merged func_mcbsp2_gfclk into mcbsp2_ck */
+static struct clk mcbsp2_ck = {
+       .name           = "mcbsp2_ck",
+       .parent         = &mcbsp2_sync_mux_ck,
+       .clksel         = func_mcbsp2_gfclk_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_SOURCE_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "abe_clkdm",
+};
+
+static struct clk mcbsp3_sync_mux_ck = {
+       .name           = "mcbsp3_sync_mux_ck",
+       .parent         = &abe_24m_fclk,
+       .clksel         = dmic_sync_mux_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel func_mcbsp3_gfclk_sel[] = {
+       { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
+       { .parent = &pad_clks_ck, .rates = div_1_1_rates },
+       { .parent = &slimbus_clk, .rates = div_1_2_rates },
+       { .parent = NULL },
+};
+
+/* Merged func_mcbsp3_gfclk into mcbsp3_ck */
+static struct clk mcbsp3_ck = {
+       .name           = "mcbsp3_ck",
+       .parent         = &mcbsp3_sync_mux_ck,
+       .clksel         = func_mcbsp3_gfclk_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_SOURCE_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "abe_clkdm",
+};
+
+static struct clk mcbsp4_sync_mux_ck = {
+       .name           = "mcbsp4_sync_mux_ck",
+       .parent         = &func_96m_fclk,
+       .clksel         = mcasp2_fclk_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel per_mcbsp4_gfclk_sel[] = {
+       { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
+       { .parent = &pad_clks_ck, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+/* Merged per_mcbsp4_gfclk into mcbsp4_ck */
+static struct clk mcbsp4_ck = {
+       .name           = "mcbsp4_ck",
+       .parent         = &mcbsp4_sync_mux_ck,
+       .clksel         = per_mcbsp4_gfclk_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+};
+
+static struct clk mcspi1_ck = {
+       .name           = "mcspi1_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_48m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk mcspi2_ck = {
+       .name           = "mcspi2_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_48m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk mcspi3_ck = {
+       .name           = "mcspi3_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_48m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk mcspi4_ck = {
+       .name           = "mcspi4_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_48m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+/* Merged hsmmc1_fclk into mmc1_ck */
+static struct clk mmc1_ck = {
+       .name           = "mmc1_ck",
+       .parent         = &func_64m_fclk,
+       .clksel         = hsmmc6_fclk_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l3_init_clkdm",
+};
+
+/* Merged hsmmc2_fclk into mmc2_ck */
+static struct clk mmc2_ck = {
+       .name           = "mmc2_ck",
+       .parent         = &func_64m_fclk,
+       .clksel         = hsmmc6_fclk_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_MASK,
+       .ops            = &clkops_omap2_dflt,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+       .enable_reg     = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l3_init_clkdm",
+};
+
+static struct clk mmc3_ck = {
+       .name           = "mmc3_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_48m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk mmc4_ck = {
+       .name           = "mmc4_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_48m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk mmc5_ck = {
+       .name           = "mmc5_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_48m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk ocp_wp1_ck = {
+       .name           = "ocp_wp1_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l3_instr_clkdm",
+       .parent         = &l3_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk pdm_ck = {
+       .name           = "pdm_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM1_ABE_PDM_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "abe_clkdm",
+       .parent         = &pad_clks_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk pkaeip29_ck = {
+       .name           = "pkaeip29_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_secure_clkdm",
+       .parent         = &l4_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk rng_ck = {
+       .name           = "rng_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l4_secure_clkdm",
+       .parent         = &l4_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk sha2md51_ck = {
+       .name           = "sha2md51_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_secure_clkdm",
+       .parent         = &l3_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk sl2_ck = {
+       .name           = "sl2_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "ivahd_clkdm",
+       .parent         = &dpll_iva_m5_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk slimbus1_ck = {
+       .name           = "slimbus1_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "abe_clkdm",
+       .parent         = &ocp_abe_iclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk slimbus2_ck = {
+       .name           = "slimbus2_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &l4_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk sr_core_ck = {
+       .name           = "sr_core_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_ao_clkdm",
+       .parent         = &l4_wkup_clk_mux_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk sr_iva_ck = {
+       .name           = "sr_iva_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_ao_clkdm",
+       .parent         = &l4_wkup_clk_mux_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk sr_mpu_ck = {
+       .name           = "sr_mpu_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_ao_clkdm",
+       .parent         = &l4_wkup_clk_mux_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk tesla_ck = {
+       .name           = "tesla_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "tesla_clkdm",
+       .parent         = &dpll_iva_m4_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk uart1_ck = {
+       .name           = "uart1_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_UART1_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_48m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk uart2_ck = {
+       .name           = "uart2_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_UART2_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_48m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk uart3_ck = {
+       .name           = "uart3_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_UART3_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_48m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk uart4_ck = {
+       .name           = "uart4_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L4PER_UART4_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_per_clkdm",
+       .parent         = &func_48m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk unipro1_ck = {
+       .name           = "unipro1_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L3INIT_UNIPRO1_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l3_init_clkdm",
+       .parent         = &func_96m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk usb_host_ck = {
+       .name           = "usb_host_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l3_init_clkdm",
+       .parent         = &init_60m_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk usb_host_fs_ck = {
+       .name           = "usb_host_fs_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l3_init_clkdm",
+       .parent         = &func_48mc_fclk,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk usb_otg_ck = {
+       .name           = "usb_otg_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l3_init_clkdm",
+       .parent         = &l3_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk usb_tll_ck = {
+       .name           = "usb_tll_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l3_init_clkdm",
+       .parent         = &l4_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk usbphyocp2scp_ck = {
+       .name           = "usbphyocp2scp_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_HWCTRL,
+       .clkdm_name     = "l3_init_clkdm",
+       .parent         = &l4_div_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk usim_ck = {
+       .name           = "usim_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_WKUP_USIM_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_wkup_clkdm",
+       .parent         = &sys_32k_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk wdt2_ck = {
+       .name           = "wdt2_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "l4_wkup_clkdm",
+       .parent         = &sys_32k_ck,
+       .recalc         = &followparent_recalc,
+};
+
+static struct clk wdt3_ck = {
+       .name           = "wdt3_ck",
+       .ops            = &clkops_omap2_dflt,
+       .enable_reg     = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
+       .enable_bit     = OMAP4430_MODULEMODE_SWCTRL,
+       .clkdm_name     = "abe_clkdm",
+       .parent         = &sys_32k_ck,
+       .recalc         = &followparent_recalc,
+};
+
+/* Remaining optional clocks */
+static const struct clksel otg_60m_gfclk_sel[] = {
+       { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
+       { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+static struct clk otg_60m_gfclk_ck = {
+       .name           = "otg_60m_gfclk_ck",
+       .parent         = &utmi_phy_clkout_ck,
+       .clksel         = otg_60m_gfclk_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_60M_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel stm_clk_div_div[] = {
+       { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
+       { .parent = NULL },
+};
+
+static struct clk stm_clk_div_ck = {
+       .name           = "stm_clk_div_ck",
+       .parent         = &pmd_stm_clock_mux_ck,
+       .clksel         = stm_clk_div_div,
+       .clksel_reg     = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel trace_clk_div_div[] = {
+       { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
+       { .parent = NULL },
+};
+
+static struct clk trace_clk_div_ck = {
+       .name           = "trace_clk_div_ck",
+       .parent         = &pmd_trace_clk_mux_ck,
+       .clksel         = trace_clk_div_div,
+       .clksel_reg     = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel_rate div2_14to18_rates[] = {
+       { .div = 14, .val = 0, .flags = RATE_IN_4430 },
+       { .div = 18, .val = 1, .flags = RATE_IN_4430 },
+       { .div = 0 },
+};
+
+static const struct clksel usim_fclk_div[] = {
+       { .parent = &dpll_per_m4_ck, .rates = div2_14to18_rates },
+       { .parent = NULL },
+};
+
+static struct clk usim_fclk = {
+       .name           = "usim_fclk",
+       .parent         = &dpll_per_m4_ck,
+       .clksel         = usim_fclk_div,
+       .clksel_reg     = OMAP4430_CM_WKUP_USIM_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_DIV_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .round_rate     = &omap2_clksel_round_rate,
+       .set_rate       = &omap2_clksel_set_rate,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel utmi_p1_gfclk_sel[] = {
+       { .parent = &init_60m_fclk, .rates = div_1_0_rates },
+       { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+static struct clk utmi_p1_gfclk_ck = {
+       .name           = "utmi_p1_gfclk_ck",
+       .parent         = &init_60m_fclk,
+       .clksel         = utmi_p1_gfclk_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_UTMI_P1_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+static const struct clksel utmi_p2_gfclk_sel[] = {
+       { .parent = &init_60m_fclk, .rates = div_1_0_rates },
+       { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
+       { .parent = NULL },
+};
+
+static struct clk utmi_p2_gfclk_ck = {
+       .name           = "utmi_p2_gfclk_ck",
+       .parent         = &init_60m_fclk,
+       .clksel         = utmi_p2_gfclk_sel,
+       .init           = &omap2_init_clksel_parent,
+       .clksel_reg     = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
+       .clksel_mask    = OMAP4430_CLKSEL_UTMI_P2_MASK,
+       .ops            = &clkops_null,
+       .recalc         = &omap2_clksel_recalc,
+       .flags          = CLOCK_IN_OMAP4430,
+};
+
+/*
+ * clkdev
+ */
+
+static struct omap_clk omap44xx_clks[] = {
+       CLK(NULL,       "extalt_clkin_ck",              &extalt_clkin_ck,       CK_443X),
+       CLK(NULL,       "pad_clks_ck",                  &pad_clks_ck,   CK_443X),
+       CLK(NULL,       "pad_slimbus_core_clks_ck",     &pad_slimbus_core_clks_ck,      CK_443X),
+       CLK(NULL,       "secure_32k_clk_src_ck",        &secure_32k_clk_src_ck, CK_443X),
+       CLK(NULL,       "slimbus_clk",                  &slimbus_clk,   CK_443X),
+       CLK(NULL,       "sys_32k_ck",                   &sys_32k_ck,    CK_443X),
+       CLK(NULL,       "virt_12000000_ck",             &virt_12000000_ck,      CK_443X),
+       CLK(NULL,       "virt_13000000_ck",             &virt_13000000_ck,      CK_443X),
+       CLK(NULL,       "virt_16800000_ck",             &virt_16800000_ck,      CK_443X),
+       CLK(NULL,       "virt_19200000_ck",             &virt_19200000_ck,      CK_443X),
+       CLK(NULL,       "virt_26000000_ck",             &virt_26000000_ck,      CK_443X),
+       CLK(NULL,       "virt_27000000_ck",             &virt_27000000_ck,      CK_443X),
+       CLK(NULL,       "virt_38400000_ck",             &virt_38400000_ck,      CK_443X),
+       CLK(NULL,       "sys_clkin_ck",                 &sys_clkin_ck,  CK_443X),
+       CLK(NULL,       "utmi_phy_clkout_ck",           &utmi_phy_clkout_ck,    CK_443X),
+       CLK(NULL,       "xclk60mhsp1_ck",               &xclk60mhsp1_ck,        CK_443X),
+       CLK(NULL,       "xclk60mhsp2_ck",               &xclk60mhsp2_ck,        CK_443X),
+       CLK(NULL,       "xclk60motg_ck",                &xclk60motg_ck, CK_443X),
+       CLK(NULL,       "dpll_sys_ref_clk",             &dpll_sys_ref_clk,      CK_443X),
+       CLK(NULL,       "abe_dpll_refclk_mux_ck",       &abe_dpll_refclk_mux_ck,        CK_443X),
+       CLK(NULL,       "dpll_abe_ck",                  &dpll_abe_ck,   CK_443X),
+       CLK(NULL,       "dpll_abe_m2x2_ck",             &dpll_abe_m2x2_ck,      CK_443X),
+       CLK(NULL,       "abe_24m_fclk",                 &abe_24m_fclk,  CK_443X),
+       CLK(NULL,       "abe_clk",                      &abe_clk,       CK_443X),
+       CLK(NULL,       "aess_fclk",                    &aess_fclk,     CK_443X),
+       CLK(NULL,       "dpll_abe_m3_ck",               &dpll_abe_m3_ck,        CK_443X),
+       CLK(NULL,       "core_hsd_byp_clk_mux_ck",      &core_hsd_byp_clk_mux_ck,       CK_443X),
+       CLK(NULL,       "dpll_core_ck",                 &dpll_core_ck,  CK_443X),
+       CLK(NULL,       "dpll_core_m6_ck",              &dpll_core_m6_ck,       CK_443X),
+       CLK(NULL,       "dbgclk_mux_ck",                &dbgclk_mux_ck, CK_443X),
+       CLK(NULL,       "dpll_core_m2_ck",              &dpll_core_m2_ck,       CK_443X),
+       CLK(NULL,       "ddrphy_ck",                    &ddrphy_ck,     CK_443X),
+       CLK(NULL,       "dpll_core_m5_ck",              &dpll_core_m5_ck,       CK_443X),
+       CLK(NULL,       "div_core_ck",                  &div_core_ck,   CK_443X),
+       CLK(NULL,       "div_iva_hs_clk",               &div_iva_hs_clk,        CK_443X),
+       CLK(NULL,       "div_mpu_hs_clk",               &div_mpu_hs_clk,        CK_443X),
+       CLK(NULL,       "dpll_core_m4_ck",              &dpll_core_m4_ck,       CK_443X),
+       CLK(NULL,       "dll_clk_div_ck",               &dll_clk_div_ck,        CK_443X),
+       CLK(NULL,       "dpll_abe_m2_ck",               &dpll_abe_m2_ck,        CK_443X),
+       CLK(NULL,       "dpll_core_m3_ck",              &dpll_core_m3_ck,       CK_443X),
+       CLK(NULL,       "dpll_core_m7_ck",              &dpll_core_m7_ck,       CK_443X),
+       CLK(NULL,       "iva_hsd_byp_clk_mux_ck",       &iva_hsd_byp_clk_mux_ck,        CK_443X),
+       CLK(NULL,       "dpll_iva_ck",                  &dpll_iva_ck,   CK_443X),
+       CLK(NULL,       "dpll_iva_m4_ck",               &dpll_iva_m4_ck,        CK_443X),
+       CLK(NULL,       "dpll_iva_m5_ck",               &dpll_iva_m5_ck,        CK_443X),
+       CLK(NULL,       "dpll_mpu_ck",                  &dpll_mpu_ck,   CK_443X),
+       CLK(NULL,       "dpll_mpu_m2_ck",               &dpll_mpu_m2_ck,        CK_443X),
+       CLK(NULL,       "per_hs_clk_div_ck",            &per_hs_clk_div_ck,     CK_443X),
+       CLK(NULL,       "per_hsd_byp_clk_mux_ck",       &per_hsd_byp_clk_mux_ck,        CK_443X),
+       CLK(NULL,       "dpll_per_ck",                  &dpll_per_ck,   CK_443X),
+       CLK(NULL,       "dpll_per_m2_ck",               &dpll_per_m2_ck,        CK_443X),
+       CLK(NULL,       "dpll_per_m2x2_ck",             &dpll_per_m2x2_ck,      CK_443X),
+       CLK(NULL,       "dpll_per_m3_ck",               &dpll_per_m3_ck,        CK_443X),
+       CLK(NULL,       "dpll_per_m4_ck",               &dpll_per_m4_ck,        CK_443X),
+       CLK(NULL,       "dpll_per_m5_ck",               &dpll_per_m5_ck,        CK_443X),
+       CLK(NULL,       "dpll_per_m6_ck",               &dpll_per_m6_ck,        CK_443X),
+       CLK(NULL,       "dpll_per_m7_ck",               &dpll_per_m7_ck,        CK_443X),
+       CLK(NULL,       "dpll_unipro_ck",               &dpll_unipro_ck,        CK_443X),
+       CLK(NULL,       "dpll_unipro_m2x2_ck",          &dpll_unipro_m2x2_ck,   CK_443X),
+       CLK(NULL,       "usb_hs_clk_div_ck",            &usb_hs_clk_div_ck,     CK_443X),
+       CLK(NULL,       "dpll_usb_ck",                  &dpll_usb_ck,   CK_443X),
+       CLK(NULL,       "dpll_usb_clkdcoldo_ck",        &dpll_usb_clkdcoldo_ck, CK_443X),
+       CLK(NULL,       "dpll_usb_m2_ck",               &dpll_usb_m2_ck,        CK_443X),
+       CLK(NULL,       "ducati_clk_mux_ck",            &ducati_clk_mux_ck,     CK_443X),
+       CLK(NULL,       "func_12m_fclk",                &func_12m_fclk, CK_443X),
+       CLK(NULL,       "func_24m_clk",                 &func_24m_clk,  CK_443X),
+       CLK(NULL,       "func_24mc_fclk",               &func_24mc_fclk,        CK_443X),
+       CLK(NULL,       "func_48m_fclk",                &func_48m_fclk, CK_443X),
+       CLK(NULL,       "func_48mc_fclk",               &func_48mc_fclk,        CK_443X),
+       CLK(NULL,       "func_64m_fclk",                &func_64m_fclk, CK_443X),
+       CLK(NULL,       "func_96m_fclk",                &func_96m_fclk, CK_443X),
+       CLK(NULL,       "hsmmc6_fclk",                  &hsmmc6_fclk,   CK_443X),
+       CLK(NULL,       "init_60m_fclk",                &init_60m_fclk, CK_443X),
+       CLK(NULL,       "l3_div_ck",                    &l3_div_ck,     CK_443X),
+       CLK(NULL,       "l4_div_ck",                    &l4_div_ck,     CK_443X),
+       CLK(NULL,       "lp_clk_div_ck",                &lp_clk_div_ck, CK_443X),
+       CLK(NULL,       "l4_wkup_clk_mux_ck",           &l4_wkup_clk_mux_ck,    CK_443X),
+       CLK(NULL,       "per_abe_nc_fclk",              &per_abe_nc_fclk,       CK_443X),
+       CLK(NULL,       "mcasp2_fclk",                  &mcasp2_fclk,   CK_443X),
+       CLK(NULL,       "mcasp3_fclk",                  &mcasp3_fclk,   CK_443X),
+       CLK(NULL,       "ocp_abe_iclk",                 &ocp_abe_iclk,  CK_443X),
+       CLK(NULL,       "per_abe_24m_fclk",             &per_abe_24m_fclk,      CK_443X),
+       CLK(NULL,       "pmd_stm_clock_mux_ck",         &pmd_stm_clock_mux_ck,  CK_443X),
+       CLK(NULL,       "pmd_trace_clk_mux_ck",         &pmd_trace_clk_mux_ck,  CK_443X),
+       CLK(NULL,       "syc_clk_div_ck",               &syc_clk_div_ck,        CK_443X),
+       CLK(NULL,       "aes1_ck",                      &aes1_ck,       CK_443X),
+       CLK(NULL,       "aes2_ck",                      &aes2_ck,       CK_443X),
+       CLK(NULL,       "aess_ck",                      &aess_ck,       CK_443X),
+       CLK(NULL,       "cust_efuse_ck",                &cust_efuse_ck, CK_443X),
+       CLK(NULL,       "des3des_ck",                   &des3des_ck,    CK_443X),
+       CLK(NULL,       "dmic_sync_mux_ck",             &dmic_sync_mux_ck,      CK_443X),
+       CLK(NULL,       "dmic_ck",                      &dmic_ck,       CK_443X),
+       CLK(NULL,       "dss_ck",                       &dss_ck,        CK_443X),
+       CLK(NULL,       "ducati_ck",                    &ducati_ck,     CK_443X),
+       CLK(NULL,       "emif1_ck",                     &emif1_ck,      CK_443X),
+       CLK(NULL,       "emif2_ck",                     &emif2_ck,      CK_443X),
+       CLK(NULL,       "fdif_ck",                      &fdif_ck,       CK_443X),
+       CLK(NULL,       "per_sgx_fclk",                 &per_sgx_fclk,  CK_443X),
+       CLK(NULL,       "gfx_ck",                       &gfx_ck,        CK_443X),
+       CLK(NULL,       "gpio1_ck",                     &gpio1_ck,      CK_443X),
+       CLK(NULL,       "gpio2_ck",                     &gpio2_ck,      CK_443X),
+       CLK(NULL,       "gpio3_ck",                     &gpio3_ck,      CK_443X),
+       CLK(NULL,       "gpio4_ck",                     &gpio4_ck,      CK_443X),
+       CLK(NULL,       "gpio5_ck",                     &gpio5_ck,      CK_443X),
+       CLK(NULL,       "gpio6_ck",                     &gpio6_ck,      CK_443X),
+       CLK(NULL,       "gpmc_ck",                      &gpmc_ck,       CK_443X),
+       CLK(NULL,       "gptimer1_ck",                  &gptimer1_ck,   CK_443X),
+       CLK(NULL,       "gptimer10_ck",                 &gptimer10_ck,  CK_443X),
+       CLK(NULL,       "gptimer11_ck",                 &gptimer11_ck,  CK_443X),
+       CLK(NULL,       "gptimer2_ck",                  &gptimer2_ck,   CK_443X),
+       CLK(NULL,       "gptimer3_ck",                  &gptimer3_ck,   CK_443X),
+       CLK(NULL,       "gptimer4_ck",                  &gptimer4_ck,   CK_443X),
+       CLK(NULL,       "gptimer5_ck",                  &gptimer5_ck,   CK_443X),
+       CLK(NULL,       "gptimer6_ck",                  &gptimer6_ck,   CK_443X),
+       CLK(NULL,       "gptimer7_ck",                  &gptimer7_ck,   CK_443X),
+       CLK(NULL,       "gptimer8_ck",                  &gptimer8_ck,   CK_443X),
+       CLK(NULL,       "gptimer9_ck",                  &gptimer9_ck,   CK_443X),
+       CLK("omap2_hdq.0",      "ick",                          &hdq1w_ck,      CK_443X),
+       CLK(NULL,       "hsi_ck",                       &hsi_ck,        CK_443X),
+       CLK("i2c_omap.1",       "ick",                          &i2c1_ck,       CK_443X),
+       CLK("i2c_omap.2",       "ick",                          &i2c2_ck,       CK_443X),
+       CLK("i2c_omap.3",       "ick",                          &i2c3_ck,       CK_443X),
+       CLK("i2c_omap.4",       "ick",                          &i2c4_ck,       CK_443X),
+       CLK(NULL,       "iss_ck",                       &iss_ck,        CK_443X),
+       CLK(NULL,       "ivahd_ck",                     &ivahd_ck,      CK_443X),
+       CLK(NULL,       "keyboard_ck",                  &keyboard_ck,   CK_443X),
+       CLK(NULL,       "l3_instr_interconnect_ck",     &l3_instr_interconnect_ck,      CK_443X),
+       CLK(NULL,       "l3_interconnect_3_ck",         &l3_interconnect_3_ck,  CK_443X),
+       CLK(NULL,       "mcasp_sync_mux_ck",            &mcasp_sync_mux_ck,     CK_443X),
+       CLK(NULL,       "mcasp_ck",                     &mcasp_ck,      CK_443X),
+       CLK(NULL,       "mcbsp1_sync_mux_ck",           &mcbsp1_sync_mux_ck,    CK_443X),
+       CLK("omap-mcbsp.1",     "fck",                          &mcbsp1_ck,     CK_443X),
+       CLK(NULL,       "mcbsp2_sync_mux_ck",           &mcbsp2_sync_mux_ck,    CK_443X),
+       CLK("omap-mcbsp.2",     "fck",                          &mcbsp2_ck,     CK_443X),
+       CLK(NULL,       "mcbsp3_sync_mux_ck",           &mcbsp3_sync_mux_ck,    CK_443X),
+       CLK("omap-mcbsp.3",     "fck",                          &mcbsp3_ck,     CK_443X),
+       CLK(NULL,       "mcbsp4_sync_mux_ck",           &mcbsp4_sync_mux_ck,    CK_443X),
+       CLK("omap-mcbsp.4",     "fck",                          &mcbsp4_ck,     CK_443X),
+       CLK("omap2_mcspi.1",    "fck",                          &mcspi1_ck,     CK_443X),
+       CLK("omap2_mcspi.2",    "fck",                          &mcspi2_ck,     CK_443X),
+       CLK("omap2_mcspi.3",    "fck",                          &mcspi3_ck,     CK_443X),
+       CLK("omap2_mcspi.4",    "fck",                          &mcspi4_ck,     CK_443X),
+       CLK("mmci-omap-hs.0",   "fck",                          &mmc1_ck,       CK_443X),
+       CLK("mmci-omap-hs.1",   "fck",                          &mmc2_ck,       CK_443X),
+       CLK("mmci-omap-hs.2",   "fck",                          &mmc3_ck,       CK_443X),
+       CLK("mmci-omap-hs.3",   "fck",                          &mmc4_ck,       CK_443X),
+       CLK("mmci-omap-hs.4",   "fck",                          &mmc5_ck,       CK_443X),
+       CLK(NULL,       "ocp_wp1_ck",                   &ocp_wp1_ck,    CK_443X),
+       CLK(NULL,       "pdm_ck",                       &pdm_ck,        CK_443X),
+       CLK(NULL,       "pkaeip29_ck",                  &pkaeip29_ck,   CK_443X),
+       CLK("omap_rng", "ick",                          &rng_ck,        CK_443X),
+       CLK(NULL,       "sha2md51_ck",                  &sha2md51_ck,   CK_443X),
+       CLK(NULL,       "sl2_ck",                       &sl2_ck,        CK_443X),
+       CLK(NULL,       "slimbus1_ck",                  &slimbus1_ck,   CK_443X),
+       CLK(NULL,       "slimbus2_ck",                  &slimbus2_ck,   CK_443X),
+       CLK(NULL,       "sr_core_ck",                   &sr_core_ck,    CK_443X),
+       CLK(NULL,       "sr_iva_ck",                    &sr_iva_ck,     CK_443X),
+       CLK(NULL,       "sr_mpu_ck",                    &sr_mpu_ck,     CK_443X),
+       CLK(NULL,       "tesla_ck",                     &tesla_ck,      CK_443X),
+       CLK(NULL,       "uart1_ck",                     &uart1_ck,      CK_443X),
+       CLK(NULL,       "uart2_ck",                     &uart2_ck,      CK_443X),
+       CLK(NULL,       "uart3_ck",                     &uart3_ck,      CK_443X),
+       CLK(NULL,       "uart4_ck",                     &uart4_ck,      CK_443X),
+       CLK(NULL,       "unipro1_ck",                   &unipro1_ck,    CK_443X),
+       CLK(NULL,       "usb_host_ck",                  &usb_host_ck,   CK_443X),
+       CLK(NULL,       "usb_host_fs_ck",               &usb_host_fs_ck,        CK_443X),
+       CLK("musb_hdrc",        "ick",                          &usb_otg_ck,    CK_443X),
+       CLK(NULL,       "usb_tll_ck",                   &usb_tll_ck,    CK_443X),
+       CLK(NULL,       "usbphyocp2scp_ck",             &usbphyocp2scp_ck,      CK_443X),
+       CLK(NULL,       "usim_ck",                      &usim_ck,       CK_443X),
+       CLK("omap_wdt", "fck",                          &wdt2_ck,       CK_443X),
+       CLK(NULL,       "wdt3_ck",                      &wdt3_ck,       CK_443X),
+       CLK(NULL,       "otg_60m_gfclk_ck",             &otg_60m_gfclk_ck,      CK_443X),
+       CLK(NULL,       "stm_clk_div_ck",               &stm_clk_div_ck,        CK_443X),
+       CLK(NULL,       "trace_clk_div_ck",             &trace_clk_div_ck,      CK_443X),
+       CLK(NULL,       "usim_fclk",                    &usim_fclk,     CK_443X),
+       CLK(NULL,       "utmi_p1_gfclk_ck",             &utmi_p1_gfclk_ck,      CK_443X),
+       CLK(NULL,       "utmi_p2_gfclk_ck",             &utmi_p2_gfclk_ck,      CK_443X),
+};
+
+int __init omap2_clk_init(void)
+{
+       /* struct prcm_config *prcm; */
+       struct omap_clk *c;
+       /* u32 clkrate; */
+       u32 cpu_clkflg;
+
+       if (cpu_is_omap44xx()) {
+               cpu_mask = RATE_IN_4430;
+               cpu_clkflg = CK_443X;
+       }
+
+       clk_init(&omap2_clk_functions);
+
+       for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
+                                                                         c++)
+               clk_preinit(c->lk.clk);
+
+       for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
+                                                                         c++)
+               if (c->cpu & cpu_clkflg) {
+                       clkdev_add(&c->lk);
+                       clk_register(c->lk.clk);
+                       /* TODO
+                       omap2_init_clk_clkdm(c->lk.clk);
+                       */
+               }
+
+       recalculate_root_clocks();
+
+       /*
+        * Only enable those clocks we will need, let the drivers
+        * enable other clocks as necessary
+        */
+       clk_enable_init_clocks();
+
+       return 0;
+}
index 96e5d385ac7d0e533015cb64f96041b56f8fd0c6..35b36caf5f9151faa054219215ecc83e828f6084 100644 (file)
@@ -35,7 +35,7 @@ struct omap_clk {
 #define CK_343X                (1 << 6)
 #define CK_3430ES1     (1 << 7)
 #define CK_3430ES2     (1 << 8)
-
+#define CK_443X                (1 << 9)
 
 #endif
 
index 00310f21e84fe86109a39eb7204d355db5c68e19..309b6d1dccdba8670ae0b63a8de4b13d7ea92053 100644 (file)
@@ -150,6 +150,8 @@ extern const struct clkops clkops_null;
 #define CONFIG_PARTICIPANT     (1 << 10)       /* Fundamental clock */
 #define ENABLE_ON_INIT         (1 << 11)       /* Enable upon framework init */
 #define INVERT_ENABLE           (1 << 12)       /* 0 enables, 1 disables */
+#define CLOCK_IN_OMAP4430      (1 << 13)
+#define ALWAYS_ENABLED         (1 << 14)
 /* bits 13-31 are currently free */
 
 /* Clksel_rate flags */
@@ -158,6 +160,7 @@ extern const struct clkops clkops_null;
 #define RATE_IN_243X           (1 << 2)
 #define RATE_IN_343X           (1 << 3)        /* rates common to all 343X */
 #define RATE_IN_3430ES2                (1 << 4)        /* 3430ES2 rates only */
+#define RATE_IN_4430            (1 << 5)
 
 #define RATE_IN_24XX           (RATE_IN_242X | RATE_IN_243X)