[SPARC64]: Add missing memory barriers to instruction patching functions.
authorDavid S. Miller <davem@sunset.davemloft.net>
Mon, 6 Feb 2006 23:52:05 +0000 (15:52 -0800)
committerDavid S. Miller <davem@sunset.davemloft.net>
Mon, 20 Mar 2006 09:11:51 +0000 (01:11 -0800)
V9 requires a write memory barrier before the instruction flush.

Signed-off-by: David S. Miller <davem@davemloft.net>
arch/sparc64/kernel/setup.c

index e22bf5fc92ce8213d023d8ce0675f26a83a586f9..40acac5b8337d9254aa44a83d683e9bd08dc8c21 100644 (file)
@@ -529,15 +529,19 @@ static void __init per_cpu_patch(void)
                };
 
                *(unsigned int *) (addr +  0) = insns[0];
+               wmb();
                __asm__ __volatile__("flush     %0" : : "r" (addr +  0));
 
                *(unsigned int *) (addr +  4) = insns[1];
+               wmb();
                __asm__ __volatile__("flush     %0" : : "r" (addr +  4));
 
                *(unsigned int *) (addr +  8) = insns[2];
+               wmb();
                __asm__ __volatile__("flush     %0" : : "r" (addr +  8));
 
                *(unsigned int *) (addr + 12) = insns[3];
+               wmb();
                __asm__ __volatile__("flush     %0" : : "r" (addr + 12));
 
                p++;
@@ -558,6 +562,7 @@ static void __init gl_patch(void)
                unsigned long addr = p1->addr;
 
                *(unsigned int *) (addr +  0) = p1->insn;
+               wmb();
                __asm__ __volatile__("flush     %0" : : "r" (addr +  0));
 
                p1++;
@@ -568,9 +573,11 @@ static void __init gl_patch(void)
                unsigned long addr = p2->addr;
 
                *(unsigned int *) (addr +  0) = p2->insns[0];
+               wmb();
                __asm__ __volatile__("flush     %0" : : "r" (addr +  0));
 
                *(unsigned int *) (addr +  3) = p2->insns[1];
+               wmb();
                __asm__ __volatile__("flush     %0" : : "r" (addr +  4));
 
                p2++;