ath9k_hw: remove hardcoded PLL overrides for AR9280
authorFelix Fietkau <nbd@openwrt.org>
Sat, 9 Jul 2011 04:12:46 +0000 (11:12 +0700)
committerJohn W. Linville <linville@tuxdriver.com>
Mon, 11 Jul 2011 19:02:11 +0000 (15:02 -0400)
Use the proper masks for the register instead.
Fixes adding the (still unused) half/quarter PLL flags.

Signed-off-by: Felix Fietkau <nbd@openwrt.org>
Signed-off-by: John W. Linville <linville@tuxdriver.com>
drivers/net/wireless/ath/ath9k/ar9002_phy.c

index 2fe0a34cbabcba3750446f5b33e57d80878c5fbf..abc2cc8cefb7079ad4457be33b7728a778317a84 100644 (file)
@@ -447,26 +447,27 @@ static void ar9002_olc_init(struct ath_hw *ah)
 static u32 ar9002_hw_compute_pll_control(struct ath_hw *ah,
                                         struct ath9k_channel *chan)
 {
+       int ref_div = 5;
+       int pll_div = 0x2c;
        u32 pll;
 
-       pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
+       if (chan && IS_CHAN_5GHZ(chan) && !IS_CHAN_A_FAST_CLOCK(ah, chan)) {
+               if (AR_SREV_9280_20(ah)) {
+                       ref_div = 10;
+                       pll_div = 0x50;
+               } else {
+                       pll_div = 0x28;
+               }
+       }
+
+       pll = SM(ref_div, AR_RTC_9160_PLL_REFDIV);
+       pll |= SM(pll_div, AR_RTC_9160_PLL_DIV);
 
        if (chan && IS_CHAN_HALF_RATE(chan))
                pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
        else if (chan && IS_CHAN_QUARTER_RATE(chan))
                pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
 
-       if (chan && IS_CHAN_5GHZ(chan)) {
-               if (IS_CHAN_A_FAST_CLOCK(ah, chan))
-                       pll = 0x142c;
-               else if (AR_SREV_9280_20(ah))
-                       pll = 0x2850;
-               else
-                       pll |= SM(0x28, AR_RTC_9160_PLL_DIV);
-       } else {
-               pll |= SM(0x2c, AR_RTC_9160_PLL_DIV);
-       }
-
        return pll;
 }