iwmc3200wifi: Update fixed size config definitions
authorSamuel Ortiz <sameo@linux.intel.com>
Fri, 16 Oct 2009 05:18:52 +0000 (13:18 +0800)
committerJohn W. Linville <linville@tuxdriver.com>
Tue, 27 Oct 2009 20:48:26 +0000 (16:48 -0400)
We need to be in sync with the latest firmware API.

Signed-off-by: Samuel Ortiz <sameo@linux.intel.com>
Signed-off-by: Zhu Yi <yi.zhu@intel.com>
Signed-off-by: John W. Linville <linville@tuxdriver.com>
drivers/net/wireless/iwmc3200wifi/commands.h

index e486f8e89378ef9c60b7f685ed6ab5af0392973b..511b6e395ac5e1464e18f819107aa0862f6642b9 100644 (file)
@@ -102,7 +102,6 @@ enum {
        CFG_SCAN_NUM_PASSIVE_CHAN_PER_PARTIAL_SCAN,
        CFG_TLC_SUPPORTED_TX_HT_RATES,
        CFG_TLC_SUPPORTED_TX_RATES,
-       CFG_TLC_VALID_ANTENNA,
        CFG_TLC_SPATIAL_STREAM_SUPPORTED,
        CFG_TLC_RETRY_PER_RATE,
        CFG_TLC_RETRY_PER_HT_RATE,
@@ -136,6 +135,10 @@ enum {
        CFG_TLC_RENEW_ADDBA_DELAY,
        CFG_TLC_NUM_OF_MULTISEC_TO_COUN_LOAD,
        CFG_TLC_IS_STABLE_IN_HT,
+       CFG_TLC_SR_SIC_1ST_FAIL,
+       CFG_TLC_SR_SIC_1ST_PASS,
+       CFG_TLC_SR_SIC_TOTAL_FAIL,
+       CFG_TLC_SR_SIC_TOTAL_PASS,
        CFG_RLC_CHAIN_CTRL,
        CFG_TRK_TABLE_OP_MODE,
        CFG_TRK_TABLE_RSSI_THRESHOLD,
@@ -147,6 +150,58 @@ enum {
        CFG_MLME_DBG_NOTIF_BLOCK,
        CFG_BT_OFF_BECONS_INTERVALS,
        CFG_BT_FRAG_DURATION,
+       CFG_ACTIVE_CHAINS,
+       CFG_CALIB_CTRL,
+       CFG_CAPABILITY_SUPPORTED_HT_RATES,
+       CFG_HT_MAC_PARAM_INFO,
+       CFG_MIMO_PS_MODE,
+       CFG_HT_DEFAULT_CAPABILIES_INFO,
+       CFG_LED_SC_RESOLUTION_FACTOR,
+       CFG_PTAM_ENERGY_CCK_DET_DEFAULT,
+       CFG_PTAM_CORR40_4_TH_ADD_MIN_MRC_DEFAULT,
+       CFG_PTAM_CORR40_4_TH_ADD_MIN_DEFAULT,
+       CFG_PTAM_CORR32_4_TH_ADD_MIN_MRC_DEFAULT,
+       CFG_PTAM_CORR32_4_TH_ADD_MIN_DEFAULT,
+       CFG_PTAM_CORR32_1_TH_ADD_MIN_MRC_DEFAULT,
+       CFG_PTAM_CORR32_1_TH_ADD_MIN_DEFAULT,
+       CFG_PTAM_ENERGY_CCK_DET_MIN_VAL,
+       CFG_PTAM_CORR40_4_TH_ADD_MIN_MRC_MIN_VAL,
+       CFG_PTAM_CORR40_4_TH_ADD_MIN_MIN_VAL,
+       CFG_PTAM_CORR32_4_TH_ADD_MIN_MRC_MIN_VAL,
+       CFG_PTAM_CORR32_4_TH_ADD_MIN_MIN_VAL,
+       CFG_PTAM_CORR32_1_TH_ADD_MIN_MRC_MIN_VAL,
+       CFG_PTAM_CORR32_1_TH_ADD_MIN_MIN_VAL,
+       CFG_PTAM_ENERGY_CCK_DET_MAX_VAL,
+       CFG_PTAM_CORR40_4_TH_ADD_MIN_MRC_MAX_VAL,
+       CFG_PTAM_CORR40_4_TH_ADD_MIN_MAX_VAL,
+       CFG_PTAM_CORR32_4_TH_ADD_MIN_MRC_MAX_VAL,
+       CFG_PTAM_CORR32_4_TH_ADD_MIN_MAX_VAL,
+       CFG_PTAM_CORR32_1_TH_ADD_MIN_MRC_MAX_VAL,
+       CFG_PTAM_CORR32_1_TH_ADD_MIN_MAX_VAL,
+       CFG_PTAM_ENERGY_CCK_DET_STEP_VAL,
+       CFG_PTAM_CORR40_4_TH_ADD_MIN_MRC_STEP_VAL,
+       CFG_PTAM_CORR40_4_TH_ADD_MIN_STEP_VAL,
+       CFG_PTAM_CORR32_4_TH_ADD_MIN_MRC_STEP_VAL,
+       CFG_PTAM_CORR32_4_TH_ADD_MIN_STEP_VAL,
+       CFG_PTAM_CORR32_1_TH_ADD_MIN_MRC_STEP_VAL,
+       CFG_PTAM_CORR32_1_TH_ADD_MIN_STEP_VAL,
+       CFG_PTAM_LINK_SENS_FA_OFDM_MAX,
+       CFG_PTAM_LINK_SENS_FA_OFDM_MIN,
+       CFG_PTAM_LINK_SENS_FA_CCK_MAX,
+       CFG_PTAM_LINK_SENS_FA_CCK_MIN,
+       CFG_PTAM_LINK_SENS_NRG_DIFF,
+       CFG_PTAM_LINK_SENS_NRG_MARGIN,
+       CFG_PTAM_LINK_SENS_MAX_NUMBER_OF_TIMES_IN_CCK_NO_FA,
+       CFG_PTAM_LINK_SENS_AUTO_CORR_MAX_TH_CCK,
+       CFG_AGG_MGG_TID_LOAD_ADDBA_THRESHOLD,
+       CFG_AGG_MGG_TID_LOAD_DELBA_THRESHOLD,
+       CFG_AGG_MGG_ADDBA_BUF_SIZE,
+       CFG_AGG_MGG_ADDBA_INACTIVE_TIMEOUT,
+       CFG_AGG_MGG_ADDBA_DEBUG_FLAGS,
+       CFG_SCAN_PERIODIC_RSSI_HIGH_THRESHOLD,
+       CFG_SCAN_PERIODIC_COEF_RSSI_HIGH,
+       CFG_11D_ENABLED,
+       CFG_11H_FEATURE_FLAGS,
 
        /* <-- LAST --> */
        CFG_TBL_FIX_LAST
@@ -155,7 +210,8 @@ enum {
 /* variable size table */
 enum {
        CFG_NET_ADDR = 0,
-       CFG_PROFILE,
+       CFG_LED_PATTERN_TABLE,
+
        /* <-- LAST --> */
        CFG_TBL_VAR_LAST
 };