clk: exynos7: Mark aclk_fsys1_200 as critical
authorPaweł Chmiel <pawel.mikolaj.chmiel@gmail.com>
Sat, 24 Oct 2020 15:43:46 +0000 (17:43 +0200)
committerGreg Kroah-Hartman <gregkh@linuxfoundation.org>
Sat, 22 May 2021 08:40:33 +0000 (10:40 +0200)
commit 34138a59b92c1a30649a18ec442d2e61f3bc34dd upstream.

This clock must be always enabled to allow access to any registers in
fsys1 CMU. Until proper solution based on runtime PM is applied
(similar to what was done for Exynos5433), mark that clock as critical
so it won't be disabled.

It was observed on Samsung Galaxy S6 device (based on Exynos7420), where
UFS module is probed before pmic used to power that device.
In this case defer probe was happening and that clock was disabled by
UFS driver, causing whole boot to hang on next CMU access.

Fixes: 753195a749a6 ("clk: samsung: exynos7: Correct CMU_FSYS1 clocks names")
Signed-off-by: Paweł Chmiel <pawel.mikolaj.chmiel@gmail.com>
Acked-by: Krzysztof Kozlowski <krzk@kernel.org>
Link: https://lore.kernel.org/linux-clk/20201024154346.9589-1-pawel.mikolaj.chmiel@gmail.com
[s.nawrocki: Added comment in the code]
Signed-off-by: Sylwester Nawrocki <s.nawrocki@samsung.com>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
drivers/clk/samsung/clk-exynos7.c

index bbfa57b4e01765d1ede2283010c59e942855a607..17dfd4f130cae8200917baa43d5ddd31179e692b 100644 (file)
@@ -541,8 +541,13 @@ static const struct samsung_gate_clock top1_gate_clks[] __initconst = {
        GATE(CLK_ACLK_FSYS0_200, "aclk_fsys0_200", "dout_aclk_fsys0_200",
                ENABLE_ACLK_TOP13, 28, CLK_SET_RATE_PARENT |
                CLK_IS_CRITICAL, 0),
+       /*
+        * This clock is required for the CMU_FSYS1 registers access, keep it
+        * enabled permanently until proper runtime PM support is added.
+        */
        GATE(CLK_ACLK_FSYS1_200, "aclk_fsys1_200", "dout_aclk_fsys1_200",
-               ENABLE_ACLK_TOP13, 24, CLK_SET_RATE_PARENT, 0),
+               ENABLE_ACLK_TOP13, 24, CLK_SET_RATE_PARENT |
+               CLK_IS_CRITICAL, 0),
 
        GATE(CLK_SCLK_PHY_FSYS1_26M, "sclk_phy_fsys1_26m",
                "dout_sclk_phy_fsys1_26m", ENABLE_SCLK_TOP1_FSYS11,