mmc: cavium: Support DDR mode for eMMC devices
authorJan Glauber <jglauber@cavium.com>
Thu, 30 Mar 2017 15:31:27 +0000 (17:31 +0200)
committerUlf Hansson <ulf.hansson@linaro.org>
Mon, 24 Apr 2017 19:42:11 +0000 (21:42 +0200)
Add support for switching to DDR mode for eMMC devices.

Signed-off-by: Jan Glauber <jglauber@cavium.com>
Signed-off-by: Ulf Hansson <ulf.hansson@linaro.org>
drivers/mmc/host/cavium.c

index eebb387dc8c457a54506f780c15063453f534ee9..d842b69861896cef54b339a625a39eb5d2f7454d 100644 (file)
@@ -864,6 +864,10 @@ static void cvm_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
                break;
        }
 
+       /* DDR is available for 4/8 bit bus width */
+       if (ios->bus_width && ios->timing == MMC_TIMING_MMC_DDR52)
+               bus_width |= 4;
+
        /* Change the clock frequency. */
        clock = ios->clock;
        if (clock > 52000000)
@@ -1032,8 +1036,14 @@ int cvm_mmc_of_slot_probe(struct device *dev, struct cvm_mmc_host *host)
        /* Set up host parameters */
        mmc->ops = &cvm_mmc_ops;
 
+       /*
+        * We only have a 3.3v supply, we cannot support any
+        * of the UHS modes. We do support the high speed DDR
+        * modes up to 52MHz.
+        */
        mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
-                    MMC_CAP_ERASE | MMC_CAP_CMD23 | MMC_CAP_POWER_OFF_CARD;
+                    MMC_CAP_ERASE | MMC_CAP_CMD23 | MMC_CAP_POWER_OFF_CARD |
+                    MMC_CAP_3_3V_DDR;
 
        if (host->use_sg)
                mmc->max_segs = 16;