dt-bindings: clock: mediatek: add binding for fixed-factor clock axisel_d4
authorSean Wang <sean.wang@mediatek.com>
Thu, 1 Mar 2018 03:27:50 +0000 (11:27 +0800)
committerGreg Kroah-Hartman <gregkh@linuxfoundation.org>
Tue, 24 Apr 2018 07:36:34 +0000 (09:36 +0200)
commit 55a5fcafe3a94e8a0777bb993d09107d362258d2 upstream.

Just add binding for a fixed-factor clock axisel_d4, which would be
referenced by PWM devices on MT7623 or MT2701 SoC.

Cc: stable@vger.kernel.org
Fixes: 1de9b21633d6 ("clk: mediatek: Add dt-bindings for MT2701 clocks")
Signed-off-by: Sean Wang <sean.wang@mediatek.com>
Reviewed-by: Rob Herring <robh@kernel.org>
Cc: Mark Rutland <mark.rutland@arm.com>
Cc: devicetree@vger.kernel.org
Signed-off-by: Stephen Boyd <sboyd@kernel.org>
Signed-off-by: Greg Kroah-Hartman <gregkh@linuxfoundation.org>
include/dt-bindings/clock/mt2701-clk.h

index 551f7600ab586a46ff90548e9fcf977d9083674a..24e93dfcee9ffa40225544a9778d818841f99d81 100644 (file)
 #define CLK_TOP_AUD_EXT1                       156
 #define CLK_TOP_AUD_EXT2                       157
 #define CLK_TOP_NFI1X_PAD                      158
-#define CLK_TOP_NR                             159
+#define CLK_TOP_AXISEL_D4                      159
+#define CLK_TOP_NR                             160
 
 /* APMIXEDSYS */