powerpc/fsl: Added rcw registers to global utility registers
authorIgal Liberman <Igal.Liberman@freescale.com>
Thu, 30 Oct 2014 09:15:47 +0000 (11:15 +0200)
committerScott Wood <scottwood@freescale.com>
Sat, 8 Nov 2014 00:10:47 +0000 (18:10 -0600)
The RCW registers are required for the future clock binding implementation.

Signed-off-by: Igal Liberman <Igal.Liberman@freescale.com>
Change-Id: Ic36dd8bc2959aa7f97fb6fd7bbb8420822fef0a9
Signed-off-by: Scott Wood <scottwood@freescale.com>
arch/powerpc/include/asm/fsl_guts.h

index 77ced0b3d81d3fcf9bf6c21e43329746b5165af3..43b6bb1a4a9cab416b8c8f7274734a59dbdcd9b2 100644 (file)
@@ -68,7 +68,10 @@ struct ccsr_guts {
        u8      res0b4[0xc0 - 0xb4];
        __be32  iovselsr;       /* 0x.00c0 - I/O voltage select status register
                                             Called 'elbcvselcr' on 86xx SOCs */
-       u8      res0c4[0x224 - 0xc4];
+       u8      res0c4[0x100 - 0xc4];
+       __be32  rcwsr[16];      /* 0x.0100 - Reset Control Word Status registers
+                                            There are 16 registers */
+       u8      res140[0x224 - 0x140];
        __be32  iodelay1;       /* 0x.0224 - IO delay control register 1 */
        __be32  iodelay2;       /* 0x.0228 - IO delay control register 2 */
        u8      res22c[0x604 - 0x22c];