pinctrl: sunxi: fix wrong irq_banks number for H5 pinctrl
authorIcenowy Zheng <icenowy@aosc.io>
Fri, 11 Aug 2017 14:27:34 +0000 (22:27 +0800)
committerLinus Walleij <linus.walleij@linaro.org>
Tue, 22 Aug 2017 12:48:24 +0000 (14:48 +0200)
The pin controller of Allwinner H5 has three IRQ banks, however in old
versions of drivers and device trees, only two are set, which makes
PG bank IRQ not available.

If it's directly set to 3, the old device trees will fail to boot.

Add a workaround (and a warning) for older device trees, and allow new
device trees to use correct 3 IRQ banks.

Fixes: 838adb576d4a ("drivers: pinctrl: add driver for Allwinner H5 SoC")
Signed-off-by: Icenowy Zheng <icenowy@aosc.io>
Acked-by: Chen-Yu Tsai <wens@csie.org>
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
drivers/pinctrl/sunxi/pinctrl-sun50i-h5.c

index ccf9419e94183652f17bef7404199825aca33197..97b48336f84a3fdd6a30e98a19e954d625d3cfee 100644 (file)
@@ -19,6 +19,7 @@
 #include <linux/platform_device.h>
 #include <linux/of.h>
 #include <linux/of_device.h>
+#include <linux/of_irq.h>
 #include <linux/pinctrl/pinctrl.h>
 
 #include "pinctrl-sunxi.h"
@@ -530,17 +531,36 @@ static const struct sunxi_desc_pin sun50i_h5_pins[] = {
                  SUNXI_FUNCTION_IRQ_BANK(0x6, 2, 13)), /* PG_EINT13 */
 };
 
-static const struct sunxi_pinctrl_desc sun50i_h5_pinctrl_data = {
+static const struct sunxi_pinctrl_desc sun50i_h5_pinctrl_data_broken = {
        .pins = sun50i_h5_pins,
        .npins = ARRAY_SIZE(sun50i_h5_pins),
        .irq_banks = 2,
        .irq_read_needs_mux = true
 };
 
+static const struct sunxi_pinctrl_desc sun50i_h5_pinctrl_data = {
+       .pins = sun50i_h5_pins,
+       .npins = ARRAY_SIZE(sun50i_h5_pins),
+       .irq_banks = 3,
+       .irq_read_needs_mux = true
+};
+
 static int sun50i_h5_pinctrl_probe(struct platform_device *pdev)
 {
-       return sunxi_pinctrl_init(pdev,
-                                 &sun50i_h5_pinctrl_data);
+       switch (of_irq_count(pdev->dev.of_node)) {
+       case 2:
+               dev_warn(&pdev->dev,
+                        "Your device tree's pinctrl node is broken, which has no IRQ of PG bank routed.\n");
+               dev_warn(&pdev->dev,
+                        "Please update the device tree, otherwise PG bank IRQ won't work.\n");
+               return sunxi_pinctrl_init(pdev,
+                                         &sun50i_h5_pinctrl_data_broken);
+       case 3:
+               return sunxi_pinctrl_init(pdev,
+                                         &sun50i_h5_pinctrl_data);
+       default:
+               return -EINVAL;
+       }
 }
 
 static const struct of_device_id sun50i_h5_pinctrl_match[] = {