amd-xgbe-phy: Updates to rate change complete check
authorLendacky, Thomas <Thomas.Lendacky@amd.com>
Tue, 29 Jul 2014 13:57:37 +0000 (08:57 -0500)
committerDavid S. Miller <davem@davemloft.net>
Thu, 31 Jul 2014 01:46:53 +0000 (18:46 -0700)
Currently, the logic will loop endlessly waiting for a rate change
to complete.  Add a counter so that if the rate change signals
never indicate complete the loop will eventually exit.

Signed-off-by: Tom Lendacky <thomas.lendacky@amd.com>
Signed-off-by: David S. Miller <davem@davemloft.net>
drivers/net/phy/amd-xgbe-phy.c

index b35293da9f872d7fa5622d344f406d37a3f076e5..a2d778aefadfe22af51ade4c888275a9980aba56 100644 (file)
@@ -95,6 +95,8 @@ MODULE_DESCRIPTION("AMD 10GbE (amd-xgbe) PHY driver");
 #define XNP_MP_FORMATTED               (1 << 13)
 #define XNP_NP_EXCHANGE                        (1 << 15)
 
+#define XGBE_PHY_RATECHANGE_COUNT      100
+
 #ifndef MDIO_PMA_10GBR_PMD_CTRL
 #define MDIO_PMA_10GBR_PMD_CTRL                0x0096
 #endif
@@ -193,6 +195,16 @@ do {                                                                       \
        (_var) |= (((_val) & ((0x1 << (_width)) - 1)) << (_index));     \
 } while (0)
 
+#define XSIR_GET_BITS(_var, _prefix, _field)                           \
+       GET_BITS((_var),                                                \
+                _prefix##_##_field##_INDEX,                            \
+                _prefix##_##_field##_WIDTH)
+
+#define XSIR_SET_BITS(_var, _prefix, _field, _val)                     \
+       SET_BITS((_var),                                                \
+                _prefix##_##_field##_INDEX,                            \
+                _prefix##_##_field##_WIDTH, (_val))
+
 /* Macros for reading or writing SerDes integration registers
  *  The ioread macros will get bit fields or full values using the
  *  register definitions formed using the input names
@@ -387,14 +399,25 @@ static void amd_xgbe_phy_serdes_start_ratechange(struct phy_device *phydev)
 static void amd_xgbe_phy_serdes_complete_ratechange(struct phy_device *phydev)
 {
        struct amd_xgbe_phy_priv *priv = phydev->priv;
+       unsigned int wait;
+       u16 status;
 
        /* Release Rx and Tx ratechange */
        XSIR1_IOWRITE_BITS(priv, SIR1_SPEED, RATECHANGE, 0);
 
        /* Wait for Rx and Tx ready */
-       while (!XSIR0_IOREAD_BITS(priv, SIR0_STATUS, RX_READY) &&
-              !XSIR0_IOREAD_BITS(priv, SIR0_STATUS, TX_READY))
+       wait = XGBE_PHY_RATECHANGE_COUNT;
+       while (wait--) {
                usleep_range(10, 20);
+
+               status = XSIR0_IOREAD(priv, SIR0_STATUS);
+               if (XSIR_GET_BITS(status, SIR0_STATUS, RX_READY) &&
+                   XSIR_GET_BITS(status, SIR0_STATUS, TX_READY))
+                       return;
+       }
+
+       netdev_err(phydev->attached_dev, "SerDes rx/tx not ready (%#hx)\n",
+                  status);
 }
 
 static int amd_xgbe_phy_xgmii_mode(struct phy_device *phydev)