powerpc/mm: Fix no execute fault handling on pre-POWER5
authorBalbir Singh <bsingharora@gmail.com>
Wed, 30 Nov 2016 00:35:36 +0000 (11:35 +1100)
committerMichael Ellerman <mpe@ellerman.id.au>
Wed, 30 Nov 2016 06:19:01 +0000 (17:19 +1100)
Aneesh/Ben reported that the change to do_page_fault() we made in commit
1d18ad026844 ("powerpc/mm: Detect instruction fetch denied and report")
needs to handle the case where CPU_FTR_COHERENT_ICACHE is missing but we
have CPU_FTR_NOEXECUTE. In those cases the check added for
SRR1_ISI_N_OR_G might trigger a false positive.

This patch adds a check for CPU_FTR_COHERENT_ICACHE in addition to the
MSR value.

Fixes: 1d18ad026844 ("powerpc/mm: Detect instruction fetch denied and report")
Reported-by: Aneesh Kumar K.V <aneesh.kumar@linux.vnet.ibm.com>
Acked-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
Signed-off-by: Balbir Singh <bsingharora@gmail.com>
Signed-off-by: Michael Ellerman <mpe@ellerman.id.au>
arch/powerpc/mm/fault.c

index a17029aaf939e8dc67364df72b4ff1296f42a634..6fd30ac7d14a0d2761e82d479fe01724bd53a38d 100644 (file)
@@ -392,8 +392,16 @@ good_area:
        if (is_exec) {
                /*
                 * An execution fault + no execute ?
+                *
+                * On CPUs that don't have CPU_FTR_COHERENT_ICACHE we
+                * deliberately create NX mappings, and use the fault to do the
+                * cache flush. This is usually handled in hash_page_do_lazy_icache()
+                * but we could end up here if that races with a concurrent PTE
+                * update. In that case we need to fall through here to the VMA
+                * check below.
                 */
-               if (regs->msr & SRR1_ISI_N_OR_G)
+               if (cpu_has_feature(CPU_FTR_COHERENT_ICACHE) &&
+                       (regs->msr & SRR1_ISI_N_OR_G))
                        goto bad_area;
 
                /*