drm/i915/bxt: Don't set OCL2_LDOFUSE_PWR_DIS bit in phy init sequence
authorAnder Conselvan de Oliveira <ander.conselvan.de.oliveira@intel.com>
Wed, 2 Nov 2016 06:44:56 +0000 (08:44 +0200)
committerAnder Conselvan de Oliveira <ander.conselvan.de.oliveira@intel.com>
Wed, 2 Nov 2016 07:35:47 +0000 (09:35 +0200)
Hardware engineers confirmed that writing to it has no effect, as implied
by the FIXME comment.

v2: Also remove comment from bxt_ddi_phy_verify_state(). (Imre)
Cc: Imre Deak <imre.deak@intel.com>
Signed-off-by: Ander Conselvan de Oliveira <ander.conselvan.de.oliveira@intel.com>
Reviewed-by: Imre Deak <imre.deak@intel.com>
Link: http://patchwork.freedesktop.org/patch/msgid/1478069096-11209-1-git-send-email-ander.conselvan.de.oliveira@intel.com
drivers/gpu/drm/i915/intel_dpio_phy.c

index 4a6164a2071851e1d62b282b5716987533be17ba..7a8e82dabbf2073012f5ed2f848acad891ed3f5b 100644 (file)
@@ -365,22 +365,6 @@ static void _bxt_ddi_phy_init(struct drm_i915_private *dev_priv,
                I915_WRITE(BXT_PORT_CL2CM_DW6(phy), val);
        }
 
-       val = I915_READ(BXT_PORT_CL1CM_DW30(phy));
-       val &= ~OCL2_LDOFUSE_PWR_DIS;
-       /*
-        * On PHY1 disable power on the second channel, since no port is
-        * connected there. On PHY0 both channels have a port, so leave it
-        * enabled.
-        * TODO: port C is only connected on BXT-P, so on BXT0/1 we should
-        * power down the second channel on PHY0 as well.
-        *
-        * FIXME: Clarify programming of the following, the register is
-        * read-only with bit 6 fixed at 0 at least in stepping A.
-        */
-       if (!phy_info->dual_channel)
-               val |= OCL2_LDOFUSE_PWR_DIS;
-       I915_WRITE(BXT_PORT_CL1CM_DW30(phy), val);
-
        if (phy_info->rcomp_phy != -1) {
                uint32_t grc_code;
                /*
@@ -508,11 +492,6 @@ bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
                           DW6_OLDO_DYN_PWR_DOWN_EN, DW6_OLDO_DYN_PWR_DOWN_EN,
                           "BXT_PORT_CL2CM_DW6(%d)", phy);
 
-       /*
-        * TODO: Verify BXT_PORT_CL1CM_DW30 bit OCL2_LDOFUSE_PWR_DIS,
-        * at least on stepping A this bit is read-only and fixed at 0.
-        */
-
        if (phy_info->rcomp_phy != -1) {
                u32 grc_code = dev_priv->bxt_phy_grc;