MIPS: DSP: Set all register masks to 0x3ff.
authorRalf Baechle <ralf@linux-mips.org>
Tue, 6 Dec 2005 09:43:20 +0000 (09:43 +0000)
committer <ralf@denk.linux-mips.net> <>
Tue, 10 Jan 2006 13:39:04 +0000 (13:39 +0000)
0x2ff was a typo and the value 0x1f of DSP_MASK was refering to an old
version of the documentation.

Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
include/asm-mips/dsp.h

index 2fb8aa35fbe5ce4da4662acc7fee1184f66093e2..e9bfc0813c72e99a46b29dadb1c3556843fc31a1 100644 (file)
@@ -16,7 +16,7 @@
 #include <asm/mipsregs.h>
 
 #define DSP_DEFAULT    0x00000000
-#define DSP_MASK       0x1f
+#define DSP_MASK       0x3ff
 
 #define __enable_dsp_hazard()                                          \
 do {                                                                   \
@@ -48,7 +48,7 @@ do {                                                                  \
        tsk->thread.dsp.dspr[3] = mflo2();                              \
        tsk->thread.dsp.dspr[4] = mfhi3();                              \
        tsk->thread.dsp.dspr[5] = mflo3();                              \
-       tsk->thread.dsp.dspcontrol = rddsp(0x2ff);                      \
+       tsk->thread.dsp.dspcontrol = rddsp(DSP_MASK);                   \
 } while (0)
 
 #define save_dsp(tsk)                                                  \
@@ -65,7 +65,7 @@ do {                                                                  \
        mtlo2(tsk->thread.dsp.dspr[3]);                                 \
        mthi3(tsk->thread.dsp.dspr[4]);                                 \
        mtlo3(tsk->thread.dsp.dspr[5]);                                 \
-       wrdsp(tsk->thread.dsp.dspcontrol, 0x2ff);                       \
+       wrdsp(tsk->thread.dsp.dspcontrol, DSP_MASK);                    \
 } while (0)
 
 #define restore_dsp(tsk)                                               \