drm/i915:bxt: implement WaProgramL3SqcReg1DefaultForPerf
authorTim Gore <tim.gore@intel.com>
Fri, 22 Apr 2016 08:46:01 +0000 (09:46 +0100)
committerTvrtko Ursulin <tvrtko.ursulin@intel.com>
Mon, 25 Apr 2016 09:06:56 +0000 (10:06 +0100)
This patch applies a performance enhancement workaround
based on analysis of DX and OCL S-Curve workloads. We
increase the General Priority Credits for L3SQ from the
hardware default of 56 to the max value 62, and decrease
the High Priority credits from 8 to 2.

v2: Only apply to B0 onwards

v3: Move w/a to per engine init, ie bxt_init_workarounds

Signed-off-by: Tim Gore <tim.gore@intel.com>
Signed-off-by: Tvrtko Ursulin <tvrtko.ursulin@intel.com>
Link: http://patchwork.freedesktop.org/patch/msgid/1461314761-36854-1-git-send-email-tim.gore@intel.com
Reviewed-by: Michel Thierry <michel.thierry@intel.com>
drivers/gpu/drm/i915/i915_reg.h
drivers/gpu/drm/i915/intel_ringbuffer.c

index 58ac6c7c690b0736bc025966cab6a1e57f48af5c..25e229b609a74f1ed5bd28e757ae09bb45b8765b 100644 (file)
@@ -6090,6 +6090,7 @@ enum skl_disp_power_wells {
 
 #define GEN8_L3SQCREG1                         _MMIO(0xB100)
 #define  BDW_WA_L3SQCREG1_DEFAULT              0x784000
+#define  BXT_WA_L3SQCREG1_DEFAULT              0xF84000
 
 #define GEN7_L3CNTLREG1                                _MMIO(0xB01C)
 #define  GEN7_WA_FOR_GEN7_L3_CONTROL                   0x3C47FF8C
index 245386e20c52dd2848c484d2a3ceb5fe7c6e1fa0..f6e8e7e69ad5504e012742f8ce3359c02254ceff 100644 (file)
@@ -1180,6 +1180,10 @@ static int bxt_init_workarounds(struct intel_engine_cs *engine)
                        return ret;
        }
 
+       /* WaProgramL3SqcReg1DefaultForPerf:bxt */
+       if (IS_BXT_REVID(dev, BXT_REVID_B0, REVID_FOREVER))
+               I915_WRITE(GEN8_L3SQCREG1, BXT_WA_L3SQCREG1_DEFAULT);
+
        return 0;
 }