* Encode variants of iomux registers into a type variable
*/
#define IOMUX_GPIO_ONLY BIT(0)
+#define IOMUX_WIDTH_4BIT BIT(1)
/**
* @type: iomux variant using IOMUX_* constants
struct rockchip_pinctrl *info = bank->drvdata;
int iomux_num = (pin / 8);
unsigned int val;
- int reg, ret;
+ int reg, ret, mask;
u8 bit;
if (iomux_num > 3)
return RK_FUNC_GPIO;
/* get basic quadrupel of mux registers and the correct reg inside */
+ mask = (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) ? 0xf : 0x3;
reg = bank->iomux[iomux_num].offset;
- bit = (pin % 8) * 2;
+ if (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) {
+ if ((pin % 8) >= 4)
+ reg += 0x4;
+ bit = (pin % 4) * 4;
+ } else {
+ bit = (pin % 8) * 2;
+ }
ret = regmap_read(info->regmap_base, reg, &val);
if (ret)
return ret;
- return ((val >> bit) & 3);
+ return ((val >> bit) & mask);
}
/*
{
struct rockchip_pinctrl *info = bank->drvdata;
int iomux_num = (pin / 8);
- int reg, ret;
+ int reg, ret, mask;
unsigned long flags;
u8 bit;
u32 data;
bank->bank_num, pin, mux);
/* get basic quadrupel of mux registers and the correct reg inside */
+ mask = (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) ? 0xf : 0x3;
reg = bank->iomux[iomux_num].offset;
- bit = (pin % 8) * 2;
+ if (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) {
+ if ((pin % 8) >= 4)
+ reg += 0x4;
+ bit = (pin % 4) * 4;
+ } else {
+ bit = (pin % 8) * 2;
+ }
spin_lock_irqsave(&bank->slock, flags);
- data = (3 << (bit + 16));
- data |= (mux & 3) << bit;
+ data = (mask << (bit + 16));
+ data |= (mux & mask) << bit;
ret = regmap_write(info->regmap_base, reg, data);
spin_unlock_irqrestore(&bank->slock, flags);
/* calculate iomux offsets */
for (j = 0; j < 4; j++) {
struct rockchip_iomux *iom = &bank->iomux[j];
+ int inc;
if (bank_pins >= bank->nr_pins)
break;
/*
* Increase offset according to iomux width.
+ * 4bit iomux'es are spread over two registers.
*/
- grf_offs += 4;
+ inc = (iom->type & IOMUX_WIDTH_4BIT) ? 8 : 4;
+ grf_offs += inc;
bank_pins += 8;
}