clocksource: qcom: Implement read_current_timer for udelay
authorStephen Boyd <sboyd@codeaurora.org>
Tue, 13 May 2014 23:01:00 +0000 (16:01 -0700)
committerDaniel Lezcano <daniel.lezcano@linaro.org>
Mon, 19 May 2014 09:30:11 +0000 (11:30 +0200)
Setup the same timer used as the clocksource to be used as the
read_current_timer implementation. This allows us to support a
stable udelay implementation on MSMs where it's possible for the
CPUs to scale speeds independently of one another.

Signed-off-by: Stephen Boyd <sboyd@codeaurora.org>
Signed-off-by: Daniel Lezcano <daniel.lezcano@linaro.org>
drivers/clocksource/qcom-timer.c

index e807acf4c665eee3bb85e03c45e823d6609b0992..8d115db1e6510044dfe10fc0e87e949f517fca43 100644 (file)
@@ -26,6 +26,8 @@
 #include <linux/of_irq.h>
 #include <linux/sched_clock.h>
 
+#include <asm/delay.h>
+
 #define TIMER_MATCH_VAL                        0x0000
 #define TIMER_COUNT_VAL                        0x0004
 #define TIMER_ENABLE                   0x0008
@@ -179,6 +181,15 @@ static u64 notrace msm_sched_clock_read(void)
        return msm_clocksource.read(&msm_clocksource);
 }
 
+static unsigned long msm_read_current_timer(void)
+{
+       return msm_clocksource.read(&msm_clocksource);
+}
+
+static struct delay_timer msm_delay_timer = {
+       .read_current_timer = msm_read_current_timer,
+};
+
 static void __init msm_timer_init(u32 dgt_hz, int sched_bits, int irq,
                                  bool percpu)
 {
@@ -217,6 +228,8 @@ err:
        if (res)
                pr_err("clocksource_register failed\n");
        sched_clock_register(msm_sched_clock_read, sched_bits, dgt_hz);
+       msm_delay_timer.freq = dgt_hz;
+       register_current_timer_delay(&msm_delay_timer);
 }
 
 #ifdef CONFIG_ARCH_QCOM