ARM: OMAP5 / DRA7: PM: Enable Mercury retention mode on CPUx powerdomains
authorSantosh Shilimkar <santosh.shilimkar@ti.com>
Thu, 12 Apr 2012 11:31:52 +0000 (17:01 +0530)
committerNishanth Menon <nm@ti.com>
Mon, 8 Sep 2014 16:38:41 +0000 (11:38 -0500)
commit6d846c46683a4a8a54fbd30b0ff1434a7d898026
tree14a62fe743a92c4df4ea25d5b1bdbe90cd3e70b1
parent4664d4d86012c4a51b9f40d0d72e27e39205e874
ARM: OMAP5 / DRA7: PM: Enable Mercury retention mode on CPUx powerdomains

In addition to the standard power-management technique, the OMAP5 / DRA7
MPU subsystem also employs an SR3-APG (mercury) power management
technology to reduce leakage.

It allows for full logic and memories retention on MPU_C0 and MPU_C1 and
is controlled by the PRCM_MPU. Only "Fast-mode" is supported on the
OMAP5 and DRA7 family of processors.

Signed-off-by: Santosh Shilimkar <santosh.shilimkar@ti.com>
[nm@ti.com: minor consolidation]
Signed-off-by: Nishanth Menon <nm@ti.com>
Reviewed-by: Kevin Hilman <khilman@linaro.org>
Tested-by: Kevin Hilman <khilman@linaro.org>
arch/arm/mach-omap2/omap-mpuss-lowpower.c