ARM: dts: rockchip: fix PPI misconfiguration on Cortex-A9 socs
authorHeiko Stuebner <heiko@sntech.de>
Tue, 21 Mar 2017 23:05:16 +0000 (00:05 +0100)
committerHeiko Stuebner <heiko@sntech.de>
Wed, 22 Mar 2017 08:16:28 +0000 (09:16 +0100)
commit2e1aa605faddb810b2bd5dac7ed418d898268e40
treecd5525020f6f5ff6143e05063cfef8ef0b81e718
parent2d1f1d4c9fb70b611bd041d0d59aeafc55c79022
ARM: dts: rockchip: fix PPI misconfiguration on Cortex-A9 socs

According to [0] pointed out by Marc Zyngier in a report about a
similar error message, PPIs 11 and 13 are edge triggered on
Cortex-A9 socs including the rk3066 and rk3188 which currently
mark them as level triggered.

Until some time ago the gic did not care but commit 992345a58e0c
("irqchip/gic: WARN if setting the interrupt type for a PPI fails")
introduced a warning for that case.

Fix the warning on these socs by describing the interrupts correctly
and also using the binding constants for easier reading in the future.

[0] http://infocenter.arm.com/help/topic/com.arm.doc.ddi0407f/CCHEIGIC.html

Signed-off-by: Heiko Stuebner <heiko@sntech.de>
arch/arm/boot/dts/rk3188.dtsi
arch/arm/boot/dts/rk3xxx.dtsi