ath9k_hw: add a new API for setting tx descriptors
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / wireless / ath / ath9k / hw-ops.h
1 /*
2 * Copyright (c) 2010-2011 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17 #ifndef ATH9K_HW_OPS_H
18 #define ATH9K_HW_OPS_H
19
20 #include "hw.h"
21
22 /* Hardware core and driver accessible callbacks */
23
24 static inline void ath9k_hw_configpcipowersave(struct ath_hw *ah,
25 bool power_off)
26 {
27 if (ah->aspm_enabled != true)
28 return;
29
30 ath9k_hw_ops(ah)->config_pci_powersave(ah, power_off);
31 }
32
33 static inline void ath9k_hw_rxena(struct ath_hw *ah)
34 {
35 ath9k_hw_ops(ah)->rx_enable(ah);
36 }
37
38 static inline void ath9k_hw_set_desc_link(struct ath_hw *ah, void *ds,
39 u32 link)
40 {
41 ath9k_hw_ops(ah)->set_desc_link(ds, link);
42 }
43
44 static inline bool ath9k_hw_calibrate(struct ath_hw *ah,
45 struct ath9k_channel *chan,
46 u8 rxchainmask,
47 bool longcal)
48 {
49 return ath9k_hw_ops(ah)->calibrate(ah, chan, rxchainmask, longcal);
50 }
51
52 static inline bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked)
53 {
54 return ath9k_hw_ops(ah)->get_isr(ah, masked);
55 }
56
57 static inline void ath9k_hw_set_txdesc(struct ath_hw *ah, void *ds,
58 struct ath_tx_info *i)
59 {
60 return ath9k_hw_ops(ah)->set_txdesc(ah, ds, i);
61 }
62
63 static inline void ath9k_hw_filltxdesc(struct ath_hw *ah, void *ds, u32 seglen,
64 bool is_firstseg, bool is_lastseg,
65 const void *ds0, dma_addr_t buf_addr,
66 unsigned int qcu)
67 {
68 ath9k_hw_ops(ah)->fill_txdesc(ah, ds, seglen, is_firstseg, is_lastseg,
69 ds0, buf_addr, qcu);
70 }
71
72 static inline int ath9k_hw_txprocdesc(struct ath_hw *ah, void *ds,
73 struct ath_tx_status *ts)
74 {
75 return ath9k_hw_ops(ah)->proc_txdesc(ah, ds, ts);
76 }
77
78 static inline void ath9k_hw_set11n_txdesc(struct ath_hw *ah, void *ds,
79 u32 pktLen, enum ath9k_pkt_type type,
80 u32 txPower, u32 keyIx,
81 enum ath9k_key_type keyType,
82 u32 flags)
83 {
84 ath9k_hw_ops(ah)->set11n_txdesc(ah, ds, pktLen, type, txPower, keyIx,
85 keyType, flags);
86 }
87
88 static inline void ath9k_hw_set11n_ratescenario(struct ath_hw *ah, void *ds,
89 void *lastds,
90 u32 durUpdateEn, u32 rtsctsRate,
91 u32 rtsctsDuration,
92 struct ath9k_11n_rate_series series[],
93 u32 nseries, u32 flags)
94 {
95 ath9k_hw_ops(ah)->set11n_ratescenario(ah, ds, lastds, durUpdateEn,
96 rtsctsRate, rtsctsDuration, series,
97 nseries, flags);
98 }
99
100 static inline void ath9k_hw_set11n_aggr_first(struct ath_hw *ah, void *ds,
101 u32 aggrLen)
102 {
103 ath9k_hw_ops(ah)->set11n_aggr_first(ah, ds, aggrLen);
104 }
105
106 static inline void ath9k_hw_set11n_aggr_middle(struct ath_hw *ah, void *ds,
107 u32 numDelims)
108 {
109 ath9k_hw_ops(ah)->set11n_aggr_middle(ah, ds, numDelims);
110 }
111
112 static inline void ath9k_hw_set11n_aggr_last(struct ath_hw *ah, void *ds)
113 {
114 ath9k_hw_ops(ah)->set11n_aggr_last(ah, ds);
115 }
116
117 static inline void ath9k_hw_clr11n_aggr(struct ath_hw *ah, void *ds)
118 {
119 ath9k_hw_ops(ah)->clr11n_aggr(ah, ds);
120 }
121
122 static inline void ath9k_hw_set_clrdmask(struct ath_hw *ah, void *ds, bool val)
123 {
124 ath9k_hw_ops(ah)->set_clrdmask(ah, ds, val);
125 }
126
127 static inline void ath9k_hw_antdiv_comb_conf_get(struct ath_hw *ah,
128 struct ath_hw_antcomb_conf *antconf)
129 {
130 ath9k_hw_ops(ah)->antdiv_comb_conf_get(ah, antconf);
131 }
132
133 static inline void ath9k_hw_antdiv_comb_conf_set(struct ath_hw *ah,
134 struct ath_hw_antcomb_conf *antconf)
135 {
136 ath9k_hw_ops(ah)->antdiv_comb_conf_set(ah, antconf);
137 }
138
139 /* Private hardware call ops */
140
141 /* PHY ops */
142
143 static inline int ath9k_hw_rf_set_freq(struct ath_hw *ah,
144 struct ath9k_channel *chan)
145 {
146 return ath9k_hw_private_ops(ah)->rf_set_freq(ah, chan);
147 }
148
149 static inline void ath9k_hw_spur_mitigate_freq(struct ath_hw *ah,
150 struct ath9k_channel *chan)
151 {
152 ath9k_hw_private_ops(ah)->spur_mitigate_freq(ah, chan);
153 }
154
155 static inline int ath9k_hw_rf_alloc_ext_banks(struct ath_hw *ah)
156 {
157 if (!ath9k_hw_private_ops(ah)->rf_alloc_ext_banks)
158 return 0;
159
160 return ath9k_hw_private_ops(ah)->rf_alloc_ext_banks(ah);
161 }
162
163 static inline void ath9k_hw_rf_free_ext_banks(struct ath_hw *ah)
164 {
165 if (!ath9k_hw_private_ops(ah)->rf_free_ext_banks)
166 return;
167
168 ath9k_hw_private_ops(ah)->rf_free_ext_banks(ah);
169 }
170
171 static inline bool ath9k_hw_set_rf_regs(struct ath_hw *ah,
172 struct ath9k_channel *chan,
173 u16 modesIndex)
174 {
175 if (!ath9k_hw_private_ops(ah)->set_rf_regs)
176 return true;
177
178 return ath9k_hw_private_ops(ah)->set_rf_regs(ah, chan, modesIndex);
179 }
180
181 static inline void ath9k_hw_init_bb(struct ath_hw *ah,
182 struct ath9k_channel *chan)
183 {
184 return ath9k_hw_private_ops(ah)->init_bb(ah, chan);
185 }
186
187 static inline void ath9k_hw_set_channel_regs(struct ath_hw *ah,
188 struct ath9k_channel *chan)
189 {
190 return ath9k_hw_private_ops(ah)->set_channel_regs(ah, chan);
191 }
192
193 static inline int ath9k_hw_process_ini(struct ath_hw *ah,
194 struct ath9k_channel *chan)
195 {
196 return ath9k_hw_private_ops(ah)->process_ini(ah, chan);
197 }
198
199 static inline void ath9k_olc_init(struct ath_hw *ah)
200 {
201 if (!ath9k_hw_private_ops(ah)->olc_init)
202 return;
203
204 return ath9k_hw_private_ops(ah)->olc_init(ah);
205 }
206
207 static inline void ath9k_hw_set_rfmode(struct ath_hw *ah,
208 struct ath9k_channel *chan)
209 {
210 return ath9k_hw_private_ops(ah)->set_rfmode(ah, chan);
211 }
212
213 static inline void ath9k_hw_mark_phy_inactive(struct ath_hw *ah)
214 {
215 return ath9k_hw_private_ops(ah)->mark_phy_inactive(ah);
216 }
217
218 static inline void ath9k_hw_set_delta_slope(struct ath_hw *ah,
219 struct ath9k_channel *chan)
220 {
221 return ath9k_hw_private_ops(ah)->set_delta_slope(ah, chan);
222 }
223
224 static inline bool ath9k_hw_rfbus_req(struct ath_hw *ah)
225 {
226 return ath9k_hw_private_ops(ah)->rfbus_req(ah);
227 }
228
229 static inline void ath9k_hw_rfbus_done(struct ath_hw *ah)
230 {
231 return ath9k_hw_private_ops(ah)->rfbus_done(ah);
232 }
233
234 static inline void ath9k_hw_restore_chainmask(struct ath_hw *ah)
235 {
236 if (!ath9k_hw_private_ops(ah)->restore_chainmask)
237 return;
238
239 return ath9k_hw_private_ops(ah)->restore_chainmask(ah);
240 }
241
242 static inline void ath9k_hw_set_diversity(struct ath_hw *ah, bool value)
243 {
244 return ath9k_hw_private_ops(ah)->set_diversity(ah, value);
245 }
246
247 static inline bool ath9k_hw_ani_control(struct ath_hw *ah,
248 enum ath9k_ani_cmd cmd, int param)
249 {
250 return ath9k_hw_private_ops(ah)->ani_control(ah, cmd, param);
251 }
252
253 static inline void ath9k_hw_do_getnf(struct ath_hw *ah,
254 int16_t nfarray[NUM_NF_READINGS])
255 {
256 ath9k_hw_private_ops(ah)->do_getnf(ah, nfarray);
257 }
258
259 static inline bool ath9k_hw_init_cal(struct ath_hw *ah,
260 struct ath9k_channel *chan)
261 {
262 return ath9k_hw_private_ops(ah)->init_cal(ah, chan);
263 }
264
265 static inline void ath9k_hw_setup_calibration(struct ath_hw *ah,
266 struct ath9k_cal_list *currCal)
267 {
268 ath9k_hw_private_ops(ah)->setup_calibration(ah, currCal);
269 }
270
271 #endif /* ATH9K_HW_OPS_H */