net: add needed interrupt.h
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / wireless / ath / ath9k / ath9k.h
1 /*
2 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17 #ifndef ATH9K_H
18 #define ATH9K_H
19
20 #include <linux/etherdevice.h>
21 #include <linux/device.h>
22 #include <linux/interrupt.h>
23 #include <linux/leds.h>
24 #include <linux/completion.h>
25
26 #include "debug.h"
27 #include "common.h"
28
29 /*
30 * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
31 * should rely on this file or its contents.
32 */
33
34 struct ath_node;
35
36 /* Macro to expand scalars to 64-bit objects */
37
38 #define ito64(x) (sizeof(x) == 1) ? \
39 (((unsigned long long int)(x)) & (0xff)) : \
40 (sizeof(x) == 2) ? \
41 (((unsigned long long int)(x)) & 0xffff) : \
42 ((sizeof(x) == 4) ? \
43 (((unsigned long long int)(x)) & 0xffffffff) : \
44 (unsigned long long int)(x))
45
46 /* increment with wrap-around */
47 #define INCR(_l, _sz) do { \
48 (_l)++; \
49 (_l) &= ((_sz) - 1); \
50 } while (0)
51
52 /* decrement with wrap-around */
53 #define DECR(_l, _sz) do { \
54 (_l)--; \
55 (_l) &= ((_sz) - 1); \
56 } while (0)
57
58 #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
59
60 #define TSF_TO_TU(_h,_l) \
61 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
62
63 #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
64
65 struct ath_config {
66 u16 txpowlimit;
67 u8 cabqReadytime;
68 };
69
70 /*************************/
71 /* Descriptor Management */
72 /*************************/
73
74 #define ATH_TXBUF_RESET(_bf) do { \
75 (_bf)->bf_stale = false; \
76 (_bf)->bf_lastbf = NULL; \
77 (_bf)->bf_next = NULL; \
78 memset(&((_bf)->bf_state), 0, \
79 sizeof(struct ath_buf_state)); \
80 } while (0)
81
82 #define ATH_RXBUF_RESET(_bf) do { \
83 (_bf)->bf_stale = false; \
84 } while (0)
85
86 /**
87 * enum buffer_type - Buffer type flags
88 *
89 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
90 * @BUF_AGGR: Indicates whether the buffer can be aggregated
91 * (used in aggregation scheduling)
92 * @BUF_XRETRY: To denote excessive retries of the buffer
93 */
94 enum buffer_type {
95 BUF_AMPDU = BIT(0),
96 BUF_AGGR = BIT(1),
97 BUF_XRETRY = BIT(2),
98 };
99
100 #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
101 #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
102 #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
103
104 #define ATH_TXSTATUS_RING_SIZE 64
105
106 struct ath_descdma {
107 void *dd_desc;
108 dma_addr_t dd_desc_paddr;
109 u32 dd_desc_len;
110 struct ath_buf *dd_bufptr;
111 };
112
113 int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
114 struct list_head *head, const char *name,
115 int nbuf, int ndesc, bool is_tx);
116 void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
117 struct list_head *head);
118
119 /***********/
120 /* RX / TX */
121 /***********/
122
123 #define ATH_RXBUF 512
124 #define ATH_TXBUF 512
125 #define ATH_TXBUF_RESERVE 5
126 #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
127 #define ATH_TXMAXTRY 13
128
129 #define TID_TO_WME_AC(_tid) \
130 ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
131 (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
132 (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
133 WME_AC_VO)
134
135 #define ATH_AGGR_DELIM_SZ 4
136 #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
137 /* number of delimiters for encryption padding */
138 #define ATH_AGGR_ENCRYPTDELIM 10
139 /* minimum h/w qdepth to be sustained to maximize aggregation */
140 #define ATH_AGGR_MIN_QDEPTH 2
141 #define ATH_AMPDU_SUBFRAME_DEFAULT 32
142
143 #define IEEE80211_SEQ_SEQ_SHIFT 4
144 #define IEEE80211_SEQ_MAX 4096
145 #define IEEE80211_WEP_IVLEN 3
146 #define IEEE80211_WEP_KIDLEN 1
147 #define IEEE80211_WEP_CRCLEN 4
148 #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
149 (IEEE80211_WEP_IVLEN + \
150 IEEE80211_WEP_KIDLEN + \
151 IEEE80211_WEP_CRCLEN))
152
153 /* return whether a bit at index _n in bitmap _bm is set
154 * _sz is the size of the bitmap */
155 #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
156 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
157
158 /* return block-ack bitmap index given sequence and starting sequence */
159 #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
160
161 /* returns delimiter padding required given the packet length */
162 #define ATH_AGGR_GET_NDELIM(_len) \
163 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
164 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
165
166 #define BAW_WITHIN(_start, _bawsz, _seqno) \
167 ((((_seqno) - (_start)) & 4095) < (_bawsz))
168
169 #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
170
171 #define ATH_TX_COMPLETE_POLL_INT 1000
172
173 enum ATH_AGGR_STATUS {
174 ATH_AGGR_DONE,
175 ATH_AGGR_BAW_CLOSED,
176 ATH_AGGR_LIMITED,
177 };
178
179 #define ATH_TXFIFO_DEPTH 8
180 struct ath_txq {
181 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
182 u32 axq_qnum; /* ath9k hardware queue number */
183 u32 *axq_link;
184 struct list_head axq_q;
185 spinlock_t axq_lock;
186 u32 axq_depth;
187 u32 axq_ampdu_depth;
188 bool stopped;
189 bool axq_tx_inprogress;
190 struct list_head axq_acq;
191 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
192 struct list_head txq_fifo_pending;
193 u8 txq_headidx;
194 u8 txq_tailidx;
195 int pending_frames;
196 };
197
198 struct ath_atx_ac {
199 struct ath_txq *txq;
200 int sched;
201 struct list_head list;
202 struct list_head tid_q;
203 bool clear_ps_filter;
204 };
205
206 struct ath_frame_info {
207 int framelen;
208 u32 keyix;
209 enum ath9k_key_type keytype;
210 u8 retries;
211 u16 seqno;
212 };
213
214 struct ath_buf_state {
215 u8 bf_type;
216 u8 bfs_paprd;
217 unsigned long bfs_paprd_timestamp;
218 enum ath9k_internal_frame_type bfs_ftype;
219 };
220
221 struct ath_buf {
222 struct list_head list;
223 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
224 an aggregate) */
225 struct ath_buf *bf_next; /* next subframe in the aggregate */
226 struct sk_buff *bf_mpdu; /* enclosing frame structure */
227 void *bf_desc; /* virtual addr of desc */
228 dma_addr_t bf_daddr; /* physical addr of desc */
229 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
230 bool bf_stale;
231 u16 bf_flags;
232 struct ath_buf_state bf_state;
233 };
234
235 struct ath_atx_tid {
236 struct list_head list;
237 struct list_head buf_q;
238 struct ath_node *an;
239 struct ath_atx_ac *ac;
240 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
241 u16 seq_start;
242 u16 seq_next;
243 u16 baw_size;
244 int tidno;
245 int baw_head; /* first un-acked tx buffer */
246 int baw_tail; /* next unused tx buffer slot */
247 int sched;
248 int paused;
249 u8 state;
250 };
251
252 struct ath_node {
253 #ifdef CONFIG_ATH9K_DEBUGFS
254 struct list_head list; /* for sc->nodes */
255 struct ieee80211_sta *sta; /* station struct we're part of */
256 #endif
257 struct ath_atx_tid tid[WME_NUM_TID];
258 struct ath_atx_ac ac[WME_NUM_AC];
259 int ps_key;
260
261 u16 maxampdu;
262 u8 mpdudensity;
263
264 bool sleeping;
265 };
266
267 #define AGGR_CLEANUP BIT(1)
268 #define AGGR_ADDBA_COMPLETE BIT(2)
269 #define AGGR_ADDBA_PROGRESS BIT(3)
270
271 struct ath_tx_control {
272 struct ath_txq *txq;
273 struct ath_node *an;
274 int if_id;
275 enum ath9k_internal_frame_type frame_type;
276 u8 paprd;
277 };
278
279 #define ATH_TX_ERROR 0x01
280 #define ATH_TX_XRETRY 0x02
281 #define ATH_TX_BAR 0x04
282
283 /**
284 * @txq_map: Index is mac80211 queue number. This is
285 * not necessarily the same as the hardware queue number
286 * (axq_qnum).
287 */
288 struct ath_tx {
289 u16 seq_no;
290 u32 txqsetup;
291 spinlock_t txbuflock;
292 struct list_head txbuf;
293 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
294 struct ath_descdma txdma;
295 struct ath_txq *txq_map[WME_NUM_AC];
296 };
297
298 struct ath_rx_edma {
299 struct sk_buff_head rx_fifo;
300 struct sk_buff_head rx_buffers;
301 u32 rx_fifo_hwsize;
302 };
303
304 struct ath_rx {
305 u8 defant;
306 u8 rxotherant;
307 u32 *rxlink;
308 unsigned int rxfilter;
309 spinlock_t rxbuflock;
310 struct list_head rxbuf;
311 struct ath_descdma rxdma;
312 struct ath_buf *rx_bufptr;
313 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
314
315 struct sk_buff *frag;
316 };
317
318 int ath_startrecv(struct ath_softc *sc);
319 bool ath_stoprecv(struct ath_softc *sc);
320 void ath_flushrecv(struct ath_softc *sc);
321 u32 ath_calcrxfilter(struct ath_softc *sc);
322 int ath_rx_init(struct ath_softc *sc, int nbufs);
323 void ath_rx_cleanup(struct ath_softc *sc);
324 int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
325 struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
326 void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
327 bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
328 void ath_draintxq(struct ath_softc *sc,
329 struct ath_txq *txq, bool retry_tx);
330 void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
331 void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
332 void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
333 int ath_tx_init(struct ath_softc *sc, int nbufs);
334 void ath_tx_cleanup(struct ath_softc *sc);
335 int ath_txq_update(struct ath_softc *sc, int qnum,
336 struct ath9k_tx_queue_info *q);
337 int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
338 struct ath_tx_control *txctl);
339 void ath_tx_tasklet(struct ath_softc *sc);
340 void ath_tx_edma_tasklet(struct ath_softc *sc);
341 int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
342 u16 tid, u16 *ssn);
343 void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
344 void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
345
346 void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
347 bool ath_tx_aggr_sleep(struct ath_softc *sc, struct ath_node *an);
348
349 /********/
350 /* VIFs */
351 /********/
352
353 struct ath_vif {
354 int av_bslot;
355 bool is_bslot_active, primary_sta_vif;
356 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
357 struct ath_buf *av_bcbuf;
358 };
359
360 /*******************/
361 /* Beacon Handling */
362 /*******************/
363
364 /*
365 * Regardless of the number of beacons we stagger, (i.e. regardless of the
366 * number of BSSIDs) if a given beacon does not go out even after waiting this
367 * number of beacon intervals, the game's up.
368 */
369 #define BSTUCK_THRESH 9
370 #define ATH_BCBUF 4
371 #define ATH_DEFAULT_BINTVAL 100 /* TU */
372 #define ATH_DEFAULT_BMISS_LIMIT 10
373 #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
374
375 struct ath_beacon_config {
376 int beacon_interval;
377 u16 listen_interval;
378 u16 dtim_period;
379 u16 bmiss_timeout;
380 u8 dtim_count;
381 };
382
383 struct ath_beacon {
384 enum {
385 OK, /* no change needed */
386 UPDATE, /* update pending */
387 COMMIT /* beacon sent, commit change */
388 } updateslot; /* slot time update fsm */
389
390 u32 beaconq;
391 u32 bmisscnt;
392 u32 ast_be_xmit;
393 u32 bc_tstamp;
394 struct ieee80211_vif *bslot[ATH_BCBUF];
395 int slottime;
396 int slotupdate;
397 struct ath9k_tx_queue_info beacon_qi;
398 struct ath_descdma bdma;
399 struct ath_txq *cabq;
400 struct list_head bbuf;
401
402 bool tx_processed;
403 bool tx_last;
404 };
405
406 void ath_beacon_tasklet(unsigned long data);
407 void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
408 int ath_beacon_alloc(struct ath_softc *sc, struct ieee80211_vif *vif);
409 void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
410 int ath_beaconq_config(struct ath_softc *sc);
411 void ath_set_beacon(struct ath_softc *sc);
412 void ath9k_set_beaconing_status(struct ath_softc *sc, bool status);
413
414 /*******/
415 /* ANI */
416 /*******/
417
418 #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
419 #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
420 #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
421 #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
422 #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
423 #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
424 #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
425
426 #define ATH_PAPRD_TIMEOUT 100 /* msecs */
427
428 void ath_hw_check(struct work_struct *work);
429 void ath_hw_pll_work(struct work_struct *work);
430 void ath_paprd_calibrate(struct work_struct *work);
431 void ath_ani_calibrate(unsigned long data);
432
433 /**********/
434 /* BTCOEX */
435 /**********/
436
437 struct ath_btcoex {
438 bool hw_timer_enabled;
439 spinlock_t btcoex_lock;
440 struct timer_list period_timer; /* Timer for BT period */
441 u32 bt_priority_cnt;
442 unsigned long bt_priority_time;
443 int bt_stomp_type; /* Types of BT stomping */
444 u32 btcoex_no_stomp; /* in usec */
445 u32 btcoex_period; /* in usec */
446 u32 btscan_no_stomp; /* in usec */
447 struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
448 };
449
450 int ath_init_btcoex_timer(struct ath_softc *sc);
451 void ath9k_btcoex_timer_resume(struct ath_softc *sc);
452 void ath9k_btcoex_timer_pause(struct ath_softc *sc);
453
454 /********************/
455 /* LED Control */
456 /********************/
457
458 #define ATH_LED_PIN_DEF 1
459 #define ATH_LED_PIN_9287 8
460 #define ATH_LED_PIN_9300 10
461 #define ATH_LED_PIN_9485 6
462
463 #ifdef CONFIG_MAC80211_LEDS
464 void ath_init_leds(struct ath_softc *sc);
465 void ath_deinit_leds(struct ath_softc *sc);
466 #else
467 static inline void ath_init_leds(struct ath_softc *sc)
468 {
469 }
470
471 static inline void ath_deinit_leds(struct ath_softc *sc)
472 {
473 }
474 #endif
475
476
477 /* Antenna diversity/combining */
478 #define ATH_ANT_RX_CURRENT_SHIFT 4
479 #define ATH_ANT_RX_MAIN_SHIFT 2
480 #define ATH_ANT_RX_MASK 0x3
481
482 #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
483 #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
484 #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
485 #define ATH_ANT_DIV_COMB_INIT_COUNT 95
486 #define ATH_ANT_DIV_COMB_MAX_COUNT 100
487 #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
488 #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
489
490 #define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
491 #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
492 #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
493 #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
494
495 enum ath9k_ant_div_comb_lna_conf {
496 ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
497 ATH_ANT_DIV_COMB_LNA2,
498 ATH_ANT_DIV_COMB_LNA1,
499 ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
500 };
501
502 struct ath_ant_comb {
503 u16 count;
504 u16 total_pkt_count;
505 bool scan;
506 bool scan_not_start;
507 int main_total_rssi;
508 int alt_total_rssi;
509 int alt_recv_cnt;
510 int main_recv_cnt;
511 int rssi_lna1;
512 int rssi_lna2;
513 int rssi_add;
514 int rssi_sub;
515 int rssi_first;
516 int rssi_second;
517 int rssi_third;
518 bool alt_good;
519 int quick_scan_cnt;
520 int main_conf;
521 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
522 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
523 int first_bias;
524 int second_bias;
525 bool first_ratio;
526 bool second_ratio;
527 unsigned long scan_start_time;
528 };
529
530 /********************/
531 /* Main driver core */
532 /********************/
533
534 /*
535 * Default cache line size, in bytes.
536 * Used when PCI device not fully initialized by bootrom/BIOS
537 */
538 #define DEFAULT_CACHELINE 32
539 #define ATH_REGCLASSIDS_MAX 10
540 #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
541 #define ATH_MAX_SW_RETRIES 10
542 #define ATH_CHAN_MAX 255
543
544 #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
545 #define ATH_RATE_DUMMY_MARKER 0
546
547 #define SC_OP_INVALID BIT(0)
548 #define SC_OP_BEACONS BIT(1)
549 #define SC_OP_RXAGGR BIT(2)
550 #define SC_OP_TXAGGR BIT(3)
551 #define SC_OP_OFFCHANNEL BIT(4)
552 #define SC_OP_PREAMBLE_SHORT BIT(5)
553 #define SC_OP_PROTECT_ENABLE BIT(6)
554 #define SC_OP_RXFLUSH BIT(7)
555 #define SC_OP_LED_ASSOCIATED BIT(8)
556 #define SC_OP_LED_ON BIT(9)
557 #define SC_OP_TSF_RESET BIT(11)
558 #define SC_OP_BT_PRIORITY_DETECTED BIT(12)
559 #define SC_OP_BT_SCAN BIT(13)
560 #define SC_OP_ANI_RUN BIT(14)
561 #define SC_OP_ENABLE_APM BIT(15)
562 #define SC_OP_PRIM_STA_VIF BIT(16)
563
564 /* Powersave flags */
565 #define PS_WAIT_FOR_BEACON BIT(0)
566 #define PS_WAIT_FOR_CAB BIT(1)
567 #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
568 #define PS_WAIT_FOR_TX_ACK BIT(3)
569 #define PS_BEACON_SYNC BIT(4)
570 #define PS_TSFOOR_SYNC BIT(5)
571
572 struct ath_rate_table;
573
574 struct ath9k_vif_iter_data {
575 const u8 *hw_macaddr; /* phy's hardware address, set
576 * before starting iteration for
577 * valid bssid mask.
578 */
579 u8 mask[ETH_ALEN]; /* bssid mask */
580 int naps; /* number of AP vifs */
581 int nmeshes; /* number of mesh vifs */
582 int nstations; /* number of station vifs */
583 int nwds; /* number of nwd vifs */
584 int nadhocs; /* number of adhoc vifs */
585 int nothers; /* number of vifs not specified above. */
586 };
587
588 struct ath_softc {
589 struct ieee80211_hw *hw;
590 struct device *dev;
591
592 int chan_idx;
593 int chan_is_ht;
594 struct survey_info *cur_survey;
595 struct survey_info survey[ATH9K_NUM_CHANNELS];
596
597 struct tasklet_struct intr_tq;
598 struct tasklet_struct bcon_tasklet;
599 struct ath_hw *sc_ah;
600 void __iomem *mem;
601 int irq;
602 spinlock_t sc_serial_rw;
603 spinlock_t sc_pm_lock;
604 spinlock_t sc_pcu_lock;
605 struct mutex mutex;
606 struct work_struct paprd_work;
607 struct work_struct hw_check_work;
608 struct completion paprd_complete;
609
610 unsigned int hw_busy_count;
611
612 u32 intrstatus;
613 u32 sc_flags; /* SC_OP_* */
614 u16 ps_flags; /* PS_* */
615 u16 curtxpow;
616 bool ps_enabled;
617 bool ps_idle;
618 short nbcnvifs;
619 short nvifs;
620 unsigned long ps_usecount;
621
622 struct ath_config config;
623 struct ath_rx rx;
624 struct ath_tx tx;
625 struct ath_beacon beacon;
626 struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
627
628 #ifdef CONFIG_MAC80211_LEDS
629 bool led_registered;
630 char led_name[32];
631 struct led_classdev led_cdev;
632 #endif
633
634 struct ath9k_hw_cal_data caldata;
635 int last_rssi;
636
637 #ifdef CONFIG_ATH9K_DEBUGFS
638 struct ath9k_debug debug;
639 spinlock_t nodes_lock;
640 struct list_head nodes; /* basically, stations */
641 unsigned int tx_complete_poll_work_seen;
642 #endif
643 struct ath_beacon_config cur_beacon_conf;
644 struct delayed_work tx_complete_work;
645 struct delayed_work hw_pll_work;
646 struct ath_btcoex btcoex;
647
648 struct ath_descdma txsdma;
649
650 struct ath_ant_comb ant_comb;
651 };
652
653 void ath9k_tasklet(unsigned long data);
654 int ath_reset(struct ath_softc *sc, bool retry_tx);
655 int ath_cabq_update(struct ath_softc *);
656
657 static inline void ath_read_cachesize(struct ath_common *common, int *csz)
658 {
659 common->bus_ops->read_cachesize(common, csz);
660 }
661
662 extern struct ieee80211_ops ath9k_ops;
663 extern int ath9k_modparam_nohwcrypt;
664 extern int led_blink;
665 extern bool is_ath9k_unloaded;
666
667 irqreturn_t ath_isr(int irq, void *dev);
668 void ath9k_init_crypto(struct ath_softc *sc);
669 int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
670 const struct ath_bus_ops *bus_ops);
671 void ath9k_deinit_device(struct ath_softc *sc);
672 void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
673 int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
674 struct ath9k_channel *hchan);
675
676 void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
677 void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
678 bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
679 bool ath9k_uses_beacons(int type);
680
681 #ifdef CONFIG_ATH9K_PCI
682 int ath_pci_init(void);
683 void ath_pci_exit(void);
684 #else
685 static inline int ath_pci_init(void) { return 0; };
686 static inline void ath_pci_exit(void) {};
687 #endif
688
689 #ifdef CONFIG_ATH9K_AHB
690 int ath_ahb_init(void);
691 void ath_ahb_exit(void);
692 #else
693 static inline int ath_ahb_init(void) { return 0; };
694 static inline void ath_ahb_exit(void) {};
695 #endif
696
697 void ath9k_ps_wakeup(struct ath_softc *sc);
698 void ath9k_ps_restore(struct ath_softc *sc);
699
700 u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
701
702 void ath_start_rfkill_poll(struct ath_softc *sc);
703 extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
704 void ath9k_calculate_iter_data(struct ieee80211_hw *hw,
705 struct ieee80211_vif *vif,
706 struct ath9k_vif_iter_data *iter_data);
707
708
709 #endif /* ATH9K_H */