dec014ea37e155a421c9224510623c4bd6e87929
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / net / ethernet / broadcom / bnx2x / bnx2x_reg.h
1 /* bnx2x_reg.h: Broadcom Everest network driver.
2 *
3 * Copyright (c) 2007-2012 Broadcom Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * The registers description starts with the register Access type followed
10 * by size in bits. For example [RW 32]. The access types are:
11 * R - Read only
12 * RC - Clear on read
13 * RW - Read/Write
14 * ST - Statistics register (clear on read)
15 * W - Write only
16 * WB - Wide bus register - the size is over 32 bits and it should be
17 * read/write in consecutive 32 bits accesses
18 * WR - Write Clear (write 1 to clear the bit)
19 *
20 */
21 #ifndef BNX2X_REG_H
22 #define BNX2X_REG_H
23
24 #define ATC_ATC_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
25 #define ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS (0x1<<2)
26 #define ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU (0x1<<5)
27 #define ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT (0x1<<3)
28 #define ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR (0x1<<4)
29 #define ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND (0x1<<1)
30 /* [RW 1] Initiate the ATC array - reset all the valid bits */
31 #define ATC_REG_ATC_INIT_ARRAY 0x1100b8
32 /* [R 1] ATC initalization done */
33 #define ATC_REG_ATC_INIT_DONE 0x1100bc
34 /* [RC 6] Interrupt register #0 read clear */
35 #define ATC_REG_ATC_INT_STS_CLR 0x1101c0
36 /* [RW 5] Parity mask register #0 read/write */
37 #define ATC_REG_ATC_PRTY_MASK 0x1101d8
38 /* [RC 5] Parity register #0 read clear */
39 #define ATC_REG_ATC_PRTY_STS_CLR 0x1101d0
40 /* [RW 19] Interrupt mask register #0 read/write */
41 #define BRB1_REG_BRB1_INT_MASK 0x60128
42 /* [R 19] Interrupt register #0 read */
43 #define BRB1_REG_BRB1_INT_STS 0x6011c
44 /* [RW 4] Parity mask register #0 read/write */
45 #define BRB1_REG_BRB1_PRTY_MASK 0x60138
46 /* [R 4] Parity register #0 read */
47 #define BRB1_REG_BRB1_PRTY_STS 0x6012c
48 /* [RC 4] Parity register #0 read clear */
49 #define BRB1_REG_BRB1_PRTY_STS_CLR 0x60130
50 /* [RW 10] At address BRB1_IND_FREE_LIST_PRS_CRDT initialize free head. At
51 * address BRB1_IND_FREE_LIST_PRS_CRDT+1 initialize free tail. At address
52 * BRB1_IND_FREE_LIST_PRS_CRDT+2 initialize parser initial credit. Warning -
53 * following reset the first rbc access to this reg must be write; there can
54 * be no more rbc writes after the first one; there can be any number of rbc
55 * read following the first write; rbc access not following these rules will
56 * result in hang condition. */
57 #define BRB1_REG_FREE_LIST_PRS_CRDT 0x60200
58 /* [RW 10] The number of free blocks below which the full signal to class 0
59 * is asserted */
60 #define BRB1_REG_FULL_0_XOFF_THRESHOLD_0 0x601d0
61 #define BRB1_REG_FULL_0_XOFF_THRESHOLD_1 0x60230
62 /* [RW 11] The number of free blocks above which the full signal to class 0
63 * is de-asserted */
64 #define BRB1_REG_FULL_0_XON_THRESHOLD_0 0x601d4
65 #define BRB1_REG_FULL_0_XON_THRESHOLD_1 0x60234
66 /* [RW 11] The number of free blocks below which the full signal to class 1
67 * is asserted */
68 #define BRB1_REG_FULL_1_XOFF_THRESHOLD_0 0x601d8
69 #define BRB1_REG_FULL_1_XOFF_THRESHOLD_1 0x60238
70 /* [RW 11] The number of free blocks above which the full signal to class 1
71 * is de-asserted */
72 #define BRB1_REG_FULL_1_XON_THRESHOLD_0 0x601dc
73 #define BRB1_REG_FULL_1_XON_THRESHOLD_1 0x6023c
74 /* [RW 11] The number of free blocks below which the full signal to the LB
75 * port is asserted */
76 #define BRB1_REG_FULL_LB_XOFF_THRESHOLD 0x601e0
77 /* [RW 10] The number of free blocks above which the full signal to the LB
78 * port is de-asserted */
79 #define BRB1_REG_FULL_LB_XON_THRESHOLD 0x601e4
80 /* [RW 10] The number of free blocks above which the High_llfc signal to
81 interface #n is de-asserted. */
82 #define BRB1_REG_HIGH_LLFC_HIGH_THRESHOLD_0 0x6014c
83 /* [RW 10] The number of free blocks below which the High_llfc signal to
84 interface #n is asserted. */
85 #define BRB1_REG_HIGH_LLFC_LOW_THRESHOLD_0 0x6013c
86 /* [RW 11] The number of blocks guarantied for the LB port */
87 #define BRB1_REG_LB_GUARANTIED 0x601ec
88 /* [RW 11] The hysteresis on the guarantied buffer space for the Lb port
89 * before signaling XON. */
90 #define BRB1_REG_LB_GUARANTIED_HYST 0x60264
91 /* [RW 24] LL RAM data. */
92 #define BRB1_REG_LL_RAM 0x61000
93 /* [RW 10] The number of free blocks above which the Low_llfc signal to
94 interface #n is de-asserted. */
95 #define BRB1_REG_LOW_LLFC_HIGH_THRESHOLD_0 0x6016c
96 /* [RW 10] The number of free blocks below which the Low_llfc signal to
97 interface #n is asserted. */
98 #define BRB1_REG_LOW_LLFC_LOW_THRESHOLD_0 0x6015c
99 /* [RW 11] The number of blocks guarantied for class 0 in MAC 0. The
100 * register is applicable only when per_class_guaranty_mode is set. */
101 #define BRB1_REG_MAC_0_CLASS_0_GUARANTIED 0x60244
102 /* [RW 11] The hysteresis on the guarantied buffer space for class 0 in MAC
103 * 1 before signaling XON. The register is applicable only when
104 * per_class_guaranty_mode is set. */
105 #define BRB1_REG_MAC_0_CLASS_0_GUARANTIED_HYST 0x60254
106 /* [RW 11] The number of blocks guarantied for class 1 in MAC 0. The
107 * register is applicable only when per_class_guaranty_mode is set. */
108 #define BRB1_REG_MAC_0_CLASS_1_GUARANTIED 0x60248
109 /* [RW 11] The hysteresis on the guarantied buffer space for class 1in MAC 0
110 * before signaling XON. The register is applicable only when
111 * per_class_guaranty_mode is set. */
112 #define BRB1_REG_MAC_0_CLASS_1_GUARANTIED_HYST 0x60258
113 /* [RW 11] The number of blocks guarantied for class 0in MAC1.The register
114 * is applicable only when per_class_guaranty_mode is set. */
115 #define BRB1_REG_MAC_1_CLASS_0_GUARANTIED 0x6024c
116 /* [RW 11] The hysteresis on the guarantied buffer space for class 0 in MAC
117 * 1 before signaling XON. The register is applicable only when
118 * per_class_guaranty_mode is set. */
119 #define BRB1_REG_MAC_1_CLASS_0_GUARANTIED_HYST 0x6025c
120 /* [RW 11] The number of blocks guarantied for class 1 in MAC 1. The
121 * register is applicable only when per_class_guaranty_mode is set. */
122 #define BRB1_REG_MAC_1_CLASS_1_GUARANTIED 0x60250
123 /* [RW 11] The hysteresis on the guarantied buffer space for class 1 in MAC
124 * 1 before signaling XON. The register is applicable only when
125 * per_class_guaranty_mode is set. */
126 #define BRB1_REG_MAC_1_CLASS_1_GUARANTIED_HYST 0x60260
127 /* [RW 11] The number of blocks guarantied for the MAC port. The register is
128 * applicable only when per_class_guaranty_mode is reset. */
129 #define BRB1_REG_MAC_GUARANTIED_0 0x601e8
130 #define BRB1_REG_MAC_GUARANTIED_1 0x60240
131 /* [R 24] The number of full blocks. */
132 #define BRB1_REG_NUM_OF_FULL_BLOCKS 0x60090
133 /* [ST 32] The number of cycles that the write_full signal towards MAC #0
134 was asserted. */
135 #define BRB1_REG_NUM_OF_FULL_CYCLES_0 0x600c8
136 #define BRB1_REG_NUM_OF_FULL_CYCLES_1 0x600cc
137 #define BRB1_REG_NUM_OF_FULL_CYCLES_4 0x600d8
138 /* [ST 32] The number of cycles that the pause signal towards MAC #0 was
139 asserted. */
140 #define BRB1_REG_NUM_OF_PAUSE_CYCLES_0 0x600b8
141 #define BRB1_REG_NUM_OF_PAUSE_CYCLES_1 0x600bc
142 /* [RW 10] The number of free blocks below which the pause signal to class 0
143 * is asserted */
144 #define BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0 0x601c0
145 #define BRB1_REG_PAUSE_0_XOFF_THRESHOLD_1 0x60220
146 /* [RW 11] The number of free blocks above which the pause signal to class 0
147 * is de-asserted */
148 #define BRB1_REG_PAUSE_0_XON_THRESHOLD_0 0x601c4
149 #define BRB1_REG_PAUSE_0_XON_THRESHOLD_1 0x60224
150 /* [RW 11] The number of free blocks below which the pause signal to class 1
151 * is asserted */
152 #define BRB1_REG_PAUSE_1_XOFF_THRESHOLD_0 0x601c8
153 #define BRB1_REG_PAUSE_1_XOFF_THRESHOLD_1 0x60228
154 /* [RW 11] The number of free blocks above which the pause signal to class 1
155 * is de-asserted */
156 #define BRB1_REG_PAUSE_1_XON_THRESHOLD_0 0x601cc
157 #define BRB1_REG_PAUSE_1_XON_THRESHOLD_1 0x6022c
158 /* [RW 10] Write client 0: De-assert pause threshold. Not Functional */
159 #define BRB1_REG_PAUSE_HIGH_THRESHOLD_0 0x60078
160 #define BRB1_REG_PAUSE_HIGH_THRESHOLD_1 0x6007c
161 /* [RW 10] Write client 0: Assert pause threshold. */
162 #define BRB1_REG_PAUSE_LOW_THRESHOLD_0 0x60068
163 /* [RW 1] Indicates if to use per-class guaranty mode (new mode) or per-MAC
164 * guaranty mode (backwards-compatible mode). 0=per-MAC guaranty mode (BC
165 * mode). 1=per-class guaranty mode (new mode). */
166 #define BRB1_REG_PER_CLASS_GUARANTY_MODE 0x60268
167 /* [R 24] The number of full blocks occpied by port. */
168 #define BRB1_REG_PORT_NUM_OCC_BLOCKS_0 0x60094
169 /* [RW 1] Reset the design by software. */
170 #define BRB1_REG_SOFT_RESET 0x600dc
171 /* [R 5] Used to read the value of the XX protection CAM occupancy counter. */
172 #define CCM_REG_CAM_OCCUP 0xd0188
173 /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
174 acknowledge output is deasserted; all other signals are treated as usual;
175 if 1 - normal activity. */
176 #define CCM_REG_CCM_CFC_IFEN 0xd003c
177 /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
178 disregarded; valid is deasserted; all other signals are treated as usual;
179 if 1 - normal activity. */
180 #define CCM_REG_CCM_CQM_IFEN 0xd000c
181 /* [RW 1] If set the Q index; received from the QM is inserted to event ID.
182 Otherwise 0 is inserted. */
183 #define CCM_REG_CCM_CQM_USE_Q 0xd00c0
184 /* [RW 11] Interrupt mask register #0 read/write */
185 #define CCM_REG_CCM_INT_MASK 0xd01e4
186 /* [R 11] Interrupt register #0 read */
187 #define CCM_REG_CCM_INT_STS 0xd01d8
188 /* [RW 27] Parity mask register #0 read/write */
189 #define CCM_REG_CCM_PRTY_MASK 0xd01f4
190 /* [R 27] Parity register #0 read */
191 #define CCM_REG_CCM_PRTY_STS 0xd01e8
192 /* [RC 27] Parity register #0 read clear */
193 #define CCM_REG_CCM_PRTY_STS_CLR 0xd01ec
194 /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
195 REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
196 Is used to determine the number of the AG context REG-pairs written back;
197 when the input message Reg1WbFlg isn't set. */
198 #define CCM_REG_CCM_REG0_SZ 0xd00c4
199 /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
200 disregarded; valid is deasserted; all other signals are treated as usual;
201 if 1 - normal activity. */
202 #define CCM_REG_CCM_STORM0_IFEN 0xd0004
203 /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
204 disregarded; valid is deasserted; all other signals are treated as usual;
205 if 1 - normal activity. */
206 #define CCM_REG_CCM_STORM1_IFEN 0xd0008
207 /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
208 disregarded; valid output is deasserted; all other signals are treated as
209 usual; if 1 - normal activity. */
210 #define CCM_REG_CDU_AG_RD_IFEN 0xd0030
211 /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
212 are disregarded; all other signals are treated as usual; if 1 - normal
213 activity. */
214 #define CCM_REG_CDU_AG_WR_IFEN 0xd002c
215 /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
216 disregarded; valid output is deasserted; all other signals are treated as
217 usual; if 1 - normal activity. */
218 #define CCM_REG_CDU_SM_RD_IFEN 0xd0038
219 /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
220 input is disregarded; all other signals are treated as usual; if 1 -
221 normal activity. */
222 #define CCM_REG_CDU_SM_WR_IFEN 0xd0034
223 /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
224 the initial credit value; read returns the current value of the credit
225 counter. Must be initialized to 1 at start-up. */
226 #define CCM_REG_CFC_INIT_CRD 0xd0204
227 /* [RW 2] Auxiliary counter flag Q number 1. */
228 #define CCM_REG_CNT_AUX1_Q 0xd00c8
229 /* [RW 2] Auxiliary counter flag Q number 2. */
230 #define CCM_REG_CNT_AUX2_Q 0xd00cc
231 /* [RW 28] The CM header value for QM request (primary). */
232 #define CCM_REG_CQM_CCM_HDR_P 0xd008c
233 /* [RW 28] The CM header value for QM request (secondary). */
234 #define CCM_REG_CQM_CCM_HDR_S 0xd0090
235 /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
236 acknowledge output is deasserted; all other signals are treated as usual;
237 if 1 - normal activity. */
238 #define CCM_REG_CQM_CCM_IFEN 0xd0014
239 /* [RW 6] QM output initial credit. Max credit available - 32. Write writes
240 the initial credit value; read returns the current value of the credit
241 counter. Must be initialized to 32 at start-up. */
242 #define CCM_REG_CQM_INIT_CRD 0xd020c
243 /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
244 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
245 prioritised); 2 stands for weight 2; tc. */
246 #define CCM_REG_CQM_P_WEIGHT 0xd00b8
247 /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
248 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
249 prioritised); 2 stands for weight 2; tc. */
250 #define CCM_REG_CQM_S_WEIGHT 0xd00bc
251 /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
252 acknowledge output is deasserted; all other signals are treated as usual;
253 if 1 - normal activity. */
254 #define CCM_REG_CSDM_IFEN 0xd0018
255 /* [RC 1] Set when the message length mismatch (relative to last indication)
256 at the SDM interface is detected. */
257 #define CCM_REG_CSDM_LENGTH_MIS 0xd0170
258 /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
259 weight 8 (the most prioritised); 1 stands for weight 1(least
260 prioritised); 2 stands for weight 2; tc. */
261 #define CCM_REG_CSDM_WEIGHT 0xd00b4
262 /* [RW 28] The CM header for QM formatting in case of an error in the QM
263 inputs. */
264 #define CCM_REG_ERR_CCM_HDR 0xd0094
265 /* [RW 8] The Event ID in case the input message ErrorFlg is set. */
266 #define CCM_REG_ERR_EVNT_ID 0xd0098
267 /* [RW 8] FIC0 output initial credit. Max credit available - 255. Write
268 writes the initial credit value; read returns the current value of the
269 credit counter. Must be initialized to 64 at start-up. */
270 #define CCM_REG_FIC0_INIT_CRD 0xd0210
271 /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
272 writes the initial credit value; read returns the current value of the
273 credit counter. Must be initialized to 64 at start-up. */
274 #define CCM_REG_FIC1_INIT_CRD 0xd0214
275 /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
276 - strict priority defined by ~ccm_registers_gr_ag_pr.gr_ag_pr;
277 ~ccm_registers_gr_ld0_pr.gr_ld0_pr and
278 ~ccm_registers_gr_ld1_pr.gr_ld1_pr. Groups are according to channels and
279 outputs to STORM: aggregation; load FIC0; load FIC1 and store. */
280 #define CCM_REG_GR_ARB_TYPE 0xd015c
281 /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
282 highest priority is 3. It is supposed; that the Store channel priority is
283 the compliment to 4 of the rest priorities - Aggregation channel; Load
284 (FIC0) channel and Load (FIC1). */
285 #define CCM_REG_GR_LD0_PR 0xd0164
286 /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
287 highest priority is 3. It is supposed; that the Store channel priority is
288 the compliment to 4 of the rest priorities - Aggregation channel; Load
289 (FIC0) channel and Load (FIC1). */
290 #define CCM_REG_GR_LD1_PR 0xd0168
291 /* [RW 2] General flags index. */
292 #define CCM_REG_INV_DONE_Q 0xd0108
293 /* [RW 4] The number of double REG-pairs(128 bits); loaded from the STORM
294 context and sent to STORM; for a specific connection type. The double
295 REG-pairs are used in order to align to STORM context row size of 128
296 bits. The offset of these data in the STORM context is always 0. Index
297 _(0..15) stands for the connection type (one of 16). */
298 #define CCM_REG_N_SM_CTX_LD_0 0xd004c
299 #define CCM_REG_N_SM_CTX_LD_1 0xd0050
300 #define CCM_REG_N_SM_CTX_LD_2 0xd0054
301 #define CCM_REG_N_SM_CTX_LD_3 0xd0058
302 #define CCM_REG_N_SM_CTX_LD_4 0xd005c
303 /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
304 acknowledge output is deasserted; all other signals are treated as usual;
305 if 1 - normal activity. */
306 #define CCM_REG_PBF_IFEN 0xd0028
307 /* [RC 1] Set when the message length mismatch (relative to last indication)
308 at the pbf interface is detected. */
309 #define CCM_REG_PBF_LENGTH_MIS 0xd0180
310 /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
311 weight 8 (the most prioritised); 1 stands for weight 1(least
312 prioritised); 2 stands for weight 2; tc. */
313 #define CCM_REG_PBF_WEIGHT 0xd00ac
314 #define CCM_REG_PHYS_QNUM1_0 0xd0134
315 #define CCM_REG_PHYS_QNUM1_1 0xd0138
316 #define CCM_REG_PHYS_QNUM2_0 0xd013c
317 #define CCM_REG_PHYS_QNUM2_1 0xd0140
318 #define CCM_REG_PHYS_QNUM3_0 0xd0144
319 #define CCM_REG_PHYS_QNUM3_1 0xd0148
320 #define CCM_REG_QOS_PHYS_QNUM0_0 0xd0114
321 #define CCM_REG_QOS_PHYS_QNUM0_1 0xd0118
322 #define CCM_REG_QOS_PHYS_QNUM1_0 0xd011c
323 #define CCM_REG_QOS_PHYS_QNUM1_1 0xd0120
324 #define CCM_REG_QOS_PHYS_QNUM2_0 0xd0124
325 #define CCM_REG_QOS_PHYS_QNUM2_1 0xd0128
326 #define CCM_REG_QOS_PHYS_QNUM3_0 0xd012c
327 #define CCM_REG_QOS_PHYS_QNUM3_1 0xd0130
328 /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
329 disregarded; acknowledge output is deasserted; all other signals are
330 treated as usual; if 1 - normal activity. */
331 #define CCM_REG_STORM_CCM_IFEN 0xd0010
332 /* [RC 1] Set when the message length mismatch (relative to last indication)
333 at the STORM interface is detected. */
334 #define CCM_REG_STORM_LENGTH_MIS 0xd016c
335 /* [RW 3] The weight of the STORM input in the WRR (Weighted Round robin)
336 mechanism. 0 stands for weight 8 (the most prioritised); 1 stands for
337 weight 1(least prioritised); 2 stands for weight 2 (more prioritised);
338 tc. */
339 #define CCM_REG_STORM_WEIGHT 0xd009c
340 /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
341 disregarded; acknowledge output is deasserted; all other signals are
342 treated as usual; if 1 - normal activity. */
343 #define CCM_REG_TSEM_IFEN 0xd001c
344 /* [RC 1] Set when the message length mismatch (relative to last indication)
345 at the tsem interface is detected. */
346 #define CCM_REG_TSEM_LENGTH_MIS 0xd0174
347 /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
348 weight 8 (the most prioritised); 1 stands for weight 1(least
349 prioritised); 2 stands for weight 2; tc. */
350 #define CCM_REG_TSEM_WEIGHT 0xd00a0
351 /* [RW 1] Input usem Interface enable. If 0 - the valid input is
352 disregarded; acknowledge output is deasserted; all other signals are
353 treated as usual; if 1 - normal activity. */
354 #define CCM_REG_USEM_IFEN 0xd0024
355 /* [RC 1] Set when message length mismatch (relative to last indication) at
356 the usem interface is detected. */
357 #define CCM_REG_USEM_LENGTH_MIS 0xd017c
358 /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
359 weight 8 (the most prioritised); 1 stands for weight 1(least
360 prioritised); 2 stands for weight 2; tc. */
361 #define CCM_REG_USEM_WEIGHT 0xd00a8
362 /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
363 disregarded; acknowledge output is deasserted; all other signals are
364 treated as usual; if 1 - normal activity. */
365 #define CCM_REG_XSEM_IFEN 0xd0020
366 /* [RC 1] Set when the message length mismatch (relative to last indication)
367 at the xsem interface is detected. */
368 #define CCM_REG_XSEM_LENGTH_MIS 0xd0178
369 /* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
370 weight 8 (the most prioritised); 1 stands for weight 1(least
371 prioritised); 2 stands for weight 2; tc. */
372 #define CCM_REG_XSEM_WEIGHT 0xd00a4
373 /* [RW 19] Indirect access to the descriptor table of the XX protection
374 mechanism. The fields are: [5:0] - message length; [12:6] - message
375 pointer; 18:13] - next pointer. */
376 #define CCM_REG_XX_DESCR_TABLE 0xd0300
377 #define CCM_REG_XX_DESCR_TABLE_SIZE 24
378 /* [R 7] Used to read the value of XX protection Free counter. */
379 #define CCM_REG_XX_FREE 0xd0184
380 /* [RW 6] Initial value for the credit counter; responsible for fulfilling
381 of the Input Stage XX protection buffer by the XX protection pending
382 messages. Max credit available - 127. Write writes the initial credit
383 value; read returns the current value of the credit counter. Must be
384 initialized to maximum XX protected message size - 2 at start-up. */
385 #define CCM_REG_XX_INIT_CRD 0xd0220
386 /* [RW 7] The maximum number of pending messages; which may be stored in XX
387 protection. At read the ~ccm_registers_xx_free.xx_free counter is read.
388 At write comprises the start value of the ~ccm_registers_xx_free.xx_free
389 counter. */
390 #define CCM_REG_XX_MSG_NUM 0xd0224
391 /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
392 #define CCM_REG_XX_OVFL_EVNT_ID 0xd0044
393 /* [RW 18] Indirect access to the XX table of the XX protection mechanism.
394 The fields are: [5:0] - tail pointer; 11:6] - Link List size; 17:12] -
395 header pointer. */
396 #define CCM_REG_XX_TABLE 0xd0280
397 #define CDU_REG_CDU_CHK_MASK0 0x101000
398 #define CDU_REG_CDU_CHK_MASK1 0x101004
399 #define CDU_REG_CDU_CONTROL0 0x101008
400 #define CDU_REG_CDU_DEBUG 0x101010
401 #define CDU_REG_CDU_GLOBAL_PARAMS 0x101020
402 /* [RW 7] Interrupt mask register #0 read/write */
403 #define CDU_REG_CDU_INT_MASK 0x10103c
404 /* [R 7] Interrupt register #0 read */
405 #define CDU_REG_CDU_INT_STS 0x101030
406 /* [RW 5] Parity mask register #0 read/write */
407 #define CDU_REG_CDU_PRTY_MASK 0x10104c
408 /* [R 5] Parity register #0 read */
409 #define CDU_REG_CDU_PRTY_STS 0x101040
410 /* [RC 5] Parity register #0 read clear */
411 #define CDU_REG_CDU_PRTY_STS_CLR 0x101044
412 /* [RC 32] logging of error data in case of a CDU load error:
413 {expected_cid[15:0]; xpected_type[2:0]; xpected_region[2:0]; ctive_error;
414 ype_error; ctual_active; ctual_compressed_context}; */
415 #define CDU_REG_ERROR_DATA 0x101014
416 /* [WB 216] L1TT ram access. each entry has the following format :
417 {mrege_regions[7:0]; ffset12[5:0]...offset0[5:0];
418 ength12[5:0]...length0[5:0]; d12[3:0]...id0[3:0]} */
419 #define CDU_REG_L1TT 0x101800
420 /* [WB 24] MATT ram access. each entry has the following
421 format:{RegionLength[11:0]; egionOffset[11:0]} */
422 #define CDU_REG_MATT 0x101100
423 /* [RW 1] when this bit is set the CDU operates in e1hmf mode */
424 #define CDU_REG_MF_MODE 0x101050
425 /* [R 1] indication the initializing the activity counter by the hardware
426 was done. */
427 #define CFC_REG_AC_INIT_DONE 0x104078
428 /* [RW 13] activity counter ram access */
429 #define CFC_REG_ACTIVITY_COUNTER 0x104400
430 #define CFC_REG_ACTIVITY_COUNTER_SIZE 256
431 /* [R 1] indication the initializing the cams by the hardware was done. */
432 #define CFC_REG_CAM_INIT_DONE 0x10407c
433 /* [RW 2] Interrupt mask register #0 read/write */
434 #define CFC_REG_CFC_INT_MASK 0x104108
435 /* [R 2] Interrupt register #0 read */
436 #define CFC_REG_CFC_INT_STS 0x1040fc
437 /* [RC 2] Interrupt register #0 read clear */
438 #define CFC_REG_CFC_INT_STS_CLR 0x104100
439 /* [RW 4] Parity mask register #0 read/write */
440 #define CFC_REG_CFC_PRTY_MASK 0x104118
441 /* [R 4] Parity register #0 read */
442 #define CFC_REG_CFC_PRTY_STS 0x10410c
443 /* [RC 4] Parity register #0 read clear */
444 #define CFC_REG_CFC_PRTY_STS_CLR 0x104110
445 /* [RW 21] CID cam access (21:1 - Data; alid - 0) */
446 #define CFC_REG_CID_CAM 0x104800
447 #define CFC_REG_CONTROL0 0x104028
448 #define CFC_REG_DEBUG0 0x104050
449 /* [RW 14] indicates per error (in #cfc_registers_cfc_error_vector.cfc_error
450 vector) whether the cfc should be disabled upon it */
451 #define CFC_REG_DISABLE_ON_ERROR 0x104044
452 /* [RC 14] CFC error vector. when the CFC detects an internal error it will
453 set one of these bits. the bit description can be found in CFC
454 specifications */
455 #define CFC_REG_ERROR_VECTOR 0x10403c
456 /* [WB 93] LCID info ram access */
457 #define CFC_REG_INFO_RAM 0x105000
458 #define CFC_REG_INFO_RAM_SIZE 1024
459 #define CFC_REG_INIT_REG 0x10404c
460 #define CFC_REG_INTERFACES 0x104058
461 /* [RW 24] {weight_load_client7[2:0] to weight_load_client0[2:0]}. this
462 field allows changing the priorities of the weighted-round-robin arbiter
463 which selects which CFC load client should be served next */
464 #define CFC_REG_LCREQ_WEIGHTS 0x104084
465 /* [RW 16] Link List ram access; data = {prev_lcid; ext_lcid} */
466 #define CFC_REG_LINK_LIST 0x104c00
467 #define CFC_REG_LINK_LIST_SIZE 256
468 /* [R 1] indication the initializing the link list by the hardware was done. */
469 #define CFC_REG_LL_INIT_DONE 0x104074
470 /* [R 9] Number of allocated LCIDs which are at empty state */
471 #define CFC_REG_NUM_LCIDS_ALLOC 0x104020
472 /* [R 9] Number of Arriving LCIDs in Link List Block */
473 #define CFC_REG_NUM_LCIDS_ARRIVING 0x104004
474 #define CFC_REG_NUM_LCIDS_INSIDE_PF 0x104120
475 /* [R 9] Number of Leaving LCIDs in Link List Block */
476 #define CFC_REG_NUM_LCIDS_LEAVING 0x104018
477 #define CFC_REG_WEAK_ENABLE_PF 0x104124
478 /* [RW 8] The event id for aggregated interrupt 0 */
479 #define CSDM_REG_AGG_INT_EVENT_0 0xc2038
480 #define CSDM_REG_AGG_INT_EVENT_10 0xc2060
481 #define CSDM_REG_AGG_INT_EVENT_11 0xc2064
482 #define CSDM_REG_AGG_INT_EVENT_12 0xc2068
483 #define CSDM_REG_AGG_INT_EVENT_13 0xc206c
484 #define CSDM_REG_AGG_INT_EVENT_14 0xc2070
485 #define CSDM_REG_AGG_INT_EVENT_15 0xc2074
486 #define CSDM_REG_AGG_INT_EVENT_16 0xc2078
487 #define CSDM_REG_AGG_INT_EVENT_2 0xc2040
488 #define CSDM_REG_AGG_INT_EVENT_3 0xc2044
489 #define CSDM_REG_AGG_INT_EVENT_4 0xc2048
490 #define CSDM_REG_AGG_INT_EVENT_5 0xc204c
491 #define CSDM_REG_AGG_INT_EVENT_6 0xc2050
492 #define CSDM_REG_AGG_INT_EVENT_7 0xc2054
493 #define CSDM_REG_AGG_INT_EVENT_8 0xc2058
494 #define CSDM_REG_AGG_INT_EVENT_9 0xc205c
495 /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
496 or auto-mask-mode (1) */
497 #define CSDM_REG_AGG_INT_MODE_10 0xc21e0
498 #define CSDM_REG_AGG_INT_MODE_11 0xc21e4
499 #define CSDM_REG_AGG_INT_MODE_12 0xc21e8
500 #define CSDM_REG_AGG_INT_MODE_13 0xc21ec
501 #define CSDM_REG_AGG_INT_MODE_14 0xc21f0
502 #define CSDM_REG_AGG_INT_MODE_15 0xc21f4
503 #define CSDM_REG_AGG_INT_MODE_16 0xc21f8
504 #define CSDM_REG_AGG_INT_MODE_6 0xc21d0
505 #define CSDM_REG_AGG_INT_MODE_7 0xc21d4
506 #define CSDM_REG_AGG_INT_MODE_8 0xc21d8
507 #define CSDM_REG_AGG_INT_MODE_9 0xc21dc
508 /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
509 #define CSDM_REG_CFC_RSP_START_ADDR 0xc2008
510 /* [RW 16] The maximum value of the completion counter #0 */
511 #define CSDM_REG_CMP_COUNTER_MAX0 0xc201c
512 /* [RW 16] The maximum value of the completion counter #1 */
513 #define CSDM_REG_CMP_COUNTER_MAX1 0xc2020
514 /* [RW 16] The maximum value of the completion counter #2 */
515 #define CSDM_REG_CMP_COUNTER_MAX2 0xc2024
516 /* [RW 16] The maximum value of the completion counter #3 */
517 #define CSDM_REG_CMP_COUNTER_MAX3 0xc2028
518 /* [RW 13] The start address in the internal RAM for the completion
519 counters. */
520 #define CSDM_REG_CMP_COUNTER_START_ADDR 0xc200c
521 /* [RW 32] Interrupt mask register #0 read/write */
522 #define CSDM_REG_CSDM_INT_MASK_0 0xc229c
523 #define CSDM_REG_CSDM_INT_MASK_1 0xc22ac
524 /* [R 32] Interrupt register #0 read */
525 #define CSDM_REG_CSDM_INT_STS_0 0xc2290
526 #define CSDM_REG_CSDM_INT_STS_1 0xc22a0
527 /* [RW 11] Parity mask register #0 read/write */
528 #define CSDM_REG_CSDM_PRTY_MASK 0xc22bc
529 /* [R 11] Parity register #0 read */
530 #define CSDM_REG_CSDM_PRTY_STS 0xc22b0
531 /* [RC 11] Parity register #0 read clear */
532 #define CSDM_REG_CSDM_PRTY_STS_CLR 0xc22b4
533 #define CSDM_REG_ENABLE_IN1 0xc2238
534 #define CSDM_REG_ENABLE_IN2 0xc223c
535 #define CSDM_REG_ENABLE_OUT1 0xc2240
536 #define CSDM_REG_ENABLE_OUT2 0xc2244
537 /* [RW 4] The initial number of messages that can be sent to the pxp control
538 interface without receiving any ACK. */
539 #define CSDM_REG_INIT_CREDIT_PXP_CTRL 0xc24bc
540 /* [ST 32] The number of ACK after placement messages received */
541 #define CSDM_REG_NUM_OF_ACK_AFTER_PLACE 0xc227c
542 /* [ST 32] The number of packet end messages received from the parser */
543 #define CSDM_REG_NUM_OF_PKT_END_MSG 0xc2274
544 /* [ST 32] The number of requests received from the pxp async if */
545 #define CSDM_REG_NUM_OF_PXP_ASYNC_REQ 0xc2278
546 /* [ST 32] The number of commands received in queue 0 */
547 #define CSDM_REG_NUM_OF_Q0_CMD 0xc2248
548 /* [ST 32] The number of commands received in queue 10 */
549 #define CSDM_REG_NUM_OF_Q10_CMD 0xc226c
550 /* [ST 32] The number of commands received in queue 11 */
551 #define CSDM_REG_NUM_OF_Q11_CMD 0xc2270
552 /* [ST 32] The number of commands received in queue 1 */
553 #define CSDM_REG_NUM_OF_Q1_CMD 0xc224c
554 /* [ST 32] The number of commands received in queue 3 */
555 #define CSDM_REG_NUM_OF_Q3_CMD 0xc2250
556 /* [ST 32] The number of commands received in queue 4 */
557 #define CSDM_REG_NUM_OF_Q4_CMD 0xc2254
558 /* [ST 32] The number of commands received in queue 5 */
559 #define CSDM_REG_NUM_OF_Q5_CMD 0xc2258
560 /* [ST 32] The number of commands received in queue 6 */
561 #define CSDM_REG_NUM_OF_Q6_CMD 0xc225c
562 /* [ST 32] The number of commands received in queue 7 */
563 #define CSDM_REG_NUM_OF_Q7_CMD 0xc2260
564 /* [ST 32] The number of commands received in queue 8 */
565 #define CSDM_REG_NUM_OF_Q8_CMD 0xc2264
566 /* [ST 32] The number of commands received in queue 9 */
567 #define CSDM_REG_NUM_OF_Q9_CMD 0xc2268
568 /* [RW 13] The start address in the internal RAM for queue counters */
569 #define CSDM_REG_Q_COUNTER_START_ADDR 0xc2010
570 /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
571 #define CSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0xc2548
572 /* [R 1] parser fifo empty in sdm_sync block */
573 #define CSDM_REG_SYNC_PARSER_EMPTY 0xc2550
574 /* [R 1] parser serial fifo empty in sdm_sync block */
575 #define CSDM_REG_SYNC_SYNC_EMPTY 0xc2558
576 /* [RW 32] Tick for timer counter. Applicable only when
577 ~csdm_registers_timer_tick_enable.timer_tick_enable =1 */
578 #define CSDM_REG_TIMER_TICK 0xc2000
579 /* [RW 5] The number of time_slots in the arbitration cycle */
580 #define CSEM_REG_ARB_CYCLE_SIZE 0x200034
581 /* [RW 3] The source that is associated with arbitration element 0. Source
582 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
583 sleeping thread with priority 1; 4- sleeping thread with priority 2 */
584 #define CSEM_REG_ARB_ELEMENT0 0x200020
585 /* [RW 3] The source that is associated with arbitration element 1. Source
586 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
587 sleeping thread with priority 1; 4- sleeping thread with priority 2.
588 Could not be equal to register ~csem_registers_arb_element0.arb_element0 */
589 #define CSEM_REG_ARB_ELEMENT1 0x200024
590 /* [RW 3] The source that is associated with arbitration element 2. Source
591 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
592 sleeping thread with priority 1; 4- sleeping thread with priority 2.
593 Could not be equal to register ~csem_registers_arb_element0.arb_element0
594 and ~csem_registers_arb_element1.arb_element1 */
595 #define CSEM_REG_ARB_ELEMENT2 0x200028
596 /* [RW 3] The source that is associated with arbitration element 3. Source
597 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
598 sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
599 not be equal to register ~csem_registers_arb_element0.arb_element0 and
600 ~csem_registers_arb_element1.arb_element1 and
601 ~csem_registers_arb_element2.arb_element2 */
602 #define CSEM_REG_ARB_ELEMENT3 0x20002c
603 /* [RW 3] The source that is associated with arbitration element 4. Source
604 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
605 sleeping thread with priority 1; 4- sleeping thread with priority 2.
606 Could not be equal to register ~csem_registers_arb_element0.arb_element0
607 and ~csem_registers_arb_element1.arb_element1 and
608 ~csem_registers_arb_element2.arb_element2 and
609 ~csem_registers_arb_element3.arb_element3 */
610 #define CSEM_REG_ARB_ELEMENT4 0x200030
611 /* [RW 32] Interrupt mask register #0 read/write */
612 #define CSEM_REG_CSEM_INT_MASK_0 0x200110
613 #define CSEM_REG_CSEM_INT_MASK_1 0x200120
614 /* [R 32] Interrupt register #0 read */
615 #define CSEM_REG_CSEM_INT_STS_0 0x200104
616 #define CSEM_REG_CSEM_INT_STS_1 0x200114
617 /* [RW 32] Parity mask register #0 read/write */
618 #define CSEM_REG_CSEM_PRTY_MASK_0 0x200130
619 #define CSEM_REG_CSEM_PRTY_MASK_1 0x200140
620 /* [R 32] Parity register #0 read */
621 #define CSEM_REG_CSEM_PRTY_STS_0 0x200124
622 #define CSEM_REG_CSEM_PRTY_STS_1 0x200134
623 /* [RC 32] Parity register #0 read clear */
624 #define CSEM_REG_CSEM_PRTY_STS_CLR_0 0x200128
625 #define CSEM_REG_CSEM_PRTY_STS_CLR_1 0x200138
626 #define CSEM_REG_ENABLE_IN 0x2000a4
627 #define CSEM_REG_ENABLE_OUT 0x2000a8
628 /* [RW 32] This address space contains all registers and memories that are
629 placed in SEM_FAST block. The SEM_FAST registers are described in
630 appendix B. In order to access the sem_fast registers the base address
631 ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
632 #define CSEM_REG_FAST_MEMORY 0x220000
633 /* [RW 1] Disables input messages from FIC0 May be updated during run_time
634 by the microcode */
635 #define CSEM_REG_FIC0_DISABLE 0x200224
636 /* [RW 1] Disables input messages from FIC1 May be updated during run_time
637 by the microcode */
638 #define CSEM_REG_FIC1_DISABLE 0x200234
639 /* [RW 15] Interrupt table Read and write access to it is not possible in
640 the middle of the work */
641 #define CSEM_REG_INT_TABLE 0x200400
642 /* [ST 24] Statistics register. The number of messages that entered through
643 FIC0 */
644 #define CSEM_REG_MSG_NUM_FIC0 0x200000
645 /* [ST 24] Statistics register. The number of messages that entered through
646 FIC1 */
647 #define CSEM_REG_MSG_NUM_FIC1 0x200004
648 /* [ST 24] Statistics register. The number of messages that were sent to
649 FOC0 */
650 #define CSEM_REG_MSG_NUM_FOC0 0x200008
651 /* [ST 24] Statistics register. The number of messages that were sent to
652 FOC1 */
653 #define CSEM_REG_MSG_NUM_FOC1 0x20000c
654 /* [ST 24] Statistics register. The number of messages that were sent to
655 FOC2 */
656 #define CSEM_REG_MSG_NUM_FOC2 0x200010
657 /* [ST 24] Statistics register. The number of messages that were sent to
658 FOC3 */
659 #define CSEM_REG_MSG_NUM_FOC3 0x200014
660 /* [RW 1] Disables input messages from the passive buffer May be updated
661 during run_time by the microcode */
662 #define CSEM_REG_PAS_DISABLE 0x20024c
663 /* [WB 128] Debug only. Passive buffer memory */
664 #define CSEM_REG_PASSIVE_BUFFER 0x202000
665 /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
666 #define CSEM_REG_PRAM 0x240000
667 /* [R 16] Valid sleeping threads indication have bit per thread */
668 #define CSEM_REG_SLEEP_THREADS_VALID 0x20026c
669 /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
670 #define CSEM_REG_SLOW_EXT_STORE_EMPTY 0x2002a0
671 /* [RW 16] List of free threads . There is a bit per thread. */
672 #define CSEM_REG_THREADS_LIST 0x2002e4
673 /* [RW 3] The arbitration scheme of time_slot 0 */
674 #define CSEM_REG_TS_0_AS 0x200038
675 /* [RW 3] The arbitration scheme of time_slot 10 */
676 #define CSEM_REG_TS_10_AS 0x200060
677 /* [RW 3] The arbitration scheme of time_slot 11 */
678 #define CSEM_REG_TS_11_AS 0x200064
679 /* [RW 3] The arbitration scheme of time_slot 12 */
680 #define CSEM_REG_TS_12_AS 0x200068
681 /* [RW 3] The arbitration scheme of time_slot 13 */
682 #define CSEM_REG_TS_13_AS 0x20006c
683 /* [RW 3] The arbitration scheme of time_slot 14 */
684 #define CSEM_REG_TS_14_AS 0x200070
685 /* [RW 3] The arbitration scheme of time_slot 15 */
686 #define CSEM_REG_TS_15_AS 0x200074
687 /* [RW 3] The arbitration scheme of time_slot 16 */
688 #define CSEM_REG_TS_16_AS 0x200078
689 /* [RW 3] The arbitration scheme of time_slot 17 */
690 #define CSEM_REG_TS_17_AS 0x20007c
691 /* [RW 3] The arbitration scheme of time_slot 18 */
692 #define CSEM_REG_TS_18_AS 0x200080
693 /* [RW 3] The arbitration scheme of time_slot 1 */
694 #define CSEM_REG_TS_1_AS 0x20003c
695 /* [RW 3] The arbitration scheme of time_slot 2 */
696 #define CSEM_REG_TS_2_AS 0x200040
697 /* [RW 3] The arbitration scheme of time_slot 3 */
698 #define CSEM_REG_TS_3_AS 0x200044
699 /* [RW 3] The arbitration scheme of time_slot 4 */
700 #define CSEM_REG_TS_4_AS 0x200048
701 /* [RW 3] The arbitration scheme of time_slot 5 */
702 #define CSEM_REG_TS_5_AS 0x20004c
703 /* [RW 3] The arbitration scheme of time_slot 6 */
704 #define CSEM_REG_TS_6_AS 0x200050
705 /* [RW 3] The arbitration scheme of time_slot 7 */
706 #define CSEM_REG_TS_7_AS 0x200054
707 /* [RW 3] The arbitration scheme of time_slot 8 */
708 #define CSEM_REG_TS_8_AS 0x200058
709 /* [RW 3] The arbitration scheme of time_slot 9 */
710 #define CSEM_REG_TS_9_AS 0x20005c
711 /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
712 * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
713 #define CSEM_REG_VFPF_ERR_NUM 0x200380
714 /* [RW 1] Parity mask register #0 read/write */
715 #define DBG_REG_DBG_PRTY_MASK 0xc0a8
716 /* [R 1] Parity register #0 read */
717 #define DBG_REG_DBG_PRTY_STS 0xc09c
718 /* [RC 1] Parity register #0 read clear */
719 #define DBG_REG_DBG_PRTY_STS_CLR 0xc0a0
720 /* [RW 1] When set the DMAE will process the commands as in E1.5. 1.The
721 * function that is used is always SRC-PCI; 2.VF_Valid = 0; 3.VFID=0;
722 * 4.Completion function=0; 5.Error handling=0 */
723 #define DMAE_REG_BACKWARD_COMP_EN 0x10207c
724 /* [RW 32] Commands memory. The address to command X; row Y is to calculated
725 as 14*X+Y. */
726 #define DMAE_REG_CMD_MEM 0x102400
727 #define DMAE_REG_CMD_MEM_SIZE 224
728 /* [RW 1] If 0 - the CRC-16c initial value is all zeroes; if 1 - the CRC-16c
729 initial value is all ones. */
730 #define DMAE_REG_CRC16C_INIT 0x10201c
731 /* [RW 1] If 0 - the CRC-16 T10 initial value is all zeroes; if 1 - the
732 CRC-16 T10 initial value is all ones. */
733 #define DMAE_REG_CRC16T10_INIT 0x102020
734 /* [RW 2] Interrupt mask register #0 read/write */
735 #define DMAE_REG_DMAE_INT_MASK 0x102054
736 /* [RW 4] Parity mask register #0 read/write */
737 #define DMAE_REG_DMAE_PRTY_MASK 0x102064
738 /* [R 4] Parity register #0 read */
739 #define DMAE_REG_DMAE_PRTY_STS 0x102058
740 /* [RC 4] Parity register #0 read clear */
741 #define DMAE_REG_DMAE_PRTY_STS_CLR 0x10205c
742 /* [RW 1] Command 0 go. */
743 #define DMAE_REG_GO_C0 0x102080
744 /* [RW 1] Command 1 go. */
745 #define DMAE_REG_GO_C1 0x102084
746 /* [RW 1] Command 10 go. */
747 #define DMAE_REG_GO_C10 0x102088
748 /* [RW 1] Command 11 go. */
749 #define DMAE_REG_GO_C11 0x10208c
750 /* [RW 1] Command 12 go. */
751 #define DMAE_REG_GO_C12 0x102090
752 /* [RW 1] Command 13 go. */
753 #define DMAE_REG_GO_C13 0x102094
754 /* [RW 1] Command 14 go. */
755 #define DMAE_REG_GO_C14 0x102098
756 /* [RW 1] Command 15 go. */
757 #define DMAE_REG_GO_C15 0x10209c
758 /* [RW 1] Command 2 go. */
759 #define DMAE_REG_GO_C2 0x1020a0
760 /* [RW 1] Command 3 go. */
761 #define DMAE_REG_GO_C3 0x1020a4
762 /* [RW 1] Command 4 go. */
763 #define DMAE_REG_GO_C4 0x1020a8
764 /* [RW 1] Command 5 go. */
765 #define DMAE_REG_GO_C5 0x1020ac
766 /* [RW 1] Command 6 go. */
767 #define DMAE_REG_GO_C6 0x1020b0
768 /* [RW 1] Command 7 go. */
769 #define DMAE_REG_GO_C7 0x1020b4
770 /* [RW 1] Command 8 go. */
771 #define DMAE_REG_GO_C8 0x1020b8
772 /* [RW 1] Command 9 go. */
773 #define DMAE_REG_GO_C9 0x1020bc
774 /* [RW 1] DMAE GRC Interface (Target; aster) enable. If 0 - the acknowledge
775 input is disregarded; valid is deasserted; all other signals are treated
776 as usual; if 1 - normal activity. */
777 #define DMAE_REG_GRC_IFEN 0x102008
778 /* [RW 1] DMAE PCI Interface (Request; ead; rite) enable. If 0 - the
779 acknowledge input is disregarded; valid is deasserted; full is asserted;
780 all other signals are treated as usual; if 1 - normal activity. */
781 #define DMAE_REG_PCI_IFEN 0x102004
782 /* [RW 4] DMAE- PCI Request Interface initial credit. Write writes the
783 initial value to the credit counter; related to the address. Read returns
784 the current value of the counter. */
785 #define DMAE_REG_PXP_REQ_INIT_CRD 0x1020c0
786 /* [RW 8] Aggregation command. */
787 #define DORQ_REG_AGG_CMD0 0x170060
788 /* [RW 8] Aggregation command. */
789 #define DORQ_REG_AGG_CMD1 0x170064
790 /* [RW 8] Aggregation command. */
791 #define DORQ_REG_AGG_CMD2 0x170068
792 /* [RW 8] Aggregation command. */
793 #define DORQ_REG_AGG_CMD3 0x17006c
794 /* [RW 28] UCM Header. */
795 #define DORQ_REG_CMHEAD_RX 0x170050
796 /* [RW 32] Doorbell address for RBC doorbells (function 0). */
797 #define DORQ_REG_DB_ADDR0 0x17008c
798 /* [RW 5] Interrupt mask register #0 read/write */
799 #define DORQ_REG_DORQ_INT_MASK 0x170180
800 /* [R 5] Interrupt register #0 read */
801 #define DORQ_REG_DORQ_INT_STS 0x170174
802 /* [RC 5] Interrupt register #0 read clear */
803 #define DORQ_REG_DORQ_INT_STS_CLR 0x170178
804 /* [RW 2] Parity mask register #0 read/write */
805 #define DORQ_REG_DORQ_PRTY_MASK 0x170190
806 /* [R 2] Parity register #0 read */
807 #define DORQ_REG_DORQ_PRTY_STS 0x170184
808 /* [RC 2] Parity register #0 read clear */
809 #define DORQ_REG_DORQ_PRTY_STS_CLR 0x170188
810 /* [RW 8] The address to write the DPM CID to STORM. */
811 #define DORQ_REG_DPM_CID_ADDR 0x170044
812 /* [RW 5] The DPM mode CID extraction offset. */
813 #define DORQ_REG_DPM_CID_OFST 0x170030
814 /* [RW 12] The threshold of the DQ FIFO to send the almost full interrupt. */
815 #define DORQ_REG_DQ_FIFO_AFULL_TH 0x17007c
816 /* [RW 12] The threshold of the DQ FIFO to send the full interrupt. */
817 #define DORQ_REG_DQ_FIFO_FULL_TH 0x170078
818 /* [R 13] Current value of the DQ FIFO fill level according to following
819 pointer. The range is 0 - 256 FIFO rows; where each row stands for the
820 doorbell. */
821 #define DORQ_REG_DQ_FILL_LVLF 0x1700a4
822 /* [R 1] DQ FIFO full status. Is set; when FIFO filling level is more or
823 equal to full threshold; reset on full clear. */
824 #define DORQ_REG_DQ_FULL_ST 0x1700c0
825 /* [RW 28] The value sent to CM header in the case of CFC load error. */
826 #define DORQ_REG_ERR_CMHEAD 0x170058
827 #define DORQ_REG_IF_EN 0x170004
828 #define DORQ_REG_MAX_RVFID_SIZE 0x1701ec
829 #define DORQ_REG_MODE_ACT 0x170008
830 /* [RW 5] The normal mode CID extraction offset. */
831 #define DORQ_REG_NORM_CID_OFST 0x17002c
832 /* [RW 28] TCM Header when only TCP context is loaded. */
833 #define DORQ_REG_NORM_CMHEAD_TX 0x17004c
834 /* [RW 3] The number of simultaneous outstanding requests to Context Fetch
835 Interface. */
836 #define DORQ_REG_OUTST_REQ 0x17003c
837 #define DORQ_REG_PF_USAGE_CNT 0x1701d0
838 #define DORQ_REG_REGN 0x170038
839 /* [R 4] Current value of response A counter credit. Initial credit is
840 configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
841 register. */
842 #define DORQ_REG_RSPA_CRD_CNT 0x1700ac
843 /* [R 4] Current value of response B counter credit. Initial credit is
844 configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
845 register. */
846 #define DORQ_REG_RSPB_CRD_CNT 0x1700b0
847 /* [RW 4] The initial credit at the Doorbell Response Interface. The write
848 writes the same initial credit to the rspa_crd_cnt and rspb_crd_cnt. The
849 read reads this written value. */
850 #define DORQ_REG_RSP_INIT_CRD 0x170048
851 #define DORQ_REG_RSPB_CRD_CNT 0x1700b0
852 #define DORQ_REG_VF_NORM_CID_BASE 0x1701a0
853 #define DORQ_REG_VF_NORM_CID_OFST 0x1701f4
854 #define DORQ_REG_VF_NORM_CID_WND_SIZE 0x1701a4
855 #define DORQ_REG_VF_NORM_MAX_CID_COUNT 0x1701e4
856 #define DORQ_REG_VF_NORM_VF_BASE 0x1701a8
857 /* [RW 10] VF type validation mask value */
858 #define DORQ_REG_VF_TYPE_MASK_0 0x170218
859 /* [RW 17] VF type validation Min MCID value */
860 #define DORQ_REG_VF_TYPE_MAX_MCID_0 0x1702d8
861 /* [RW 17] VF type validation Max MCID value */
862 #define DORQ_REG_VF_TYPE_MIN_MCID_0 0x170298
863 /* [RW 10] VF type validation comp value */
864 #define DORQ_REG_VF_TYPE_VALUE_0 0x170258
865 #define DORQ_REG_VF_USAGE_CT_LIMIT 0x170340
866
867 /* [RW 4] Initial activity counter value on the load request; when the
868 shortcut is done. */
869 #define DORQ_REG_SHRT_ACT_CNT 0x170070
870 /* [RW 28] TCM Header when both ULP and TCP context is loaded. */
871 #define DORQ_REG_SHRT_CMHEAD 0x170054
872 #define HC_CONFIG_0_REG_ATTN_BIT_EN_0 (0x1<<4)
873 #define HC_CONFIG_0_REG_BLOCK_DISABLE_0 (0x1<<0)
874 #define HC_CONFIG_0_REG_INT_LINE_EN_0 (0x1<<3)
875 #define HC_CONFIG_0_REG_MSI_ATTN_EN_0 (0x1<<7)
876 #define HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 (0x1<<2)
877 #define HC_CONFIG_0_REG_SINGLE_ISR_EN_0 (0x1<<1)
878 #define HC_CONFIG_1_REG_BLOCK_DISABLE_1 (0x1<<0)
879 #define DORQ_REG_VF_USAGE_CNT 0x170320
880 #define HC_REG_AGG_INT_0 0x108050
881 #define HC_REG_AGG_INT_1 0x108054
882 #define HC_REG_ATTN_BIT 0x108120
883 #define HC_REG_ATTN_IDX 0x108100
884 #define HC_REG_ATTN_MSG0_ADDR_L 0x108018
885 #define HC_REG_ATTN_MSG1_ADDR_L 0x108020
886 #define HC_REG_ATTN_NUM_P0 0x108038
887 #define HC_REG_ATTN_NUM_P1 0x10803c
888 #define HC_REG_COMMAND_REG 0x108180
889 #define HC_REG_CONFIG_0 0x108000
890 #define HC_REG_CONFIG_1 0x108004
891 #define HC_REG_FUNC_NUM_P0 0x1080ac
892 #define HC_REG_FUNC_NUM_P1 0x1080b0
893 /* [RW 3] Parity mask register #0 read/write */
894 #define HC_REG_HC_PRTY_MASK 0x1080a0
895 /* [R 3] Parity register #0 read */
896 #define HC_REG_HC_PRTY_STS 0x108094
897 /* [RC 3] Parity register #0 read clear */
898 #define HC_REG_HC_PRTY_STS_CLR 0x108098
899 #define HC_REG_INT_MASK 0x108108
900 #define HC_REG_LEADING_EDGE_0 0x108040
901 #define HC_REG_LEADING_EDGE_1 0x108048
902 #define HC_REG_MAIN_MEMORY 0x108800
903 #define HC_REG_MAIN_MEMORY_SIZE 152
904 #define HC_REG_P0_PROD_CONS 0x108200
905 #define HC_REG_P1_PROD_CONS 0x108400
906 #define HC_REG_PBA_COMMAND 0x108140
907 #define HC_REG_PCI_CONFIG_0 0x108010
908 #define HC_REG_PCI_CONFIG_1 0x108014
909 #define HC_REG_STATISTIC_COUNTERS 0x109000
910 #define HC_REG_TRAILING_EDGE_0 0x108044
911 #define HC_REG_TRAILING_EDGE_1 0x10804c
912 #define HC_REG_UC_RAM_ADDR_0 0x108028
913 #define HC_REG_UC_RAM_ADDR_1 0x108030
914 #define HC_REG_USTORM_ADDR_FOR_COALESCE 0x108068
915 #define HC_REG_VQID_0 0x108008
916 #define HC_REG_VQID_1 0x10800c
917 #define IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN (0x1<<1)
918 #define IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE (0x1<<0)
919 #define IGU_REG_ATTENTION_ACK_BITS 0x130108
920 /* [R 4] Debug: attn_fsm */
921 #define IGU_REG_ATTN_FSM 0x130054
922 #define IGU_REG_ATTN_MSG_ADDR_H 0x13011c
923 #define IGU_REG_ATTN_MSG_ADDR_L 0x130120
924 /* [R 4] Debug: [3] - attention write done message is pending (0-no pending;
925 * 1-pending). [2:0] = PFID. Pending means attention message was sent; but
926 * write done didn't receive. */
927 #define IGU_REG_ATTN_WRITE_DONE_PENDING 0x130030
928 #define IGU_REG_BLOCK_CONFIGURATION 0x130000
929 #define IGU_REG_COMMAND_REG_32LSB_DATA 0x130124
930 #define IGU_REG_COMMAND_REG_CTRL 0x13012c
931 /* [WB_R 32] Cleanup bit status per SB. 1 = cleanup is set. 0 = cleanup bit
932 * is clear. The bits in this registers are set and clear via the producer
933 * command. Data valid only in addresses 0-4. all the rest are zero. */
934 #define IGU_REG_CSTORM_TYPE_0_SB_CLEANUP 0x130200
935 /* [R 5] Debug: ctrl_fsm */
936 #define IGU_REG_CTRL_FSM 0x130064
937 /* [R 1] data available for error memory. If this bit is clear do not red
938 * from error_handling_memory. */
939 #define IGU_REG_ERROR_HANDLING_DATA_VALID 0x130130
940 /* [RW 11] Parity mask register #0 read/write */
941 #define IGU_REG_IGU_PRTY_MASK 0x1300a8
942 /* [R 11] Parity register #0 read */
943 #define IGU_REG_IGU_PRTY_STS 0x13009c
944 /* [RC 11] Parity register #0 read clear */
945 #define IGU_REG_IGU_PRTY_STS_CLR 0x1300a0
946 /* [R 4] Debug: int_handle_fsm */
947 #define IGU_REG_INT_HANDLE_FSM 0x130050
948 #define IGU_REG_LEADING_EDGE_LATCH 0x130134
949 /* [RW 14] mapping CAM; relevant for E2 operating mode only. [0] - valid.
950 * [6:1] - vector number; [13:7] - FID (if VF - [13] = 0; [12:7] = VF
951 * number; if PF - [13] = 1; [12:10] = 0; [9:7] = PF number); */
952 #define IGU_REG_MAPPING_MEMORY 0x131000
953 #define IGU_REG_MAPPING_MEMORY_SIZE 136
954 #define IGU_REG_PBA_STATUS_LSB 0x130138
955 #define IGU_REG_PBA_STATUS_MSB 0x13013c
956 #define IGU_REG_PCI_PF_MSI_EN 0x130140
957 #define IGU_REG_PCI_PF_MSIX_EN 0x130144
958 #define IGU_REG_PCI_PF_MSIX_FUNC_MASK 0x130148
959 /* [WB_R 32] Each bit represent the pending bits status for that SB. 0 = no
960 * pending; 1 = pending. Pendings means interrupt was asserted; and write
961 * done was not received. Data valid only in addresses 0-4. all the rest are
962 * zero. */
963 #define IGU_REG_PENDING_BITS_STATUS 0x130300
964 #define IGU_REG_PF_CONFIGURATION 0x130154
965 /* [RW 20] producers only. E2 mode: address 0-135 match to the mapping
966 * memory; 136 - PF0 default prod; 137 PF1 default prod; 138 - PF2 default
967 * prod; 139 PF3 default prod; 140 - PF0 - ATTN prod; 141 - PF1 - ATTN prod;
968 * 142 - PF2 - ATTN prod; 143 - PF3 - ATTN prod; 144-147 reserved. E1.5 mode
969 * - In backward compatible mode; for non default SB; each even line in the
970 * memory holds the U producer and each odd line hold the C producer. The
971 * first 128 producer are for NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The
972 * last 20 producers are for the DSB for each PF. each PF has five segments
973 * (the order inside each segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
974 * 132-135 C prods; 136-139 X prods; 140-143 T prods; 144-147 ATTN prods; */
975 #define IGU_REG_PROD_CONS_MEMORY 0x132000
976 /* [R 3] Debug: pxp_arb_fsm */
977 #define IGU_REG_PXP_ARB_FSM 0x130068
978 /* [RW 6] Write one for each bit will reset the appropriate memory. When the
979 * memory reset finished the appropriate bit will be clear. Bit 0 - mapping
980 * memory; Bit 1 - SB memory; Bit 2 - SB interrupt and mask register; Bit 3
981 * - MSIX memory; Bit 4 - PBA memory; Bit 5 - statistics; */
982 #define IGU_REG_RESET_MEMORIES 0x130158
983 /* [R 4] Debug: sb_ctrl_fsm */
984 #define IGU_REG_SB_CTRL_FSM 0x13004c
985 #define IGU_REG_SB_INT_BEFORE_MASK_LSB 0x13015c
986 #define IGU_REG_SB_INT_BEFORE_MASK_MSB 0x130160
987 #define IGU_REG_SB_MASK_LSB 0x130164
988 #define IGU_REG_SB_MASK_MSB 0x130168
989 /* [RW 16] Number of command that were dropped without causing an interrupt
990 * due to: read access for WO BAR address; or write access for RO BAR
991 * address or any access for reserved address or PCI function error is set
992 * and address is not MSIX; PBA or cleanup */
993 #define IGU_REG_SILENT_DROP 0x13016c
994 /* [RW 10] Number of MSI/MSIX/ATTN messages sent for the function: 0-63 -
995 * number of MSIX messages per VF; 64-67 - number of MSI/MSIX messages per
996 * PF; 68-71 number of ATTN messages per PF */
997 #define IGU_REG_STATISTIC_NUM_MESSAGE_SENT 0x130800
998 /* [RW 32] Number of cycles the timer mask masking the IGU interrupt when a
999 * timer mask command arrives. Value must be bigger than 100. */
1000 #define IGU_REG_TIMER_MASKING_VALUE 0x13003c
1001 #define IGU_REG_TRAILING_EDGE_LATCH 0x130104
1002 #define IGU_REG_VF_CONFIGURATION 0x130170
1003 /* [WB_R 32] Each bit represent write done pending bits status for that SB
1004 * (MSI/MSIX message was sent and write done was not received yet). 0 =
1005 * clear; 1 = set. Data valid only in addresses 0-4. all the rest are zero. */
1006 #define IGU_REG_WRITE_DONE_PENDING 0x130480
1007 #define MCP_A_REG_MCPR_SCRATCH 0x3a0000
1008 #define MCP_REG_MCPR_ACCESS_LOCK 0x8009c
1009 #define MCP_REG_MCPR_CPU_PROGRAM_COUNTER 0x8501c
1010 #define MCP_REG_MCPR_GP_INPUTS 0x800c0
1011 #define MCP_REG_MCPR_GP_OENABLE 0x800c8
1012 #define MCP_REG_MCPR_GP_OUTPUTS 0x800c4
1013 #define MCP_REG_MCPR_IMC_COMMAND 0x85900
1014 #define MCP_REG_MCPR_IMC_DATAREG0 0x85920
1015 #define MCP_REG_MCPR_IMC_SLAVE_CONTROL 0x85904
1016 #define MCP_REG_MCPR_CPU_PROGRAM_COUNTER 0x8501c
1017 #define MCP_REG_MCPR_NVM_ACCESS_ENABLE 0x86424
1018 #define MCP_REG_MCPR_NVM_ADDR 0x8640c
1019 #define MCP_REG_MCPR_NVM_CFG4 0x8642c
1020 #define MCP_REG_MCPR_NVM_COMMAND 0x86400
1021 #define MCP_REG_MCPR_NVM_READ 0x86410
1022 #define MCP_REG_MCPR_NVM_SW_ARB 0x86420
1023 #define MCP_REG_MCPR_NVM_WRITE 0x86408
1024 #define MCP_REG_MCPR_SCRATCH 0xa0000
1025 #define MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK (0x1<<1)
1026 #define MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK (0x1<<0)
1027 /* [R 32] read first 32 bit after inversion of function 0. mapped as
1028 follows: [0] NIG attention for function0; [1] NIG attention for
1029 function1; [2] GPIO1 mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp;
1030 [6] GPIO1 function 1; [7] GPIO2 function 1; [8] GPIO3 function 1; [9]
1031 GPIO4 function 1; [10] PCIE glue/PXP VPD event function0; [11] PCIE
1032 glue/PXP VPD event function1; [12] PCIE glue/PXP Expansion ROM event0;
1033 [13] PCIE glue/PXP Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16]
1034 MSI/X indication for mcp; [17] MSI/X indication for function 1; [18] BRB
1035 Parity error; [19] BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw
1036 interrupt; [22] SRC Parity error; [23] SRC Hw interrupt; [24] TSDM Parity
1037 error; [25] TSDM Hw interrupt; [26] TCM Parity error; [27] TCM Hw
1038 interrupt; [28] TSEMI Parity error; [29] TSEMI Hw interrupt; [30] PBF
1039 Parity error; [31] PBF Hw interrupt; */
1040 #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 0xa42c
1041 #define MISC_REG_AEU_AFTER_INVERT_1_FUNC_1 0xa430
1042 /* [R 32] read first 32 bit after inversion of mcp. mapped as follows: [0]
1043 NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
1044 mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
1045 [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
1046 PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
1047 function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
1048 Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
1049 mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
1050 BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
1051 Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
1052 interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
1053 Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
1054 interrupt; */
1055 #define MISC_REG_AEU_AFTER_INVERT_1_MCP 0xa434
1056 /* [R 32] read second 32 bit after inversion of function 0. mapped as
1057 follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1058 Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1059 interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1060 error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1061 interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1062 NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1063 [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1064 interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1065 Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1066 Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1067 Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1068 interrupt; */
1069 #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 0xa438
1070 #define MISC_REG_AEU_AFTER_INVERT_2_FUNC_1 0xa43c
1071 /* [R 32] read second 32 bit after inversion of mcp. mapped as follows: [0]
1072 PBClient Parity error; [1] PBClient Hw interrupt; [2] QM Parity error;
1073 [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw interrupt;
1074 [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9]
1075 XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
1076 DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
1077 error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
1078 PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
1079 [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
1080 [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
1081 [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
1082 [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
1083 #define MISC_REG_AEU_AFTER_INVERT_2_MCP 0xa440
1084 /* [R 32] read third 32 bit after inversion of function 0. mapped as
1085 follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity
1086 error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error; [5]
1087 PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1088 interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1089 error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1090 Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1091 pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1092 MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1093 SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1094 timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1095 func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1096 attn1; */
1097 #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 0xa444
1098 #define MISC_REG_AEU_AFTER_INVERT_3_FUNC_1 0xa448
1099 /* [R 32] read third 32 bit after inversion of mcp. mapped as follows: [0]
1100 CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity error; [3] PXP
1101 Hw interrupt; [4] PXPpciClockClient Parity error; [5] PXPpciClockClient
1102 Hw interrupt; [6] CFC Parity error; [7] CFC Hw interrupt; [8] CDU Parity
1103 error; [9] CDU Hw interrupt; [10] DMAE Parity error; [11] DMAE Hw
1104 interrupt; [12] IGU (HC) Parity error; [13] IGU (HC) Hw interrupt; [14]
1105 MISC Parity error; [15] MISC Hw interrupt; [16] pxp_misc_mps_attn; [17]
1106 Flash event; [18] SMB event; [19] MCP attn0; [20] MCP attn1; [21] SW
1107 timers attn_1 func0; [22] SW timers attn_2 func0; [23] SW timers attn_3
1108 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW timers attn_1
1109 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3 func1; [29] SW
1110 timers attn_4 func1; [30] General attn0; [31] General attn1; */
1111 #define MISC_REG_AEU_AFTER_INVERT_3_MCP 0xa44c
1112 /* [R 32] read fourth 32 bit after inversion of function 0. mapped as
1113 follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1114 General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1115 [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1116 attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1117 [14] General attn16; [15] General attn17; [16] General attn18; [17]
1118 General attn19; [18] General attn20; [19] General attn21; [20] Main power
1119 interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1120 Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1121 Latched timeout attention; [27] GRC Latched reserved access attention;
1122 [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1123 Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1124 #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 0xa450
1125 #define MISC_REG_AEU_AFTER_INVERT_4_FUNC_1 0xa454
1126 /* [R 32] read fourth 32 bit after inversion of mcp. mapped as follows: [0]
1127 General attn2; [1] General attn3; [2] General attn4; [3] General attn5;
1128 [4] General attn6; [5] General attn7; [6] General attn8; [7] General
1129 attn9; [8] General attn10; [9] General attn11; [10] General attn12; [11]
1130 General attn13; [12] General attn14; [13] General attn15; [14] General
1131 attn16; [15] General attn17; [16] General attn18; [17] General attn19;
1132 [18] General attn20; [19] General attn21; [20] Main power interrupt; [21]
1133 RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN Latched attn; [24]
1134 RBCU Latched attn; [25] RBCP Latched attn; [26] GRC Latched timeout
1135 attention; [27] GRC Latched reserved access attention; [28] MCP Latched
1136 rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP Latched
1137 ump_tx_parity; [31] MCP Latched scpad_parity; */
1138 #define MISC_REG_AEU_AFTER_INVERT_4_MCP 0xa458
1139 /* [R 32] Read fifth 32 bit after inversion of function 0. Mapped as
1140 * follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
1141 * attention [3] PGLUE B RBC parity; [4] ATC attention; [5] ATC parity; [6]
1142 * CNIG attention (reserved); [7] CNIG parity (reserved); [31-8] Reserved; */
1143 #define MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 0xa700
1144 /* [W 14] write to this register results with the clear of the latched
1145 signals; one in d0 clears RBCR latch; one in d1 clears RBCT latch; one in
1146 d2 clears RBCN latch; one in d3 clears RBCU latch; one in d4 clears RBCP
1147 latch; one in d5 clears GRC Latched timeout attention; one in d6 clears
1148 GRC Latched reserved access attention; one in d7 clears Latched
1149 rom_parity; one in d8 clears Latched ump_rx_parity; one in d9 clears
1150 Latched ump_tx_parity; one in d10 clears Latched scpad_parity (both
1151 ports); one in d11 clears pxpv_misc_mps_attn; one in d12 clears
1152 pxp_misc_exp_rom_attn0; one in d13 clears pxp_misc_exp_rom_attn1; read
1153 from this register return zero */
1154 #define MISC_REG_AEU_CLR_LATCH_SIGNAL 0xa45c
1155 /* [RW 32] first 32b for enabling the output for function 0 output0. mapped
1156 as follows: [0] NIG attention for function0; [1] NIG attention for
1157 function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1158 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1159 GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1160 function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1161 Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1162 SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1163 indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1164 [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1165 SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1166 TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1167 TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1168 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0 0xa06c
1169 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1 0xa07c
1170 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2 0xa08c
1171 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_3 0xa09c
1172 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_5 0xa0bc
1173 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_6 0xa0cc
1174 #define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_7 0xa0dc
1175 /* [RW 32] first 32b for enabling the output for function 1 output0. mapped
1176 as follows: [0] NIG attention for function0; [1] NIG attention for
1177 function1; [2] GPIO1 function 1; [3] GPIO2 function 1; [4] GPIO3 function
1178 1; [5] GPIO4 function 1; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1179 GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1180 function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1181 Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1182 SPIO4; [15] SPIO5; [16] MSI/X indication for function 1; [17] MSI/X
1183 indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1184 [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1185 SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1186 TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1187 TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1188 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 0xa10c
1189 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 0xa11c
1190 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 0xa12c
1191 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_3 0xa13c
1192 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_5 0xa15c
1193 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_6 0xa16c
1194 #define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_7 0xa17c
1195 /* [RW 32] first 32b for enabling the output for close the gate nig. mapped
1196 as follows: [0] NIG attention for function0; [1] NIG attention for
1197 function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1198 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1199 GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1200 function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1201 Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1202 SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1203 indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1204 [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1205 SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1206 TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1207 TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1208 #define MISC_REG_AEU_ENABLE1_NIG_0 0xa0ec
1209 #define MISC_REG_AEU_ENABLE1_NIG_1 0xa18c
1210 /* [RW 32] first 32b for enabling the output for close the gate pxp. mapped
1211 as follows: [0] NIG attention for function0; [1] NIG attention for
1212 function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1213 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1214 GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1215 function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1216 Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1217 SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1218 indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1219 [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1220 SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1221 TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1222 TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1223 #define MISC_REG_AEU_ENABLE1_PXP_0 0xa0fc
1224 #define MISC_REG_AEU_ENABLE1_PXP_1 0xa19c
1225 /* [RW 32] second 32b for enabling the output for function 0 output0. mapped
1226 as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1227 Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1228 interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1229 error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1230 interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1231 NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1232 [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1233 interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1234 Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1235 Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1236 Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1237 interrupt; */
1238 #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_0 0xa070
1239 #define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_1 0xa080
1240 /* [RW 32] second 32b for enabling the output for function 1 output0. mapped
1241 as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1242 Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1243 interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1244 error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1245 interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1246 NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1247 [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1248 interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1249 Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1250 Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1251 Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1252 interrupt; */
1253 #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_0 0xa110
1254 #define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_1 0xa120
1255 /* [RW 32] second 32b for enabling the output for close the gate nig. mapped
1256 as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1257 Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1258 interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1259 error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1260 interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1261 NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1262 [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1263 interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1264 Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1265 Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1266 Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1267 interrupt; */
1268 #define MISC_REG_AEU_ENABLE2_NIG_0 0xa0f0
1269 #define MISC_REG_AEU_ENABLE2_NIG_1 0xa190
1270 /* [RW 32] second 32b for enabling the output for close the gate pxp. mapped
1271 as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1272 Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1273 interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1274 error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1275 interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1276 NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1277 [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1278 interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1279 Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1280 Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1281 Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1282 interrupt; */
1283 #define MISC_REG_AEU_ENABLE2_PXP_0 0xa100
1284 #define MISC_REG_AEU_ENABLE2_PXP_1 0xa1a0
1285 /* [RW 32] third 32b for enabling the output for function 0 output0. mapped
1286 as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1287 Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1288 [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1289 interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1290 error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1291 Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1292 pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1293 MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1294 SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1295 timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1296 func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1297 attn1; */
1298 #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_0 0xa074
1299 #define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_1 0xa084
1300 /* [RW 32] third 32b for enabling the output for function 1 output0. mapped
1301 as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1302 Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1303 [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1304 interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1305 error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1306 Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1307 pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1308 MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1309 SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1310 timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1311 func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1312 attn1; */
1313 #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_0 0xa114
1314 #define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_1 0xa124
1315 /* [RW 32] third 32b for enabling the output for close the gate nig. mapped
1316 as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1317 Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1318 [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1319 interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1320 error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1321 Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1322 pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1323 MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1324 SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1325 timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1326 func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1327 attn1; */
1328 #define MISC_REG_AEU_ENABLE3_NIG_0 0xa0f4
1329 #define MISC_REG_AEU_ENABLE3_NIG_1 0xa194
1330 /* [RW 32] third 32b for enabling the output for close the gate pxp. mapped
1331 as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1332 Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1333 [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1334 interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1335 error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1336 Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1337 pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1338 MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1339 SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1340 timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1341 func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1342 attn1; */
1343 #define MISC_REG_AEU_ENABLE3_PXP_0 0xa104
1344 #define MISC_REG_AEU_ENABLE3_PXP_1 0xa1a4
1345 /* [RW 32] fourth 32b for enabling the output for function 0 output0.mapped
1346 as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1347 General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1348 [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1349 attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1350 [14] General attn16; [15] General attn17; [16] General attn18; [17]
1351 General attn19; [18] General attn20; [19] General attn21; [20] Main power
1352 interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1353 Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1354 Latched timeout attention; [27] GRC Latched reserved access attention;
1355 [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1356 Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1357 #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0 0xa078
1358 #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_2 0xa098
1359 #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_4 0xa0b8
1360 #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_5 0xa0c8
1361 #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_6 0xa0d8
1362 #define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_7 0xa0e8
1363 /* [RW 32] fourth 32b for enabling the output for function 1 output0.mapped
1364 as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1365 General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1366 [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1367 attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1368 [14] General attn16; [15] General attn17; [16] General attn18; [17]
1369 General attn19; [18] General attn20; [19] General attn21; [20] Main power
1370 interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1371 Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1372 Latched timeout attention; [27] GRC Latched reserved access attention;
1373 [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1374 Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1375 #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0 0xa118
1376 #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_2 0xa138
1377 #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_4 0xa158
1378 #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_5 0xa168
1379 #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_6 0xa178
1380 #define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_7 0xa188
1381 /* [RW 32] fourth 32b for enabling the output for close the gate nig.mapped
1382 as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1383 General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1384 [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1385 attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1386 [14] General attn16; [15] General attn17; [16] General attn18; [17]
1387 General attn19; [18] General attn20; [19] General attn21; [20] Main power
1388 interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1389 Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1390 Latched timeout attention; [27] GRC Latched reserved access attention;
1391 [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1392 Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1393 #define MISC_REG_AEU_ENABLE4_NIG_0 0xa0f8
1394 #define MISC_REG_AEU_ENABLE4_NIG_1 0xa198
1395 /* [RW 32] fourth 32b for enabling the output for close the gate pxp.mapped
1396 as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1397 General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1398 [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1399 attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1400 [14] General attn16; [15] General attn17; [16] General attn18; [17]
1401 General attn19; [18] General attn20; [19] General attn21; [20] Main power
1402 interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1403 Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1404 Latched timeout attention; [27] GRC Latched reserved access attention;
1405 [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1406 Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1407 #define MISC_REG_AEU_ENABLE4_PXP_0 0xa108
1408 #define MISC_REG_AEU_ENABLE4_PXP_1 0xa1a8
1409 /* [RW 32] fifth 32b for enabling the output for function 0 output0. Mapped
1410 * as follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
1411 * attention [3] PGLUE B RBC parity; [4] ATC attention; [5] ATC parity; [6]
1412 * mstat0 attention; [7] mstat0 parity; [8] mstat1 attention; [9] mstat1
1413 * parity; [31-10] Reserved; */
1414 #define MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0 0xa688
1415 /* [RW 32] Fifth 32b for enabling the output for function 1 output0. Mapped
1416 * as follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
1417 * attention [3] PGLUE B RBC parity; [4] ATC attention; [5] ATC parity; [6]
1418 * mstat0 attention; [7] mstat0 parity; [8] mstat1 attention; [9] mstat1
1419 * parity; [31-10] Reserved; */
1420 #define MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 0xa6b0
1421 /* [RW 1] set/clr general attention 0; this will set/clr bit 94 in the aeu
1422 128 bit vector */
1423 #define MISC_REG_AEU_GENERAL_ATTN_0 0xa000
1424 #define MISC_REG_AEU_GENERAL_ATTN_1 0xa004
1425 #define MISC_REG_AEU_GENERAL_ATTN_10 0xa028
1426 #define MISC_REG_AEU_GENERAL_ATTN_11 0xa02c
1427 #define MISC_REG_AEU_GENERAL_ATTN_12 0xa030
1428 #define MISC_REG_AEU_GENERAL_ATTN_2 0xa008
1429 #define MISC_REG_AEU_GENERAL_ATTN_3 0xa00c
1430 #define MISC_REG_AEU_GENERAL_ATTN_4 0xa010
1431 #define MISC_REG_AEU_GENERAL_ATTN_5 0xa014
1432 #define MISC_REG_AEU_GENERAL_ATTN_6 0xa018
1433 #define MISC_REG_AEU_GENERAL_ATTN_7 0xa01c
1434 #define MISC_REG_AEU_GENERAL_ATTN_8 0xa020
1435 #define MISC_REG_AEU_GENERAL_ATTN_9 0xa024
1436 #define MISC_REG_AEU_GENERAL_MASK 0xa61c
1437 /* [RW 32] first 32b for inverting the input for function 0; for each bit:
1438 0= do not invert; 1= invert; mapped as follows: [0] NIG attention for
1439 function0; [1] NIG attention for function1; [2] GPIO1 mcp; [3] GPIO2 mcp;
1440 [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1; [7] GPIO2 function 1;
1441 [8] GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1442 function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1443 Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1444 SPIO4; [15] SPIO5; [16] MSI/X indication for mcp; [17] MSI/X indication
1445 for function 1; [18] BRB Parity error; [19] BRB Hw interrupt; [20] PRS
1446 Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23] SRC Hw
1447 interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26] TCM
1448 Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29] TSEMI
1449 Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1450 #define MISC_REG_AEU_INVERTER_1_FUNC_0 0xa22c
1451 #define MISC_REG_AEU_INVERTER_1_FUNC_1 0xa23c
1452 /* [RW 32] second 32b for inverting the input for function 0; for each bit:
1453 0= do not invert; 1= invert. mapped as follows: [0] PBClient Parity
1454 error; [1] PBClient Hw interrupt; [2] QM Parity error; [3] QM Hw
1455 interrupt; [4] Timers Parity error; [5] Timers Hw interrupt; [6] XSDM
1456 Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9] XCM Hw
1457 interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
1458 DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
1459 error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
1460 PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
1461 [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
1462 [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
1463 [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
1464 [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
1465 #define MISC_REG_AEU_INVERTER_2_FUNC_0 0xa230
1466 #define MISC_REG_AEU_INVERTER_2_FUNC_1 0xa240
1467 /* [RW 10] [7:0] = mask 8 attention output signals toward IGU function0;
1468 [9:8] = raserved. Zero = mask; one = unmask */
1469 #define MISC_REG_AEU_MASK_ATTN_FUNC_0 0xa060
1470 #define MISC_REG_AEU_MASK_ATTN_FUNC_1 0xa064
1471 /* [RW 1] If set a system kill occurred */
1472 #define MISC_REG_AEU_SYS_KILL_OCCURRED 0xa610
1473 /* [RW 32] Represent the status of the input vector to the AEU when a system
1474 kill occurred. The register is reset in por reset. Mapped as follows: [0]
1475 NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
1476 mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
1477 [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
1478 PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
1479 function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
1480 Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
1481 mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
1482 BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
1483 Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
1484 interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
1485 Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
1486 interrupt; */
1487 #define MISC_REG_AEU_SYS_KILL_STATUS_0 0xa600
1488 #define MISC_REG_AEU_SYS_KILL_STATUS_1 0xa604
1489 #define MISC_REG_AEU_SYS_KILL_STATUS_2 0xa608
1490 #define MISC_REG_AEU_SYS_KILL_STATUS_3 0xa60c
1491 /* [R 4] This field indicates the type of the device. '0' - 2 Ports; '1' - 1
1492 Port. */
1493 #define MISC_REG_BOND_ID 0xa400
1494 /* [R 8] These bits indicate the metal revision of the chip. This value
1495 starts at 0x00 for each all-layer tape-out and increments by one for each
1496 tape-out. */
1497 #define MISC_REG_CHIP_METAL 0xa404
1498 /* [R 16] These bits indicate the part number for the chip. */
1499 #define MISC_REG_CHIP_NUM 0xa408
1500 /* [R 4] These bits indicate the base revision of the chip. This value
1501 starts at 0x0 for the A0 tape-out and increments by one for each
1502 all-layer tape-out. */
1503 #define MISC_REG_CHIP_REV 0xa40c
1504 /* [R 14] otp_misc_do[100:0] spare bits collection: 13:11-
1505 * otp_misc_do[100:98]; 10:7 - otp_misc_do[87:84]; 6:3 - otp_misc_do[75:72];
1506 * 2:1 - otp_misc_do[51:50]; 0 - otp_misc_do[1]. */
1507 #define MISC_REG_CHIP_TYPE 0xac60
1508 #define MISC_REG_CHIP_TYPE_57811_MASK (1<<1)
1509 #define MISC_REG_CPMU_LP_DR_ENABLE 0xa858
1510 /* [RW 1] FW EEE LPI Enable. When 1 indicates that EEE LPI mode is enabled
1511 * by FW. When 0 indicates that the EEE LPI mode is disabled by FW. Clk
1512 * 25MHz. Reset on hard reset. */
1513 #define MISC_REG_CPMU_LP_FW_ENABLE_P0 0xa84c
1514 /* [RW 32] EEE LPI Idle Threshold. The threshold value for the idle EEE LPI
1515 * counter. Timer tick is 1 us. Clock 25MHz. Reset on hard reset. */
1516 #define MISC_REG_CPMU_LP_IDLE_THR_P0 0xa8a0
1517 /* [RW 18] LPI entry events mask. [0] - Vmain SM Mask. When 1 indicates that
1518 * the Vmain SM end state is disabled. When 0 indicates that the Vmain SM
1519 * end state is enabled. [1] - FW Queues Empty Mask. When 1 indicates that
1520 * the FW command that all Queues are empty is disabled. When 0 indicates
1521 * that the FW command that all Queues are empty is enabled. [2] - FW Early
1522 * Exit Mask / Reserved (Entry mask). When 1 indicates that the FW Early
1523 * Exit command is disabled. When 0 indicates that the FW Early Exit command
1524 * is enabled. This bit applicable only in the EXIT Events Mask registers.
1525 * [3] - PBF Request Mask. When 1 indicates that the PBF Request indication
1526 * is disabled. When 0 indicates that the PBF Request indication is enabled.
1527 * [4] - Tx Request Mask. When =1 indicates that the Tx other Than PBF
1528 * Request indication is disabled. When 0 indicates that the Tx Other Than
1529 * PBF Request indication is enabled. [5] - Rx EEE LPI Status Mask. When 1
1530 * indicates that the RX EEE LPI Status indication is disabled. When 0
1531 * indicates that the RX EEE LPI Status indication is enabled. In the EXIT
1532 * Events Masks registers; this bit masks the falling edge detect of the LPI
1533 * Status (Rx LPI is on - off). [6] - Tx Pause Mask. When 1 indicates that
1534 * the Tx Pause indication is disabled. When 0 indicates that the Tx Pause
1535 * indication is enabled. [7] - BRB1 Empty Mask. When 1 indicates that the
1536 * BRB1 EMPTY indication is disabled. When 0 indicates that the BRB1 EMPTY
1537 * indication is enabled. [8] - QM Idle Mask. When 1 indicates that the QM
1538 * IDLE indication is disabled. When 0 indicates that the QM IDLE indication
1539 * is enabled. (One bit for both VOQ0 and VOQ1). [9] - QM LB Idle Mask. When
1540 * 1 indicates that the QM IDLE indication for LOOPBACK is disabled. When 0
1541 * indicates that the QM IDLE indication for LOOPBACK is enabled. [10] - L1
1542 * Status Mask. When 1 indicates that the L1 Status indication from the PCIE
1543 * CORE is disabled. When 0 indicates that the RX EEE LPI Status indication
1544 * from the PCIE CORE is enabled. In the EXIT Events Masks registers; this
1545 * bit masks the falling edge detect of the L1 status (L1 is on - off). [11]
1546 * - P0 E0 EEE EEE LPI REQ Mask. When =1 indicates that the P0 E0 EEE EEE
1547 * LPI REQ indication is disabled. When =0 indicates that the P0 E0 EEE LPI
1548 * REQ indication is enabled. [12] - P1 E0 EEE LPI REQ Mask. When =1
1549 * indicates that the P0 EEE LPI REQ indication is disabled. When =0
1550 * indicates that the P0 EEE LPI REQ indication is enabled. [13] - P0 E1 EEE
1551 * LPI REQ Mask. When =1 indicates that the P0 EEE LPI REQ indication is
1552 * disabled. When =0 indicates that the P0 EEE LPI REQ indication is
1553 * enabled. [14] - P1 E1 EEE LPI REQ Mask. When =1 indicates that the P0 EEE
1554 * LPI REQ indication is disabled. When =0 indicates that the P0 EEE LPI REQ
1555 * indication is enabled. [15] - L1 REQ Mask. When =1 indicates that the L1
1556 * REQ indication is disabled. When =0 indicates that the L1 indication is
1557 * enabled. [16] - Rx EEE LPI Status Edge Detect Mask. When =1 indicates
1558 * that the RX EEE LPI Status Falling Edge Detect indication is disabled (Rx
1559 * EEE LPI is on - off). When =0 indicates that the RX EEE LPI Status
1560 * Falling Edge Detec indication is enabled (Rx EEE LPI is on - off). This
1561 * bit is applicable only in the EXIT Events Masks registers. [17] - L1
1562 * Status Edge Detect Mask. When =1 indicates that the L1 Status Falling
1563 * Edge Detect indication from the PCIE CORE is disabled (L1 is on - off).
1564 * When =0 indicates that the L1 Status Falling Edge Detect indication from
1565 * the PCIE CORE is enabled (L1 is on - off). This bit is applicable only in
1566 * the EXIT Events Masks registers. Clock 25MHz. Reset on hard reset. */
1567 #define MISC_REG_CPMU_LP_MASK_ENT_P0 0xa880
1568 /* [RW 18] EEE LPI exit events mask. [0] - Vmain SM Mask. When 1 indicates
1569 * that the Vmain SM end state is disabled. When 0 indicates that the Vmain
1570 * SM end state is enabled. [1] - FW Queues Empty Mask. When 1 indicates
1571 * that the FW command that all Queues are empty is disabled. When 0
1572 * indicates that the FW command that all Queues are empty is enabled. [2] -
1573 * FW Early Exit Mask / Reserved (Entry mask). When 1 indicates that the FW
1574 * Early Exit command is disabled. When 0 indicates that the FW Early Exit
1575 * command is enabled. This bit applicable only in the EXIT Events Mask
1576 * registers. [3] - PBF Request Mask. When 1 indicates that the PBF Request
1577 * indication is disabled. When 0 indicates that the PBF Request indication
1578 * is enabled. [4] - Tx Request Mask. When =1 indicates that the Tx other
1579 * Than PBF Request indication is disabled. When 0 indicates that the Tx
1580 * Other Than PBF Request indication is enabled. [5] - Rx EEE LPI Status
1581 * Mask. When 1 indicates that the RX EEE LPI Status indication is disabled.
1582 * When 0 indicates that the RX LPI Status indication is enabled. In the
1583 * EXIT Events Masks registers; this bit masks the falling edge detect of
1584 * the EEE LPI Status (Rx EEE LPI is on - off). [6] - Tx Pause Mask. When 1
1585 * indicates that the Tx Pause indication is disabled. When 0 indicates that
1586 * the Tx Pause indication is enabled. [7] - BRB1 Empty Mask. When 1
1587 * indicates that the BRB1 EMPTY indication is disabled. When 0 indicates
1588 * that the BRB1 EMPTY indication is enabled. [8] - QM Idle Mask. When 1
1589 * indicates that the QM IDLE indication is disabled. When 0 indicates that
1590 * the QM IDLE indication is enabled. (One bit for both VOQ0 and VOQ1). [9]
1591 * - QM LB Idle Mask. When 1 indicates that the QM IDLE indication for
1592 * LOOPBACK is disabled. When 0 indicates that the QM IDLE indication for
1593 * LOOPBACK is enabled. [10] - L1 Status Mask. When 1 indicates that the L1
1594 * Status indication from the PCIE CORE is disabled. When 0 indicates that
1595 * the RX EEE LPI Status indication from the PCIE CORE is enabled. In the
1596 * EXIT Events Masks registers; this bit masks the falling edge detect of
1597 * the L1 status (L1 is on - off). [11] - P0 E0 EEE EEE LPI REQ Mask. When
1598 * =1 indicates that the P0 E0 EEE EEE LPI REQ indication is disabled. When
1599 * =0 indicates that the P0 E0 EEE LPI REQ indication is enabled. [12] - P1
1600 * E0 EEE LPI REQ Mask. When =1 indicates that the P0 EEE LPI REQ indication
1601 * is disabled. When =0 indicates that the P0 EEE LPI REQ indication is
1602 * enabled. [13] - P0 E1 EEE LPI REQ Mask. When =1 indicates that the P0 EEE
1603 * LPI REQ indication is disabled. When =0 indicates that the P0 EEE LPI REQ
1604 * indication is enabled. [14] - P1 E1 EEE LPI REQ Mask. When =1 indicates
1605 * that the P0 EEE LPI REQ indication is disabled. When =0 indicates that
1606 * the P0 EEE LPI REQ indication is enabled. [15] - L1 REQ Mask. When =1
1607 * indicates that the L1 REQ indication is disabled. When =0 indicates that
1608 * the L1 indication is enabled. [16] - Rx EEE LPI Status Edge Detect Mask.
1609 * When =1 indicates that the RX EEE LPI Status Falling Edge Detect
1610 * indication is disabled (Rx EEE LPI is on - off). When =0 indicates that
1611 * the RX EEE LPI Status Falling Edge Detec indication is enabled (Rx EEE
1612 * LPI is on - off). This bit is applicable only in the EXIT Events Masks
1613 * registers. [17] - L1 Status Edge Detect Mask. When =1 indicates that the
1614 * L1 Status Falling Edge Detect indication from the PCIE CORE is disabled
1615 * (L1 is on - off). When =0 indicates that the L1 Status Falling Edge
1616 * Detect indication from the PCIE CORE is enabled (L1 is on - off). This
1617 * bit is applicable only in the EXIT Events Masks registers.Clock 25MHz.
1618 * Reset on hard reset. */
1619 #define MISC_REG_CPMU_LP_MASK_EXT_P0 0xa888
1620 /* [RW 16] EEE LPI Entry Events Counter. A statistic counter with the number
1621 * of counts that the SM entered the EEE LPI state. Clock 25MHz. Read only
1622 * register. Reset on hard reset. */
1623 #define MISC_REG_CPMU_LP_SM_ENT_CNT_P0 0xa8b8
1624 /* [RW 16] EEE LPI Entry Events Counter. A statistic counter with the number
1625 * of counts that the SM entered the EEE LPI state. Clock 25MHz. Read only
1626 * register. Reset on hard reset. */
1627 #define MISC_REG_CPMU_LP_SM_ENT_CNT_P1 0xa8bc
1628 /* [RW 32] The following driver registers(1...16) represent 16 drivers and
1629 32 clients. Each client can be controlled by one driver only. One in each
1630 bit represent that this driver control the appropriate client (Ex: bit 5
1631 is set means this driver control client number 5). addr1 = set; addr0 =
1632 clear; read from both addresses will give the same result = status. write
1633 to address 1 will set a request to control all the clients that their
1634 appropriate bit (in the write command) is set. if the client is free (the
1635 appropriate bit in all the other drivers is clear) one will be written to
1636 that driver register; if the client isn't free the bit will remain zero.
1637 if the appropriate bit is set (the driver request to gain control on a
1638 client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
1639 interrupt will be asserted). write to address 0 will set a request to
1640 free all the clients that their appropriate bit (in the write command) is
1641 set. if the appropriate bit is clear (the driver request to free a client
1642 it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
1643 be asserted). */
1644 #define MISC_REG_DRIVER_CONTROL_1 0xa510
1645 #define MISC_REG_DRIVER_CONTROL_7 0xa3c8
1646 /* [RW 1] e1hmf for WOL. If clr WOL signal o the PXP will be send on bit 0
1647 only. */
1648 #define MISC_REG_E1HMF_MODE 0xa5f8
1649 /* [R 1] Status of four port mode path swap input pin. */
1650 #define MISC_REG_FOUR_PORT_PATH_SWAP 0xa75c
1651 /* [RW 2] 4 port path swap overwrite.[0] - Overwrite control; if it is 0 -
1652 the path_swap output is equal to 4 port mode path swap input pin; if it
1653 is 1 - the path_swap output is equal to bit[1] of this register; [1] -
1654 Overwrite value. If bit[0] of this register is 1 this is the value that
1655 receives the path_swap output. Reset on Hard reset. */
1656 #define MISC_REG_FOUR_PORT_PATH_SWAP_OVWR 0xa738
1657 /* [R 1] Status of 4 port mode port swap input pin. */
1658 #define MISC_REG_FOUR_PORT_PORT_SWAP 0xa754
1659 /* [RW 2] 4 port port swap overwrite.[0] - Overwrite control; if it is 0 -
1660 the port_swap output is equal to 4 port mode port swap input pin; if it
1661 is 1 - the port_swap output is equal to bit[1] of this register; [1] -
1662 Overwrite value. If bit[0] of this register is 1 this is the value that
1663 receives the port_swap output. Reset on Hard reset. */
1664 #define MISC_REG_FOUR_PORT_PORT_SWAP_OVWR 0xa734
1665 /* [RW 32] Debug only: spare RW register reset by core reset */
1666 #define MISC_REG_GENERIC_CR_0 0xa460
1667 #define MISC_REG_GENERIC_CR_1 0xa464
1668 /* [RW 32] Debug only: spare RW register reset by por reset */
1669 #define MISC_REG_GENERIC_POR_1 0xa474
1670 /* [RW 32] Bit[0]: EPIO MODE SEL: Setting this bit to 1 will allow SW/FW to
1671 use all of the 32 Extended GPIO pins. Without setting this bit; an EPIO
1672 can not be configured as an output. Each output has its output enable in
1673 the MCP register space; but this bit needs to be set to make use of that.
1674 Bit[3:1] spare. Bit[4]: WCVTMON_PWRDN: Powerdown for Warpcore VTMON. When
1675 set to 1 - Powerdown. Bit[5]: WCVTMON_RESETB: Reset for Warpcore VTMON.
1676 When set to 0 - vTMON is in reset. Bit[6]: setting this bit will change
1677 the i/o to an output and will drive the TimeSync output. Bit[31:7]:
1678 spare. Global register. Reset by hard reset. */
1679 #define MISC_REG_GEN_PURP_HWG 0xa9a0
1680 /* [RW 32] GPIO. [31-28] FLOAT port 0; [27-24] FLOAT port 0; When any of
1681 these bits is written as a '1'; the corresponding SPIO bit will turn off
1682 it's drivers and become an input. This is the reset state of all GPIO
1683 pins. The read value of these bits will be a '1' if that last command
1684 (#SET; #CLR; or #FLOAT) for this bit was a #FLOAT. (reset value 0xff).
1685 [23-20] CLR port 1; 19-16] CLR port 0; When any of these bits is written
1686 as a '1'; the corresponding GPIO bit will drive low. The read value of
1687 these bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for
1688 this bit was a #CLR. (reset value 0). [15-12] SET port 1; 11-8] port 0;
1689 SET When any of these bits is written as a '1'; the corresponding GPIO
1690 bit will drive high (if it has that capability). The read value of these
1691 bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for this
1692 bit was a #SET. (reset value 0). [7-4] VALUE port 1; [3-0] VALUE port 0;
1693 RO; These bits indicate the read value of each of the eight GPIO pins.
1694 This is the result value of the pin; not the drive value. Writing these
1695 bits will have not effect. */
1696 #define MISC_REG_GPIO 0xa490
1697 /* [RW 8] These bits enable the GPIO_INTs to signals event to the
1698 IGU/MCP.according to the following map: [0] p0_gpio_0; [1] p0_gpio_1; [2]
1699 p0_gpio_2; [3] p0_gpio_3; [4] p1_gpio_0; [5] p1_gpio_1; [6] p1_gpio_2;
1700 [7] p1_gpio_3; */
1701 #define MISC_REG_GPIO_EVENT_EN 0xa2bc
1702 /* [RW 32] GPIO INT. [31-28] OLD_CLR port1; [27-24] OLD_CLR port0; Writing a
1703 '1' to these bit clears the corresponding bit in the #OLD_VALUE register.
1704 This will acknowledge an interrupt on the falling edge of corresponding
1705 GPIO input (reset value 0). [23-16] OLD_SET [23-16] port1; OLD_SET port0;
1706 Writing a '1' to these bit sets the corresponding bit in the #OLD_VALUE
1707 register. This will acknowledge an interrupt on the rising edge of
1708 corresponding SPIO input (reset value 0). [15-12] OLD_VALUE [11-8] port1;
1709 OLD_VALUE port0; RO; These bits indicate the old value of the GPIO input
1710 value. When the ~INT_STATE bit is set; this bit indicates the OLD value
1711 of the pin such that if ~INT_STATE is set and this bit is '0'; then the
1712 interrupt is due to a low to high edge. If ~INT_STATE is set and this bit
1713 is '1'; then the interrupt is due to a high to low edge (reset value 0).
1714 [7-4] INT_STATE port1; [3-0] INT_STATE RO port0; These bits indicate the
1715 current GPIO interrupt state for each GPIO pin. This bit is cleared when
1716 the appropriate #OLD_SET or #OLD_CLR command bit is written. This bit is
1717 set when the GPIO input does not match the current value in #OLD_VALUE
1718 (reset value 0). */
1719 #define MISC_REG_GPIO_INT 0xa494
1720 /* [R 28] this field hold the last information that caused reserved
1721 attention. bits [19:0] - address; [22:20] function; [23] reserved;
1722 [27:24] the master that caused the attention - according to the following
1723 encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
1724 dbu; 8 = dmae */
1725 #define MISC_REG_GRC_RSV_ATTN 0xa3c0
1726 /* [R 28] this field hold the last information that caused timeout
1727 attention. bits [19:0] - address; [22:20] function; [23] reserved;
1728 [27:24] the master that caused the attention - according to the following
1729 encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
1730 dbu; 8 = dmae */
1731 #define MISC_REG_GRC_TIMEOUT_ATTN 0xa3c4
1732 /* [RW 1] Setting this bit enables a timer in the GRC block to timeout any
1733 access that does not finish within
1734 ~misc_registers_grc_timout_val.grc_timeout_val cycles. When this bit is
1735 cleared; this timeout is disabled. If this timeout occurs; the GRC shall
1736 assert it attention output. */
1737 #define MISC_REG_GRC_TIMEOUT_EN 0xa280
1738 /* [RW 28] 28 LSB of LCPLL first register; reset val = 521. inside order of
1739 the bits is: [2:0] OAC reset value 001) CML output buffer bias control;
1740 111 for +40%; 011 for +20%; 001 for 0%; 000 for -20%. [5:3] Icp_ctrl
1741 (reset value 001) Charge pump current control; 111 for 720u; 011 for
1742 600u; 001 for 480u and 000 for 360u. [7:6] Bias_ctrl (reset value 00)
1743 Global bias control; When bit 7 is high bias current will be 10 0gh; When
1744 bit 6 is high bias will be 100w; Valid values are 00; 10; 01. [10:8]
1745 Pll_observe (reset value 010) Bits to control observability. bit 10 is
1746 for test bias; bit 9 is for test CK; bit 8 is test Vc. [12:11] Vth_ctrl
1747 (reset value 00) Comparator threshold control. 00 for 0.6V; 01 for 0.54V
1748 and 10 for 0.66V. [13] pllSeqStart (reset value 0) Enables VCO tuning
1749 sequencer: 1= sequencer disabled; 0= sequencer enabled (inverted
1750 internally). [14] reserved (reset value 0) Reset for VCO sequencer is
1751 connected to RESET input directly. [15] capRetry_en (reset value 0)
1752 enable retry on cap search failure (inverted). [16] freqMonitor_e (reset
1753 value 0) bit to continuously monitor vco freq (inverted). [17]
1754 freqDetRestart_en (reset value 0) bit to enable restart when not freq
1755 locked (inverted). [18] freqDetRetry_en (reset value 0) bit to enable
1756 retry on freq det failure(inverted). [19] pllForceFdone_en (reset value
1757 0) bit to enable pllForceFdone & pllForceFpass into pllSeq. [20]
1758 pllForceFdone (reset value 0) bit to force freqDone. [21] pllForceFpass
1759 (reset value 0) bit to force freqPass. [22] pllForceDone_en (reset value
1760 0) bit to enable pllForceCapDone. [23] pllForceCapDone (reset value 0)
1761 bit to force capDone. [24] pllForceCapPass_en (reset value 0) bit to
1762 enable pllForceCapPass. [25] pllForceCapPass (reset value 0) bit to force
1763 capPass. [26] capRestart (reset value 0) bit to force cap sequencer to
1764 restart. [27] capSelectM_en (reset value 0) bit to enable cap select
1765 register bits. */
1766 #define MISC_REG_LCPLL_CTRL_1 0xa2a4
1767 #define MISC_REG_LCPLL_CTRL_REG_2 0xa2a8
1768 /* [RW 1] LCPLL power down. Global register. Active High. Reset on POR
1769 * reset. */
1770 #define MISC_REG_LCPLL_E40_PWRDWN 0xaa74
1771 /* [RW 1] LCPLL VCO reset. Global register. Active Low Reset on POR reset. */
1772 #define MISC_REG_LCPLL_E40_RESETB_ANA 0xaa78
1773 /* [RW 1] LCPLL post-divider reset. Global register. Active Low Reset on POR
1774 * reset. */
1775 #define MISC_REG_LCPLL_E40_RESETB_DIG 0xaa7c
1776 /* [RW 4] Interrupt mask register #0 read/write */
1777 #define MISC_REG_MISC_INT_MASK 0xa388
1778 /* [RW 1] Parity mask register #0 read/write */
1779 #define MISC_REG_MISC_PRTY_MASK 0xa398
1780 /* [R 1] Parity register #0 read */
1781 #define MISC_REG_MISC_PRTY_STS 0xa38c
1782 /* [RC 1] Parity register #0 read clear */
1783 #define MISC_REG_MISC_PRTY_STS_CLR 0xa390
1784 #define MISC_REG_NIG_WOL_P0 0xa270
1785 #define MISC_REG_NIG_WOL_P1 0xa274
1786 /* [R 1] If set indicate that the pcie_rst_b was asserted without perst
1787 assertion */
1788 #define MISC_REG_PCIE_HOT_RESET 0xa618
1789 /* [RW 32] 32 LSB of storm PLL first register; reset val = 0x 071d2911.
1790 inside order of the bits is: [0] P1 divider[0] (reset value 1); [1] P1
1791 divider[1] (reset value 0); [2] P1 divider[2] (reset value 0); [3] P1
1792 divider[3] (reset value 0); [4] P2 divider[0] (reset value 1); [5] P2
1793 divider[1] (reset value 0); [6] P2 divider[2] (reset value 0); [7] P2
1794 divider[3] (reset value 0); [8] ph_det_dis (reset value 1); [9]
1795 freq_det_dis (reset value 0); [10] Icpx[0] (reset value 0); [11] Icpx[1]
1796 (reset value 1); [12] Icpx[2] (reset value 0); [13] Icpx[3] (reset value
1797 1); [14] Icpx[4] (reset value 0); [15] Icpx[5] (reset value 0); [16]
1798 Rx[0] (reset value 1); [17] Rx[1] (reset value 0); [18] vc_en (reset
1799 value 1); [19] vco_rng[0] (reset value 1); [20] vco_rng[1] (reset value
1800 1); [21] Kvco_xf[0] (reset value 0); [22] Kvco_xf[1] (reset value 0);
1801 [23] Kvco_xf[2] (reset value 0); [24] Kvco_xs[0] (reset value 1); [25]
1802 Kvco_xs[1] (reset value 1); [26] Kvco_xs[2] (reset value 1); [27]
1803 testd_en (reset value 0); [28] testd_sel[0] (reset value 0); [29]
1804 testd_sel[1] (reset value 0); [30] testd_sel[2] (reset value 0); [31]
1805 testa_en (reset value 0); */
1806 #define MISC_REG_PLL_STORM_CTRL_1 0xa294
1807 #define MISC_REG_PLL_STORM_CTRL_2 0xa298
1808 #define MISC_REG_PLL_STORM_CTRL_3 0xa29c
1809 #define MISC_REG_PLL_STORM_CTRL_4 0xa2a0
1810 /* [R 1] Status of 4 port mode enable input pin. */
1811 #define MISC_REG_PORT4MODE_EN 0xa750
1812 /* [RW 2] 4 port mode enable overwrite.[0] - Overwrite control; if it is 0 -
1813 * the port4mode_en output is equal to 4 port mode input pin; if it is 1 -
1814 * the port4mode_en output is equal to bit[1] of this register; [1] -
1815 * Overwrite value. If bit[0] of this register is 1 this is the value that
1816 * receives the port4mode_en output . */
1817 #define MISC_REG_PORT4MODE_EN_OVWR 0xa720
1818 /* [RW 32] reset reg#2; rite/read one = the specific block is out of reset;
1819 write/read zero = the specific block is in reset; addr 0-wr- the write
1820 value will be written to the register; addr 1-set - one will be written
1821 to all the bits that have the value of one in the data written (bits that
1822 have the value of zero will not be change) ; addr 2-clear - zero will be
1823 written to all the bits that have the value of one in the data written
1824 (bits that have the value of zero will not be change); addr 3-ignore;
1825 read ignore from all addr except addr 00; inside order of the bits is:
1826 [0] rst_bmac0; [1] rst_bmac1; [2] rst_emac0; [3] rst_emac1; [4] rst_grc;
1827 [5] rst_mcp_n_reset_reg_hard_core; [6] rst_ mcp_n_hard_core_rst_b; [7]
1828 rst_ mcp_n_reset_cmn_cpu; [8] rst_ mcp_n_reset_cmn_core; [9] rst_rbcn;
1829 [10] rst_dbg; [11] rst_misc_core; [12] rst_dbue (UART); [13]
1830 Pci_resetmdio_n; [14] rst_emac0_hard_core; [15] rst_emac1_hard_core; 16]
1831 rst_pxp_rq_rd_wr; 31:17] reserved */
1832 #define MISC_REG_RESET_REG_1 0xa580
1833 #define MISC_REG_RESET_REG_2 0xa590
1834 /* [RW 20] 20 bit GRC address where the scratch-pad of the MCP that is
1835 shared with the driver resides */
1836 #define MISC_REG_SHARED_MEM_ADDR 0xa2b4
1837 /* [RW 32] SPIO. [31-24] FLOAT When any of these bits is written as a '1';
1838 the corresponding SPIO bit will turn off it's drivers and become an
1839 input. This is the reset state of all SPIO pins. The read value of these
1840 bits will be a '1' if that last command (#SET; #CL; or #FLOAT) for this
1841 bit was a #FLOAT. (reset value 0xff). [23-16] CLR When any of these bits
1842 is written as a '1'; the corresponding SPIO bit will drive low. The read
1843 value of these bits will be a '1' if that last command (#SET; #CLR; or
1844 #FLOAT) for this bit was a #CLR. (reset value 0). [15-8] SET When any of
1845 these bits is written as a '1'; the corresponding SPIO bit will drive
1846 high (if it has that capability). The read value of these bits will be a
1847 '1' if that last command (#SET; #CLR; or #FLOAT) for this bit was a #SET.
1848 (reset value 0). [7-0] VALUE RO; These bits indicate the read value of
1849 each of the eight SPIO pins. This is the result value of the pin; not the
1850 drive value. Writing these bits will have not effect. Each 8 bits field
1851 is divided as follows: [0] VAUX Enable; when pulsed low; enables supply
1852 from VAUX. (This is an output pin only; the FLOAT field is not applicable
1853 for this pin); [1] VAUX Disable; when pulsed low; disables supply form
1854 VAUX. (This is an output pin only; FLOAT field is not applicable for this
1855 pin); [2] SEL_VAUX_B - Control to power switching logic. Drive low to
1856 select VAUX supply. (This is an output pin only; it is not controlled by
1857 the SET and CLR fields; it is controlled by the Main Power SM; the FLOAT
1858 field is not applicable for this pin; only the VALUE fields is relevant -
1859 it reflects the output value); [3] port swap [4] spio_4; [5] spio_5; [6]
1860 Bit 0 of UMP device ID select; read by UMP firmware; [7] Bit 1 of UMP
1861 device ID select; read by UMP firmware. */
1862 #define MISC_REG_SPIO 0xa4fc
1863 /* [RW 8] These bits enable the SPIO_INTs to signals event to the IGU/MC.
1864 according to the following map: [3:0] reserved; [4] spio_4 [5] spio_5;
1865 [7:0] reserved */
1866 #define MISC_REG_SPIO_EVENT_EN 0xa2b8
1867 /* [RW 32] SPIO INT. [31-24] OLD_CLR Writing a '1' to these bit clears the
1868 corresponding bit in the #OLD_VALUE register. This will acknowledge an
1869 interrupt on the falling edge of corresponding SPIO input (reset value
1870 0). [23-16] OLD_SET Writing a '1' to these bit sets the corresponding bit
1871 in the #OLD_VALUE register. This will acknowledge an interrupt on the
1872 rising edge of corresponding SPIO input (reset value 0). [15-8] OLD_VALUE
1873 RO; These bits indicate the old value of the SPIO input value. When the
1874 ~INT_STATE bit is set; this bit indicates the OLD value of the pin such
1875 that if ~INT_STATE is set and this bit is '0'; then the interrupt is due
1876 to a low to high edge. If ~INT_STATE is set and this bit is '1'; then the
1877 interrupt is due to a high to low edge (reset value 0). [7-0] INT_STATE
1878 RO; These bits indicate the current SPIO interrupt state for each SPIO
1879 pin. This bit is cleared when the appropriate #OLD_SET or #OLD_CLR
1880 command bit is written. This bit is set when the SPIO input does not
1881 match the current value in #OLD_VALUE (reset value 0). */
1882 #define MISC_REG_SPIO_INT 0xa500
1883 /* [RW 32] reload value for counter 4 if reload; the value will be reload if
1884 the counter reached zero and the reload bit
1885 (~misc_registers_sw_timer_cfg_4.sw_timer_cfg_4[1] ) is set */
1886 #define MISC_REG_SW_TIMER_RELOAD_VAL_4 0xa2fc
1887 /* [RW 32] the value of the counter for sw timers1-8. there are 8 addresses
1888 in this register. address 0 - timer 1; address 1 - timer 2, ... address 7 -
1889 timer 8 */
1890 #define MISC_REG_SW_TIMER_VAL 0xa5c0
1891 /* [R 1] Status of two port mode path swap input pin. */
1892 #define MISC_REG_TWO_PORT_PATH_SWAP 0xa758
1893 /* [RW 2] 2 port swap overwrite.[0] - Overwrite control; if it is 0 - the
1894 path_swap output is equal to 2 port mode path swap input pin; if it is 1
1895 - the path_swap output is equal to bit[1] of this register; [1] -
1896 Overwrite value. If bit[0] of this register is 1 this is the value that
1897 receives the path_swap output. Reset on Hard reset. */
1898 #define MISC_REG_TWO_PORT_PATH_SWAP_OVWR 0xa72c
1899 /* [RW 1] Set by the MCP to remember if one or more of the drivers is/are
1900 loaded; 0-prepare; -unprepare */
1901 #define MISC_REG_UNPREPARED 0xa424
1902 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST (0x1<<0)
1903 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST (0x1<<1)
1904 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN (0x1<<4)
1905 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST (0x1<<2)
1906 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN (0x1<<3)
1907 /* [RW 5] MDIO PHY Address. The WC uses this address to determine whether or
1908 * not it is the recipient of the message on the MDIO interface. The value
1909 * is compared to the value on ctrl_md_devad. Drives output
1910 * misc_xgxs0_phy_addr. Global register. */
1911 #define MISC_REG_WC0_CTRL_PHY_ADDR 0xa9cc
1912 #define MISC_REG_WC0_RESET 0xac30
1913 /* [RW 2] XMAC Core port mode. Indicates the number of ports on the system
1914 side. This should be less than or equal to phy_port_mode; if some of the
1915 ports are not used. This enables reduction of frequency on the core side.
1916 This is a strap input for the XMAC_MP core. 00 - Single Port Mode; 01 -
1917 Dual Port Mode; 10 - Tri Port Mode; 11 - Quad Port Mode. This is a strap
1918 input for the XMAC_MP core; and should be changed only while reset is
1919 held low. Reset on Hard reset. */
1920 #define MISC_REG_XMAC_CORE_PORT_MODE 0xa964
1921 /* [RW 2] XMAC PHY port mode. Indicates the number of ports on the Warp
1922 Core. This is a strap input for the XMAC_MP core. 00 - Single Port Mode;
1923 01 - Dual Port Mode; 1x - Quad Port Mode; This is a strap input for the
1924 XMAC_MP core; and should be changed only while reset is held low. Reset
1925 on Hard reset. */
1926 #define MISC_REG_XMAC_PHY_PORT_MODE 0xa960
1927 /* [RW 32] 1 [47] Packet Size = 64 Write to this register write bits 31:0.
1928 * Reads from this register will clear bits 31:0. */
1929 #define MSTAT_REG_RX_STAT_GR64_LO 0x200
1930 /* [RW 32] 1 [00] Tx Good Packet Count Write to this register write bits
1931 * 31:0. Reads from this register will clear bits 31:0. */
1932 #define MSTAT_REG_TX_STAT_GTXPOK_LO 0
1933 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST (0x1<<0)
1934 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST (0x1<<1)
1935 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN (0x1<<4)
1936 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST (0x1<<2)
1937 #define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN (0x1<<3)
1938 #define NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN (0x1<<0)
1939 #define NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN (0x1<<0)
1940 #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT (0x1<<0)
1941 #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS (0x1<<9)
1942 #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G (0x1<<15)
1943 #define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS (0xf<<18)
1944 /* [RW 1] Input enable for RX_BMAC0 IF */
1945 #define NIG_REG_BMAC0_IN_EN 0x100ac
1946 /* [RW 1] output enable for TX_BMAC0 IF */
1947 #define NIG_REG_BMAC0_OUT_EN 0x100e0
1948 /* [RW 1] output enable for TX BMAC pause port 0 IF */
1949 #define NIG_REG_BMAC0_PAUSE_OUT_EN 0x10110
1950 /* [RW 1] output enable for RX_BMAC0_REGS IF */
1951 #define NIG_REG_BMAC0_REGS_OUT_EN 0x100e8
1952 /* [RW 1] output enable for RX BRB1 port0 IF */
1953 #define NIG_REG_BRB0_OUT_EN 0x100f8
1954 /* [RW 1] Input enable for TX BRB1 pause port 0 IF */
1955 #define NIG_REG_BRB0_PAUSE_IN_EN 0x100c4
1956 /* [RW 1] output enable for RX BRB1 port1 IF */
1957 #define NIG_REG_BRB1_OUT_EN 0x100fc
1958 /* [RW 1] Input enable for TX BRB1 pause port 1 IF */
1959 #define NIG_REG_BRB1_PAUSE_IN_EN 0x100c8
1960 /* [RW 1] output enable for RX BRB1 LP IF */
1961 #define NIG_REG_BRB_LB_OUT_EN 0x10100
1962 /* [WB_W 82] Debug packet to LP from RBC; Data spelling:[63:0] data; 64]
1963 error; [67:65]eop_bvalid; [68]eop; [69]sop; [70]port_id; 71]flush;
1964 72:73]-vnic_num; 81:74]-sideband_info */
1965 #define NIG_REG_DEBUG_PACKET_LB 0x10800
1966 /* [RW 1] Input enable for TX Debug packet */
1967 #define NIG_REG_EGRESS_DEBUG_IN_EN 0x100dc
1968 /* [RW 1] If 1 - egress drain mode for port0 is active. In this mode all
1969 packets from PBFare not forwarded to the MAC and just deleted from FIFO.
1970 First packet may be deleted from the middle. And last packet will be
1971 always deleted till the end. */
1972 #define NIG_REG_EGRESS_DRAIN0_MODE 0x10060
1973 /* [RW 1] Output enable to EMAC0 */
1974 #define NIG_REG_EGRESS_EMAC0_OUT_EN 0x10120
1975 /* [RW 1] MAC configuration for packets of port0. If 1 - all packet outputs
1976 to emac for port0; other way to bmac for port0 */
1977 #define NIG_REG_EGRESS_EMAC0_PORT 0x10058
1978 /* [RW 1] Input enable for TX PBF user packet port0 IF */
1979 #define NIG_REG_EGRESS_PBF0_IN_EN 0x100cc
1980 /* [RW 1] Input enable for TX PBF user packet port1 IF */
1981 #define NIG_REG_EGRESS_PBF1_IN_EN 0x100d0
1982 /* [RW 1] Input enable for TX UMP management packet port0 IF */
1983 #define NIG_REG_EGRESS_UMP0_IN_EN 0x100d4
1984 /* [RW 1] Input enable for RX_EMAC0 IF */
1985 #define NIG_REG_EMAC0_IN_EN 0x100a4
1986 /* [RW 1] output enable for TX EMAC pause port 0 IF */
1987 #define NIG_REG_EMAC0_PAUSE_OUT_EN 0x10118
1988 /* [R 1] status from emac0. This bit is set when MDINT from either the
1989 EXT_MDINT pin or from the Copper PHY is driven low. This condition must
1990 be cleared in the attached PHY device that is driving the MINT pin. */
1991 #define NIG_REG_EMAC0_STATUS_MISC_MI_INT 0x10494
1992 /* [WB 48] This address space contains BMAC0 registers. The BMAC registers
1993 are described in appendix A. In order to access the BMAC0 registers; the
1994 base address; NIG_REGISTERS_INGRESS_BMAC0_MEM; Offset: 0x10c00; should be
1995 added to each BMAC register offset */
1996 #define NIG_REG_INGRESS_BMAC0_MEM 0x10c00
1997 /* [WB 48] This address space contains BMAC1 registers. The BMAC registers
1998 are described in appendix A. In order to access the BMAC0 registers; the
1999 base address; NIG_REGISTERS_INGRESS_BMAC1_MEM; Offset: 0x11000; should be
2000 added to each BMAC register offset */
2001 #define NIG_REG_INGRESS_BMAC1_MEM 0x11000
2002 /* [R 1] FIFO empty in EOP descriptor FIFO of LP in NIG_RX_EOP */
2003 #define NIG_REG_INGRESS_EOP_LB_EMPTY 0x104e0
2004 /* [RW 17] Debug only. RX_EOP_DSCR_lb_FIFO in NIG_RX_EOP. Data
2005 packet_length[13:0]; mac_error[14]; trunc_error[15]; parity[16] */
2006 #define NIG_REG_INGRESS_EOP_LB_FIFO 0x104e4
2007 /* [RW 27] 0 - must be active for Everest A0; 1- for Everest B0 when latch
2008 logic for interrupts must be used. Enable per bit of interrupt of
2009 ~latch_status.latch_status */
2010 #define NIG_REG_LATCH_BC_0 0x16210
2011 /* [RW 27] Latch for each interrupt from Unicore.b[0]
2012 status_emac0_misc_mi_int; b[1] status_emac0_misc_mi_complete;
2013 b[2]status_emac0_misc_cfg_change; b[3]status_emac0_misc_link_status;
2014 b[4]status_emac0_misc_link_change; b[5]status_emac0_misc_attn;
2015 b[6]status_serdes0_mac_crs; b[7]status_serdes0_autoneg_complete;
2016 b[8]status_serdes0_fiber_rxact; b[9]status_serdes0_link_status;
2017 b[10]status_serdes0_mr_page_rx; b[11]status_serdes0_cl73_an_complete;
2018 b[12]status_serdes0_cl73_mr_page_rx; b[13]status_serdes0_rx_sigdet;
2019 b[14]status_xgxs0_remotemdioreq; b[15]status_xgxs0_link10g;
2020 b[16]status_xgxs0_autoneg_complete; b[17]status_xgxs0_fiber_rxact;
2021 b[21:18]status_xgxs0_link_status; b[22]status_xgxs0_mr_page_rx;
2022 b[23]status_xgxs0_cl73_an_complete; b[24]status_xgxs0_cl73_mr_page_rx;
2023 b[25]status_xgxs0_rx_sigdet; b[26]status_xgxs0_mac_crs */
2024 #define NIG_REG_LATCH_STATUS_0 0x18000
2025 /* [RW 1] led 10g for port 0 */
2026 #define NIG_REG_LED_10G_P0 0x10320
2027 /* [RW 1] led 10g for port 1 */
2028 #define NIG_REG_LED_10G_P1 0x10324
2029 /* [RW 1] Port0: This bit is set to enable the use of the
2030 ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 field
2031 defined below. If this bit is cleared; then the blink rate will be about
2032 8Hz. */
2033 #define NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 0x10318
2034 /* [RW 12] Port0: Specifies the period of each blink cycle (on + off) for
2035 Traffic LED in milliseconds. Must be a non-zero value. This 12-bit field
2036 is reset to 0x080; giving a default blink period of approximately 8Hz. */
2037 #define NIG_REG_LED_CONTROL_BLINK_RATE_P0 0x10310
2038 /* [RW 1] Port0: If set along with the
2039 ~nig_registers_led_control_override_traffic_p0.led_control_override_traffic_p0
2040 bit and ~nig_registers_led_control_traffic_p0.led_control_traffic_p0 LED
2041 bit; the Traffic LED will blink with the blink rate specified in
2042 ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
2043 ~nig_registers_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
2044 fields. */
2045 #define NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 0x10308
2046 /* [RW 1] Port0: If set overrides hardware control of the Traffic LED. The
2047 Traffic LED will then be controlled via bit ~nig_registers_
2048 led_control_traffic_p0.led_control_traffic_p0 and bit
2049 ~nig_registers_led_control_blink_traffic_p0.led_control_blink_traffic_p0 */
2050 #define NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 0x102f8
2051 /* [RW 1] Port0: If set along with the led_control_override_trafic_p0 bit;
2052 turns on the Traffic LED. If the led_control_blink_traffic_p0 bit is also
2053 set; the LED will blink with blink rate specified in
2054 ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
2055 ~nig_regsters_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
2056 fields. */
2057 #define NIG_REG_LED_CONTROL_TRAFFIC_P0 0x10300
2058 /* [RW 4] led mode for port0: 0 MAC; 1-3 PHY1; 4 MAC2; 5-7 PHY4; 8-MAC3;
2059 9-11PHY7; 12 MAC4; 13-15 PHY10; */
2060 #define NIG_REG_LED_MODE_P0 0x102f0
2061 /* [RW 3] for port0 enable for llfc ppp and pause. b0 - brb1 enable; b1-
2062 tsdm enable; b2- usdm enable */
2063 #define NIG_REG_LLFC_EGRESS_SRC_ENABLE_0 0x16070
2064 #define NIG_REG_LLFC_EGRESS_SRC_ENABLE_1 0x16074
2065 /* [RW 1] SAFC enable for port0. This register may get 1 only when
2066 ~ppp_enable.ppp_enable = 0 and pause_enable.pause_enable =0 for the same
2067 port */
2068 #define NIG_REG_LLFC_ENABLE_0 0x16208
2069 #define NIG_REG_LLFC_ENABLE_1 0x1620c
2070 /* [RW 16] classes are high-priority for port0 */
2071 #define NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0 0x16058
2072 #define NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 0x1605c
2073 /* [RW 16] classes are low-priority for port0 */
2074 #define NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0 0x16060
2075 #define NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 0x16064
2076 /* [RW 1] Output enable of message to LLFC BMAC IF for port0 */
2077 #define NIG_REG_LLFC_OUT_EN_0 0x160c8
2078 #define NIG_REG_LLFC_OUT_EN_1 0x160cc
2079 #define NIG_REG_LLH0_ACPI_PAT_0_CRC 0x1015c
2080 #define NIG_REG_LLH0_ACPI_PAT_6_LEN 0x10154
2081 #define NIG_REG_LLH0_BRB1_DRV_MASK 0x10244
2082 #define NIG_REG_LLH0_BRB1_DRV_MASK_MF 0x16048
2083 /* [RW 1] send to BRB1 if no match on any of RMP rules. */
2084 #define NIG_REG_LLH0_BRB1_NOT_MCP 0x1025c
2085 /* [RW 2] Determine the classification participants. 0: no classification.1:
2086 classification upon VLAN id. 2: classification upon MAC address. 3:
2087 classification upon both VLAN id & MAC addr. */
2088 #define NIG_REG_LLH0_CLS_TYPE 0x16080
2089 /* [RW 32] cm header for llh0 */
2090 #define NIG_REG_LLH0_CM_HEADER 0x1007c
2091 #define NIG_REG_LLH0_DEST_IP_0_1 0x101dc
2092 #define NIG_REG_LLH0_DEST_MAC_0_0 0x101c0
2093 /* [RW 16] destination TCP address 1. The LLH will look for this address in
2094 all incoming packets. */
2095 #define NIG_REG_LLH0_DEST_TCP_0 0x10220
2096 /* [RW 16] destination UDP address 1 The LLH will look for this address in
2097 all incoming packets. */
2098 #define NIG_REG_LLH0_DEST_UDP_0 0x10214
2099 #define NIG_REG_LLH0_ERROR_MASK 0x1008c
2100 /* [RW 8] event id for llh0 */
2101 #define NIG_REG_LLH0_EVENT_ID 0x10084
2102 #define NIG_REG_LLH0_FUNC_EN 0x160fc
2103 #define NIG_REG_LLH0_FUNC_MEM 0x16180
2104 #define NIG_REG_LLH0_FUNC_MEM_ENABLE 0x16140
2105 #define NIG_REG_LLH0_FUNC_VLAN_ID 0x16100
2106 /* [RW 1] Determine the IP version to look for in
2107 ~nig_registers_llh0_dest_ip_0.llh0_dest_ip_0. 0 - IPv6; 1-IPv4 */
2108 #define NIG_REG_LLH0_IPV4_IPV6_0 0x10208
2109 /* [RW 1] t bit for llh0 */
2110 #define NIG_REG_LLH0_T_BIT 0x10074
2111 /* [RW 12] VLAN ID 1. In case of VLAN packet the LLH will look for this ID. */
2112 #define NIG_REG_LLH0_VLAN_ID_0 0x1022c
2113 /* [RW 8] init credit counter for port0 in LLH */
2114 #define NIG_REG_LLH0_XCM_INIT_CREDIT 0x10554
2115 #define NIG_REG_LLH0_XCM_MASK 0x10130
2116 #define NIG_REG_LLH1_BRB1_DRV_MASK 0x10248
2117 /* [RW 1] send to BRB1 if no match on any of RMP rules. */
2118 #define NIG_REG_LLH1_BRB1_NOT_MCP 0x102dc
2119 /* [RW 2] Determine the classification participants. 0: no classification.1:
2120 classification upon VLAN id. 2: classification upon MAC address. 3:
2121 classification upon both VLAN id & MAC addr. */
2122 #define NIG_REG_LLH1_CLS_TYPE 0x16084
2123 /* [RW 32] cm header for llh1 */
2124 #define NIG_REG_LLH1_CM_HEADER 0x10080
2125 #define NIG_REG_LLH1_ERROR_MASK 0x10090
2126 /* [RW 8] event id for llh1 */
2127 #define NIG_REG_LLH1_EVENT_ID 0x10088
2128 #define NIG_REG_LLH1_FUNC_EN 0x16104
2129 #define NIG_REG_LLH1_FUNC_MEM 0x161c0
2130 #define NIG_REG_LLH1_FUNC_MEM_ENABLE 0x16160
2131 #define NIG_REG_LLH1_FUNC_MEM_SIZE 16
2132 /* [RW 1] When this bit is set; the LLH will classify the packet before
2133 * sending it to the BRB or calculating WoL on it. This bit controls port 1
2134 * only. The legacy llh_multi_function_mode bit controls port 0. */
2135 #define NIG_REG_LLH1_MF_MODE 0x18614
2136 /* [RW 8] init credit counter for port1 in LLH */
2137 #define NIG_REG_LLH1_XCM_INIT_CREDIT 0x10564
2138 #define NIG_REG_LLH1_XCM_MASK 0x10134
2139 /* [RW 1] When this bit is set; the LLH will expect all packets to be with
2140 e1hov */
2141 #define NIG_REG_LLH_E1HOV_MODE 0x160d8
2142 /* [RW 1] When this bit is set; the LLH will classify the packet before
2143 sending it to the BRB or calculating WoL on it. */
2144 #define NIG_REG_LLH_MF_MODE 0x16024
2145 #define NIG_REG_MASK_INTERRUPT_PORT0 0x10330
2146 #define NIG_REG_MASK_INTERRUPT_PORT1 0x10334
2147 /* [RW 1] Output signal from NIG to EMAC0. When set enables the EMAC0 block. */
2148 #define NIG_REG_NIG_EMAC0_EN 0x1003c
2149 /* [RW 1] Output signal from NIG to EMAC1. When set enables the EMAC1 block. */
2150 #define NIG_REG_NIG_EMAC1_EN 0x10040
2151 /* [RW 1] Output signal from NIG to TX_EMAC0. When set indicates to the
2152 EMAC0 to strip the CRC from the ingress packets. */
2153 #define NIG_REG_NIG_INGRESS_EMAC0_NO_CRC 0x10044
2154 /* [R 32] Interrupt register #0 read */
2155 #define NIG_REG_NIG_INT_STS_0 0x103b0
2156 #define NIG_REG_NIG_INT_STS_1 0x103c0
2157 /* [RC 32] Interrupt register #0 read clear */
2158 #define NIG_REG_NIG_INT_STS_CLR_0 0x103b4
2159 /* [R 32] Legacy E1 and E1H location for parity error mask register. */
2160 #define NIG_REG_NIG_PRTY_MASK 0x103dc
2161 /* [RW 32] Parity mask register #0 read/write */
2162 #define NIG_REG_NIG_PRTY_MASK_0 0x183c8
2163 #define NIG_REG_NIG_PRTY_MASK_1 0x183d8
2164 /* [R 32] Legacy E1 and E1H location for parity error status register. */
2165 #define NIG_REG_NIG_PRTY_STS 0x103d0
2166 /* [R 32] Parity register #0 read */
2167 #define NIG_REG_NIG_PRTY_STS_0 0x183bc
2168 #define NIG_REG_NIG_PRTY_STS_1 0x183cc
2169 /* [R 32] Legacy E1 and E1H location for parity error status clear register. */
2170 #define NIG_REG_NIG_PRTY_STS_CLR 0x103d4
2171 /* [RC 32] Parity register #0 read clear */
2172 #define NIG_REG_NIG_PRTY_STS_CLR_0 0x183c0
2173 #define NIG_REG_NIG_PRTY_STS_CLR_1 0x183d0
2174 #define MCPR_IMC_COMMAND_ENABLE (1L<<31)
2175 #define MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT 16
2176 #define MCPR_IMC_COMMAND_OPERATION_BITSHIFT 28
2177 #define MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT 8
2178 /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2179 * Ethernet header. */
2180 #define NIG_REG_P0_HDRS_AFTER_BASIC 0x18038
2181 /* [RW 1] HW PFC enable bit. Set this bit to enable the PFC functionality in
2182 * the NIG. Other flow control modes such as PAUSE and SAFC/LLFC should be
2183 * disabled when this bit is set. */
2184 #define NIG_REG_P0_HWPFC_ENABLE 0x18078
2185 #define NIG_REG_P0_LLH_FUNC_MEM2 0x18480
2186 #define NIG_REG_P0_LLH_FUNC_MEM2_ENABLE 0x18440
2187 /* [RW 1] Input enable for RX MAC interface. */
2188 #define NIG_REG_P0_MAC_IN_EN 0x185ac
2189 /* [RW 1] Output enable for TX MAC interface */
2190 #define NIG_REG_P0_MAC_OUT_EN 0x185b0
2191 /* [RW 1] Output enable for TX PAUSE signal to the MAC. */
2192 #define NIG_REG_P0_MAC_PAUSE_OUT_EN 0x185b4
2193 /* [RW 32] Eight 4-bit configurations for specifying which COS (0-15 for
2194 * future expansion) each priorty is to be mapped to. Bits 3:0 specify the
2195 * COS for priority 0. Bits 31:28 specify the COS for priority 7. The 3-bit
2196 * priority field is extracted from the outer-most VLAN in receive packet.
2197 * Only COS 0 and COS 1 are supported in E2. */
2198 #define NIG_REG_P0_PKT_PRIORITY_TO_COS 0x18054
2199 /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 0. A
2200 * priority is mapped to COS 0 when the corresponding mask bit is 1. More
2201 * than one bit may be set; allowing multiple priorities to be mapped to one
2202 * COS. */
2203 #define NIG_REG_P0_RX_COS0_PRIORITY_MASK 0x18058
2204 /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 1. A
2205 * priority is mapped to COS 1 when the corresponding mask bit is 1. More
2206 * than one bit may be set; allowing multiple priorities to be mapped to one
2207 * COS. */
2208 #define NIG_REG_P0_RX_COS1_PRIORITY_MASK 0x1805c
2209 /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 2. A
2210 * priority is mapped to COS 2 when the corresponding mask bit is 1. More
2211 * than one bit may be set; allowing multiple priorities to be mapped to one
2212 * COS. */
2213 #define NIG_REG_P0_RX_COS2_PRIORITY_MASK 0x186b0
2214 /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 3. A
2215 * priority is mapped to COS 3 when the corresponding mask bit is 1. More
2216 * than one bit may be set; allowing multiple priorities to be mapped to one
2217 * COS. */
2218 #define NIG_REG_P0_RX_COS3_PRIORITY_MASK 0x186b4
2219 /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 4. A
2220 * priority is mapped to COS 4 when the corresponding mask bit is 1. More
2221 * than one bit may be set; allowing multiple priorities to be mapped to one
2222 * COS. */
2223 #define NIG_REG_P0_RX_COS4_PRIORITY_MASK 0x186b8
2224 /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 5. A
2225 * priority is mapped to COS 5 when the corresponding mask bit is 1. More
2226 * than one bit may be set; allowing multiple priorities to be mapped to one
2227 * COS. */
2228 #define NIG_REG_P0_RX_COS5_PRIORITY_MASK 0x186bc
2229 /* [R 1] RX FIFO for receiving data from MAC is empty. */
2230 /* [RW 15] Specify which of the credit registers the client is to be mapped
2231 * to. Bits[2:0] are for client 0; bits [14:12] are for client 4. For
2232 * clients that are not subject to WFQ credit blocking - their
2233 * specifications here are not used. */
2234 #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP 0x180f0
2235 /* [RW 32] Specify which of the credit registers the client is to be mapped
2236 * to. This register specifies bits 31:0 of the 36-bit value. Bits[3:0] are
2237 * for client 0; bits [35:32] are for client 8. For clients that are not
2238 * subject to WFQ credit blocking - their specifications here are not used.
2239 * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2240 * input clients to ETS arbiter. The reset default is set for management and
2241 * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2242 * use credit registers 0-5 respectively (0x543210876). Note that credit
2243 * registers can not be shared between clients. */
2244 #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_LSB 0x18688
2245 /* [RW 4] Specify which of the credit registers the client is to be mapped
2246 * to. This register specifies bits 35:32 of the 36-bit value. Bits[3:0] are
2247 * for client 0; bits [35:32] are for client 8. For clients that are not
2248 * subject to WFQ credit blocking - their specifications here are not used.
2249 * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2250 * input clients to ETS arbiter. The reset default is set for management and
2251 * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2252 * use credit registers 0-5 respectively (0x543210876). Note that credit
2253 * registers can not be shared between clients. */
2254 #define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_MSB 0x1868c
2255 /* [RW 5] Specify whether the client competes directly in the strict
2256 * priority arbiter. The bits are mapped according to client ID (client IDs
2257 * are defined in tx_arb_priority_client). Default value is set to enable
2258 * strict priorities for clients 0-2 -- management and debug traffic. */
2259 #define NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT 0x180e8
2260 /* [RW 5] Specify whether the client is subject to WFQ credit blocking. The
2261 * bits are mapped according to client ID (client IDs are defined in
2262 * tx_arb_priority_client). Default value is 0 for not using WFQ credit
2263 * blocking. */
2264 #define NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ 0x180ec
2265 /* [RW 32] Specify the upper bound that credit register 0 is allowed to
2266 * reach. */
2267 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0 0x1810c
2268 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1 0x18110
2269 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_2 0x18114
2270 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_3 0x18118
2271 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_4 0x1811c
2272 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_5 0x186a0
2273 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_6 0x186a4
2274 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_7 0x186a8
2275 #define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_8 0x186ac
2276 /* [RW 32] Specify the weight (in bytes) to be added to credit register 0
2277 * when it is time to increment. */
2278 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0 0x180f8
2279 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1 0x180fc
2280 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2 0x18100
2281 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3 0x18104
2282 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4 0x18108
2283 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5 0x18690
2284 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_6 0x18694
2285 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_7 0x18698
2286 #define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_8 0x1869c
2287 /* [RW 12] Specify the number of strict priority arbitration slots between
2288 * two round-robin arbitration slots to avoid starvation. A value of 0 means
2289 * no strict priority cycles - the strict priority with anti-starvation
2290 * arbiter becomes a round-robin arbiter. */
2291 #define NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS 0x180f4
2292 /* [RW 15] Specify the client number to be assigned to each priority of the
2293 * strict priority arbiter. Priority 0 is the highest priority. Bits [2:0]
2294 * are for priority 0 client; bits [14:12] are for priority 4 client. The
2295 * clients are assigned the following IDs: 0-management; 1-debug traffic
2296 * from this port; 2-debug traffic from other port; 3-COS0 traffic; 4-COS1
2297 * traffic. The reset value[14:0] is set to 0x4688 (15'b100_011_010_001_000)
2298 * for management at priority 0; debug traffic at priorities 1 and 2; COS0
2299 * traffic at priority 3; and COS1 traffic at priority 4. */
2300 #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT 0x180e4
2301 /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2302 * Ethernet header. */
2303 #define NIG_REG_P1_HDRS_AFTER_BASIC 0x1818c
2304 #define NIG_REG_P1_LLH_FUNC_MEM2 0x184c0
2305 #define NIG_REG_P1_LLH_FUNC_MEM2_ENABLE 0x18460
2306 /* [RW 32] Specify the client number to be assigned to each priority of the
2307 * strict priority arbiter. This register specifies bits 31:0 of the 36-bit
2308 * value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2309 * client; bits [35-32] are for priority 8 client. The clients are assigned
2310 * the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2311 * traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2312 * 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2313 * set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2314 * accommodate the 9 input clients to ETS arbiter. */
2315 #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB 0x18680
2316 /* [RW 4] Specify the client number to be assigned to each priority of the
2317 * strict priority arbiter. This register specifies bits 35:32 of the 36-bit
2318 * value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2319 * client; bits [35-32] are for priority 8 client. The clients are assigned
2320 * the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2321 * traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2322 * 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2323 * set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2324 * accommodate the 9 input clients to ETS arbiter. */
2325 #define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB 0x18684
2326 /* [RW 1] MCP-to-host path enable. Set this bit to enable the routing of MCP
2327 * packets to BRB LB interface to forward the packet to the host. All
2328 * packets from MCP are forwarded to the network when this bit is cleared -
2329 * regardless of the configured destination in tx_mng_destination register.
2330 * When MCP-to-host paths for both ports 0 and 1 are disabled - the arbiter
2331 * for BRB LB interface is bypassed and PBF LB traffic is always selected to
2332 * send to BRB LB.
2333 */
2334 #define NIG_REG_P0_TX_MNG_HOST_ENABLE 0x182f4
2335 #define NIG_REG_P1_HWPFC_ENABLE 0x181d0
2336 #define NIG_REG_P1_MAC_IN_EN 0x185c0
2337 /* [RW 1] Output enable for TX MAC interface */
2338 #define NIG_REG_P1_MAC_OUT_EN 0x185c4
2339 /* [RW 1] Output enable for TX PAUSE signal to the MAC. */
2340 #define NIG_REG_P1_MAC_PAUSE_OUT_EN 0x185c8
2341 /* [RW 32] Eight 4-bit configurations for specifying which COS (0-15 for
2342 * future expansion) each priorty is to be mapped to. Bits 3:0 specify the
2343 * COS for priority 0. Bits 31:28 specify the COS for priority 7. The 3-bit
2344 * priority field is extracted from the outer-most VLAN in receive packet.
2345 * Only COS 0 and COS 1 are supported in E2. */
2346 #define NIG_REG_P1_PKT_PRIORITY_TO_COS 0x181a8
2347 /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 0. A
2348 * priority is mapped to COS 0 when the corresponding mask bit is 1. More
2349 * than one bit may be set; allowing multiple priorities to be mapped to one
2350 * COS. */
2351 #define NIG_REG_P1_RX_COS0_PRIORITY_MASK 0x181ac
2352 /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 1. A
2353 * priority is mapped to COS 1 when the corresponding mask bit is 1. More
2354 * than one bit may be set; allowing multiple priorities to be mapped to one
2355 * COS. */
2356 #define NIG_REG_P1_RX_COS1_PRIORITY_MASK 0x181b0
2357 /* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 2. A
2358 * priority is mapped to COS 2 when the corresponding mask bit is 1. More
2359 * than one bit may be set; allowing multiple priorities to be mapped to one
2360 * COS. */
2361 #define NIG_REG_P1_RX_COS2_PRIORITY_MASK 0x186f8
2362 /* [R 1] RX FIFO for receiving data from MAC is empty. */
2363 #define NIG_REG_P1_RX_MACFIFO_EMPTY 0x1858c
2364 /* [R 1] TLLH FIFO is empty. */
2365 #define NIG_REG_P1_TLLH_FIFO_EMPTY 0x18338
2366 /* [RW 32] Specify which of the credit registers the client is to be mapped
2367 * to. This register specifies bits 31:0 of the 36-bit value. Bits[3:0] are
2368 * for client 0; bits [35:32] are for client 8. For clients that are not
2369 * subject to WFQ credit blocking - their specifications here are not used.
2370 * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2371 * input clients to ETS arbiter. The reset default is set for management and
2372 * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2373 * use credit registers 0-5 respectively (0x543210876). Note that credit
2374 * registers can not be shared between clients. Note also that there are
2375 * only COS0-2 in port 1- there is a total of 6 clients in port 1. Only
2376 * credit registers 0-5 are valid. This register should be configured
2377 * appropriately before enabling WFQ. */
2378 #define NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_LSB 0x186e8
2379 /* [RW 4] Specify which of the credit registers the client is to be mapped
2380 * to. This register specifies bits 35:32 of the 36-bit value. Bits[3:0] are
2381 * for client 0; bits [35:32] are for client 8. For clients that are not
2382 * subject to WFQ credit blocking - their specifications here are not used.
2383 * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2384 * input clients to ETS arbiter. The reset default is set for management and
2385 * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2386 * use credit registers 0-5 respectively (0x543210876). Note that credit
2387 * registers can not be shared between clients. Note also that there are
2388 * only COS0-2 in port 1- there is a total of 6 clients in port 1. Only
2389 * credit registers 0-5 are valid. This register should be configured
2390 * appropriately before enabling WFQ. */
2391 #define NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_MSB 0x186ec
2392 /* [RW 9] Specify whether the client competes directly in the strict
2393 * priority arbiter. The bits are mapped according to client ID (client IDs
2394 * are defined in tx_arb_priority_client2): 0-management; 1-debug traffic
2395 * from this port; 2-debug traffic from other port; 3-COS0 traffic; 4-COS1
2396 * traffic; 5-COS2 traffic; 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic.
2397 * Default value is set to enable strict priorities for all clients. */
2398 #define NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT 0x18234
2399 /* [RW 9] Specify whether the client is subject to WFQ credit blocking. The
2400 * bits are mapped according to client ID (client IDs are defined in
2401 * tx_arb_priority_client2): 0-management; 1-debug traffic from this port;
2402 * 2-debug traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2
2403 * traffic; 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. Default value is
2404 * 0 for not using WFQ credit blocking. */
2405 #define NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ 0x18238
2406 #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_0 0x18258
2407 #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_1 0x1825c
2408 #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_2 0x18260
2409 #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_3 0x18264
2410 #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_4 0x18268
2411 #define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_5 0x186f4
2412 /* [RW 32] Specify the weight (in bytes) to be added to credit register 0
2413 * when it is time to increment. */
2414 #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 0x18244
2415 #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 0x18248
2416 #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 0x1824c
2417 #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_3 0x18250
2418 #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_4 0x18254
2419 #define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_5 0x186f0
2420 /* [RW 12] Specify the number of strict priority arbitration slots between
2421 two round-robin arbitration slots to avoid starvation. A value of 0 means
2422 no strict priority cycles - the strict priority with anti-starvation
2423 arbiter becomes a round-robin arbiter. */
2424 #define NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS 0x18240
2425 /* [RW 32] Specify the client number to be assigned to each priority of the
2426 strict priority arbiter. This register specifies bits 31:0 of the 36-bit
2427 value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2428 client; bits [35-32] are for priority 8 client. The clients are assigned
2429 the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2430 traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2431 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2432 set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2433 accommodate the 9 input clients to ETS arbiter. Note that this register
2434 is the same as the one for port 0, except that port 1 only has COS 0-2
2435 traffic. There is no traffic for COS 3-5 of port 1. */
2436 #define NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB 0x186e0
2437 /* [RW 4] Specify the client number to be assigned to each priority of the
2438 strict priority arbiter. This register specifies bits 35:32 of the 36-bit
2439 value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2440 client; bits [35-32] are for priority 8 client. The clients are assigned
2441 the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2442 traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2443 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2444 set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2445 accommodate the 9 input clients to ETS arbiter. Note that this register
2446 is the same as the one for port 0, except that port 1 only has COS 0-2
2447 traffic. There is no traffic for COS 3-5 of port 1. */
2448 #define NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_MSB 0x186e4
2449 /* [R 1] TX FIFO for transmitting data to MAC is empty. */
2450 #define NIG_REG_P1_TX_MACFIFO_EMPTY 0x18594
2451 /* [RW 1] MCP-to-host path enable. Set this bit to enable the routing of MCP
2452 * packets to BRB LB interface to forward the packet to the host. All
2453 * packets from MCP are forwarded to the network when this bit is cleared -
2454 * regardless of the configured destination in tx_mng_destination register.
2455 */
2456 #define NIG_REG_P1_TX_MNG_HOST_ENABLE 0x182f8
2457 /* [R 1] FIFO empty status of the MCP TX FIFO used for storing MCP packets
2458 forwarded to the host. */
2459 #define NIG_REG_P1_TX_MNG_HOST_FIFO_EMPTY 0x182b8
2460 /* [RW 32] Specify the upper bound that credit register 0 is allowed to
2461 * reach. */
2462 /* [RW 1] Pause enable for port0. This register may get 1 only when
2463 ~safc_enable.safc_enable = 0 and ppp_enable.ppp_enable =0 for the same
2464 port */
2465 #define NIG_REG_PAUSE_ENABLE_0 0x160c0
2466 #define NIG_REG_PAUSE_ENABLE_1 0x160c4
2467 /* [RW 1] Input enable for RX PBF LP IF */
2468 #define NIG_REG_PBF_LB_IN_EN 0x100b4
2469 /* [RW 1] Value of this register will be transmitted to port swap when
2470 ~nig_registers_strap_override.strap_override =1 */
2471 #define NIG_REG_PORT_SWAP 0x10394
2472 /* [RW 1] PPP enable for port0. This register may get 1 only when
2473 * ~safc_enable.safc_enable = 0 and pause_enable.pause_enable =0 for the
2474 * same port */
2475 #define NIG_REG_PPP_ENABLE_0 0x160b0
2476 #define NIG_REG_PPP_ENABLE_1 0x160b4
2477 /* [RW 1] output enable for RX parser descriptor IF */
2478 #define NIG_REG_PRS_EOP_OUT_EN 0x10104
2479 /* [RW 1] Input enable for RX parser request IF */
2480 #define NIG_REG_PRS_REQ_IN_EN 0x100b8
2481 /* [RW 5] control to serdes - CL45 DEVAD */
2482 #define NIG_REG_SERDES0_CTRL_MD_DEVAD 0x10370
2483 /* [RW 1] control to serdes; 0 - clause 45; 1 - clause 22 */
2484 #define NIG_REG_SERDES0_CTRL_MD_ST 0x1036c
2485 /* [RW 5] control to serdes - CL22 PHY_ADD and CL45 PRTAD */
2486 #define NIG_REG_SERDES0_CTRL_PHY_ADDR 0x10374
2487 /* [R 1] status from serdes0 that inputs to interrupt logic of link status */
2488 #define NIG_REG_SERDES0_STATUS_LINK_STATUS 0x10578
2489 /* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
2490 for port0 */
2491 #define NIG_REG_STAT0_BRB_DISCARD 0x105f0
2492 /* [R 32] Rx statistics : In user packets truncated due to BRB backpressure
2493 for port0 */
2494 #define NIG_REG_STAT0_BRB_TRUNCATE 0x105f8
2495 /* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
2496 between 1024 and 1522 bytes for port0 */
2497 #define NIG_REG_STAT0_EGRESS_MAC_PKT0 0x10750
2498 /* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
2499 between 1523 bytes and above for port0 */
2500 #define NIG_REG_STAT0_EGRESS_MAC_PKT1 0x10760
2501 /* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
2502 for port1 */
2503 #define NIG_REG_STAT1_BRB_DISCARD 0x10628
2504 /* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
2505 between 1024 and 1522 bytes for port1 */
2506 #define NIG_REG_STAT1_EGRESS_MAC_PKT0 0x107a0
2507 /* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
2508 between 1523 bytes and above for port1 */
2509 #define NIG_REG_STAT1_EGRESS_MAC_PKT1 0x107b0
2510 /* [WB_R 64] Rx statistics : User octets received for LP */
2511 #define NIG_REG_STAT2_BRB_OCTET 0x107e0
2512 #define NIG_REG_STATUS_INTERRUPT_PORT0 0x10328
2513 #define NIG_REG_STATUS_INTERRUPT_PORT1 0x1032c
2514 /* [RW 1] port swap mux selection. If this register equal to 0 then port
2515 swap is equal to SPIO pin that inputs from ifmux_serdes_swap. If 1 then
2516 ort swap is equal to ~nig_registers_port_swap.port_swap */
2517 #define NIG_REG_STRAP_OVERRIDE 0x10398
2518 /* [RW 1] output enable for RX_XCM0 IF */
2519 #define NIG_REG_XCM0_OUT_EN 0x100f0
2520 /* [RW 1] output enable for RX_XCM1 IF */
2521 #define NIG_REG_XCM1_OUT_EN 0x100f4
2522 /* [RW 1] control to xgxs - remote PHY in-band MDIO */
2523 #define NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST 0x10348
2524 /* [RW 5] control to xgxs - CL45 DEVAD */
2525 #define NIG_REG_XGXS0_CTRL_MD_DEVAD 0x1033c
2526 /* [RW 1] control to xgxs; 0 - clause 45; 1 - clause 22 */
2527 #define NIG_REG_XGXS0_CTRL_MD_ST 0x10338
2528 /* [RW 5] control to xgxs - CL22 PHY_ADD and CL45 PRTAD */
2529 #define NIG_REG_XGXS0_CTRL_PHY_ADDR 0x10340
2530 /* [R 1] status from xgxs0 that inputs to interrupt logic of link10g. */
2531 #define NIG_REG_XGXS0_STATUS_LINK10G 0x10680
2532 /* [R 4] status from xgxs0 that inputs to interrupt logic of link status */
2533 #define NIG_REG_XGXS0_STATUS_LINK_STATUS 0x10684
2534 /* [RW 2] selection for XGXS lane of port 0 in NIG_MUX block */
2535 #define NIG_REG_XGXS_LANE_SEL_P0 0x102e8
2536 /* [RW 1] selection for port0 for NIG_MUX block : 0 = SerDes; 1 = XGXS */
2537 #define NIG_REG_XGXS_SERDES0_MODE_SEL 0x102e0
2538 #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT (0x1<<0)
2539 #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS (0x1<<9)
2540 #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G (0x1<<15)
2541 #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS (0xf<<18)
2542 #define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE 18
2543 /* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter. */
2544 #define PBF_REG_COS0_UPPER_BOUND 0x15c05c
2545 /* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter
2546 * of port 0. */
2547 #define PBF_REG_COS0_UPPER_BOUND_P0 0x15c2cc
2548 /* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter
2549 * of port 1. */
2550 #define PBF_REG_COS0_UPPER_BOUND_P1 0x15c2e4
2551 /* [RW 31] The weight of COS0 in the ETS command arbiter. */
2552 #define PBF_REG_COS0_WEIGHT 0x15c054
2553 /* [RW 31] The weight of COS0 in port 0 ETS command arbiter. */
2554 #define PBF_REG_COS0_WEIGHT_P0 0x15c2a8
2555 /* [RW 31] The weight of COS0 in port 1 ETS command arbiter. */
2556 #define PBF_REG_COS0_WEIGHT_P1 0x15c2c0
2557 /* [RW 31] The upper bound of the weight of COS1 in the ETS command arbiter. */
2558 #define PBF_REG_COS1_UPPER_BOUND 0x15c060
2559 /* [RW 31] The weight of COS1 in the ETS command arbiter. */
2560 #define PBF_REG_COS1_WEIGHT 0x15c058
2561 /* [RW 31] The weight of COS1 in port 0 ETS command arbiter. */
2562 #define PBF_REG_COS1_WEIGHT_P0 0x15c2ac
2563 /* [RW 31] The weight of COS1 in port 1 ETS command arbiter. */
2564 #define PBF_REG_COS1_WEIGHT_P1 0x15c2c4
2565 /* [RW 31] The weight of COS2 in port 0 ETS command arbiter. */
2566 #define PBF_REG_COS2_WEIGHT_P0 0x15c2b0
2567 /* [RW 31] The weight of COS2 in port 1 ETS command arbiter. */
2568 #define PBF_REG_COS2_WEIGHT_P1 0x15c2c8
2569 /* [RW 31] The weight of COS3 in port 0 ETS command arbiter. */
2570 #define PBF_REG_COS3_WEIGHT_P0 0x15c2b4
2571 /* [RW 31] The weight of COS4 in port 0 ETS command arbiter. */
2572 #define PBF_REG_COS4_WEIGHT_P0 0x15c2b8
2573 /* [RW 31] The weight of COS5 in port 0 ETS command arbiter. */
2574 #define PBF_REG_COS5_WEIGHT_P0 0x15c2bc
2575 /* [R 11] Current credit for the LB queue in the tx port buffers in 16 byte
2576 * lines. */
2577 #define PBF_REG_CREDIT_LB_Q 0x140338
2578 /* [R 11] Current credit for queue 0 in the tx port buffers in 16 byte
2579 * lines. */
2580 #define PBF_REG_CREDIT_Q0 0x14033c
2581 /* [R 11] Current credit for queue 1 in the tx port buffers in 16 byte
2582 * lines. */
2583 #define PBF_REG_CREDIT_Q1 0x140340
2584 /* [RW 1] Disable processing further tasks from port 0 (after ending the
2585 current task in process). */
2586 #define PBF_REG_DISABLE_NEW_TASK_PROC_P0 0x14005c
2587 /* [RW 1] Disable processing further tasks from port 1 (after ending the
2588 current task in process). */
2589 #define PBF_REG_DISABLE_NEW_TASK_PROC_P1 0x140060
2590 /* [RW 1] Disable processing further tasks from port 4 (after ending the
2591 current task in process). */
2592 #define PBF_REG_DISABLE_NEW_TASK_PROC_P4 0x14006c
2593 #define PBF_REG_DISABLE_PF 0x1402e8
2594 #define PBF_REG_DISABLE_VF 0x1402ec
2595 /* [RW 18] For port 0: For each client that is subject to WFQ (the
2596 * corresponding bit is 1); indicates to which of the credit registers this
2597 * client is mapped. For clients which are not credit blocked; their mapping
2598 * is dont care. */
2599 #define PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P0 0x15c288
2600 /* [RW 9] For port 1: For each client that is subject to WFQ (the
2601 * corresponding bit is 1); indicates to which of the credit registers this
2602 * client is mapped. For clients which are not credit blocked; their mapping
2603 * is dont care. */
2604 #define PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P1 0x15c28c
2605 /* [RW 6] For port 0: Bit per client to indicate if the client competes in
2606 * the strict priority arbiter directly (corresponding bit = 1); or first
2607 * goes to the RR arbiter (corresponding bit = 0); and then competes in the
2608 * lowest priority in the strict-priority arbiter. */
2609 #define PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 0x15c278
2610 /* [RW 3] For port 1: Bit per client to indicate if the client competes in
2611 * the strict priority arbiter directly (corresponding bit = 1); or first
2612 * goes to the RR arbiter (corresponding bit = 0); and then competes in the
2613 * lowest priority in the strict-priority arbiter. */
2614 #define PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 0x15c27c
2615 /* [RW 6] For port 0: Bit per client to indicate if the client is subject to
2616 * WFQ credit blocking (corresponding bit = 1). */
2617 #define PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0 0x15c280
2618 /* [RW 3] For port 0: Bit per client to indicate if the client is subject to
2619 * WFQ credit blocking (corresponding bit = 1). */
2620 #define PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 0x15c284
2621 /* [RW 16] For port 0: The number of strict priority arbitration slots
2622 * between 2 RR arbitration slots. A value of 0 means no strict priority
2623 * cycles; i.e. the strict-priority w/ anti-starvation arbiter is a RR
2624 * arbiter. */
2625 #define PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P0 0x15c2a0
2626 /* [RW 16] For port 1: The number of strict priority arbitration slots
2627 * between 2 RR arbitration slots. A value of 0 means no strict priority
2628 * cycles; i.e. the strict-priority w/ anti-starvation arbiter is a RR
2629 * arbiter. */
2630 #define PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P1 0x15c2a4
2631 /* [RW 18] For port 0: Indicates which client is connected to each priority
2632 * in the strict-priority arbiter. Priority 0 is the highest priority, and
2633 * priority 5 is the lowest; to which the RR output is connected to (this is
2634 * not configurable). */
2635 #define PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 0x15c270
2636 /* [RW 9] For port 1: Indicates which client is connected to each priority
2637 * in the strict-priority arbiter. Priority 0 is the highest priority, and
2638 * priority 5 is the lowest; to which the RR output is connected to (this is
2639 * not configurable). */
2640 #define PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 0x15c274
2641 /* [RW 1] Indicates that ETS is performed between the COSes in the command
2642 * arbiter. If reset strict priority w/ anti-starvation will be performed
2643 * w/o WFQ. */
2644 #define PBF_REG_ETS_ENABLED 0x15c050
2645 /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2646 * Ethernet header. */
2647 #define PBF_REG_HDRS_AFTER_BASIC 0x15c0a8
2648 /* [RW 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 */
2649 #define PBF_REG_HDRS_AFTER_TAG_0 0x15c0b8
2650 /* [R 1] Removed for E3 B0 - Indicates which COS is conncted to the highest
2651 * priority in the command arbiter. */
2652 #define PBF_REG_HIGH_PRIORITY_COS_NUM 0x15c04c
2653 #define PBF_REG_IF_ENABLE_REG 0x140044
2654 /* [RW 1] Init bit. When set the initial credits are copied to the credit
2655 registers (except the port credits). Should be set and then reset after
2656 the configuration of the block has ended. */
2657 #define PBF_REG_INIT 0x140000
2658 /* [RW 11] Initial credit for the LB queue in the tx port buffers in 16 byte
2659 * lines. */
2660 #define PBF_REG_INIT_CRD_LB_Q 0x15c248
2661 /* [RW 11] Initial credit for queue 0 in the tx port buffers in 16 byte
2662 * lines. */
2663 #define PBF_REG_INIT_CRD_Q0 0x15c230
2664 /* [RW 11] Initial credit for queue 1 in the tx port buffers in 16 byte
2665 * lines. */
2666 #define PBF_REG_INIT_CRD_Q1 0x15c234
2667 /* [RW 1] Init bit for port 0. When set the initial credit of port 0 is
2668 copied to the credit register. Should be set and then reset after the
2669 configuration of the port has ended. */
2670 #define PBF_REG_INIT_P0 0x140004
2671 /* [RW 1] Init bit for port 1. When set the initial credit of port 1 is
2672 copied to the credit register. Should be set and then reset after the
2673 configuration of the port has ended. */
2674 #define PBF_REG_INIT_P1 0x140008
2675 /* [RW 1] Init bit for port 4. When set the initial credit of port 4 is
2676 copied to the credit register. Should be set and then reset after the
2677 configuration of the port has ended. */
2678 #define PBF_REG_INIT_P4 0x14000c
2679 /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2680 * the LB queue. Reset upon init. */
2681 #define PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q 0x140354
2682 /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2683 * queue 0. Reset upon init. */
2684 #define PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 0x140358
2685 /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2686 * queue 1. Reset upon init. */
2687 #define PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 0x14035c
2688 /* [RW 1] Enable for mac interface 0. */
2689 #define PBF_REG_MAC_IF0_ENABLE 0x140030
2690 /* [RW 1] Enable for mac interface 1. */
2691 #define PBF_REG_MAC_IF1_ENABLE 0x140034
2692 /* [RW 1] Enable for the loopback interface. */
2693 #define PBF_REG_MAC_LB_ENABLE 0x140040
2694 /* [RW 6] Bit-map indicating which headers must appear in the packet */
2695 #define PBF_REG_MUST_HAVE_HDRS 0x15c0c4
2696 /* [RW 16] The number of strict priority arbitration slots between 2 RR
2697 * arbitration slots. A value of 0 means no strict priority cycles; i.e. the
2698 * strict-priority w/ anti-starvation arbiter is a RR arbiter. */
2699 #define PBF_REG_NUM_STRICT_ARB_SLOTS 0x15c064
2700 /* [RW 10] Port 0 threshold used by arbiter in 16 byte lines used when pause
2701 not suppoterd. */
2702 #define PBF_REG_P0_ARB_THRSH 0x1400e4
2703 /* [R 11] Current credit for port 0 in the tx port buffers in 16 byte lines. */
2704 #define PBF_REG_P0_CREDIT 0x140200
2705 /* [RW 11] Initial credit for port 0 in the tx port buffers in 16 byte
2706 lines. */
2707 #define PBF_REG_P0_INIT_CRD 0x1400d0
2708 /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2709 * port 0. Reset upon init. */
2710 #define PBF_REG_P0_INTERNAL_CRD_FREED_CNT 0x140308
2711 /* [R 1] Removed for E3 B0 - Indication that pause is enabled for port 0. */
2712 #define PBF_REG_P0_PAUSE_ENABLE 0x140014
2713 /* [R 8] Removed for E3 B0 - Number of tasks in port 0 task queue. */
2714 #define PBF_REG_P0_TASK_CNT 0x140204
2715 /* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
2716 * freed from the task queue of port 0. Reset upon init. */
2717 #define PBF_REG_P0_TQ_LINES_FREED_CNT 0x1402f0
2718 /* [R 12] Number of 8 bytes lines occupied in the task queue of port 0. */
2719 #define PBF_REG_P0_TQ_OCCUPANCY 0x1402fc
2720 /* [R 11] Removed for E3 B0 - Current credit for port 1 in the tx port
2721 * buffers in 16 byte lines. */
2722 #define PBF_REG_P1_CREDIT 0x140208
2723 /* [R 11] Removed for E3 B0 - Initial credit for port 0 in the tx port
2724 * buffers in 16 byte lines. */
2725 #define PBF_REG_P1_INIT_CRD 0x1400d4
2726 /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2727 * port 1. Reset upon init. */
2728 #define PBF_REG_P1_INTERNAL_CRD_FREED_CNT 0x14030c
2729 /* [R 8] Removed for E3 B0 - Number of tasks in port 1 task queue. */
2730 #define PBF_REG_P1_TASK_CNT 0x14020c
2731 /* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
2732 * freed from the task queue of port 1. Reset upon init. */
2733 #define PBF_REG_P1_TQ_LINES_FREED_CNT 0x1402f4
2734 /* [R 12] Number of 8 bytes lines occupied in the task queue of port 1. */
2735 #define PBF_REG_P1_TQ_OCCUPANCY 0x140300
2736 /* [R 11] Current credit for port 4 in the tx port buffers in 16 byte lines. */
2737 #define PBF_REG_P4_CREDIT 0x140210
2738 /* [RW 11] Initial credit for port 4 in the tx port buffers in 16 byte
2739 lines. */
2740 #define PBF_REG_P4_INIT_CRD 0x1400e0
2741 /* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2742 * port 4. Reset upon init. */
2743 #define PBF_REG_P4_INTERNAL_CRD_FREED_CNT 0x140310
2744 /* [R 8] Removed for E3 B0 - Number of tasks in port 4 task queue. */
2745 #define PBF_REG_P4_TASK_CNT 0x140214
2746 /* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
2747 * freed from the task queue of port 4. Reset upon init. */
2748 #define PBF_REG_P4_TQ_LINES_FREED_CNT 0x1402f8
2749 /* [R 12] Number of 8 bytes lines occupied in the task queue of port 4. */
2750 #define PBF_REG_P4_TQ_OCCUPANCY 0x140304
2751 /* [RW 5] Interrupt mask register #0 read/write */
2752 #define PBF_REG_PBF_INT_MASK 0x1401d4
2753 /* [R 5] Interrupt register #0 read */
2754 #define PBF_REG_PBF_INT_STS 0x1401c8
2755 /* [RW 20] Parity mask register #0 read/write */
2756 #define PBF_REG_PBF_PRTY_MASK 0x1401e4
2757 /* [RC 20] Parity register #0 read clear */
2758 #define PBF_REG_PBF_PRTY_STS_CLR 0x1401dc
2759 /* [RW 16] The Ethernet type value for L2 tag 0 */
2760 #define PBF_REG_TAG_ETHERTYPE_0 0x15c090
2761 /* [RW 4] The length of the info field for L2 tag 0. The length is between
2762 * 2B and 14B; in 2B granularity */
2763 #define PBF_REG_TAG_LEN_0 0x15c09c
2764 /* [R 32] Cyclic counter for number of 8 byte lines freed from the LB task
2765 * queue. Reset upon init. */
2766 #define PBF_REG_TQ_LINES_FREED_CNT_LB_Q 0x14038c
2767 /* [R 32] Cyclic counter for number of 8 byte lines freed from the task
2768 * queue 0. Reset upon init. */
2769 #define PBF_REG_TQ_LINES_FREED_CNT_Q0 0x140390
2770 /* [R 32] Cyclic counter for number of 8 byte lines freed from task queue 1.
2771 * Reset upon init. */
2772 #define PBF_REG_TQ_LINES_FREED_CNT_Q1 0x140394
2773 /* [R 13] Number of 8 bytes lines occupied in the task queue of the LB
2774 * queue. */
2775 #define PBF_REG_TQ_OCCUPANCY_LB_Q 0x1403a8
2776 /* [R 13] Number of 8 bytes lines occupied in the task queue of queue 0. */
2777 #define PBF_REG_TQ_OCCUPANCY_Q0 0x1403ac
2778 /* [R 13] Number of 8 bytes lines occupied in the task queue of queue 1. */
2779 #define PBF_REG_TQ_OCCUPANCY_Q1 0x1403b0
2780 #define PB_REG_CONTROL 0
2781 /* [RW 2] Interrupt mask register #0 read/write */
2782 #define PB_REG_PB_INT_MASK 0x28
2783 /* [R 2] Interrupt register #0 read */
2784 #define PB_REG_PB_INT_STS 0x1c
2785 /* [RW 4] Parity mask register #0 read/write */
2786 #define PB_REG_PB_PRTY_MASK 0x38
2787 /* [R 4] Parity register #0 read */
2788 #define PB_REG_PB_PRTY_STS 0x2c
2789 /* [RC 4] Parity register #0 read clear */
2790 #define PB_REG_PB_PRTY_STS_CLR 0x30
2791 #define PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
2792 #define PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW (0x1<<8)
2793 #define PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR (0x1<<1)
2794 #define PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN (0x1<<6)
2795 #define PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN (0x1<<7)
2796 #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN (0x1<<4)
2797 #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN (0x1<<3)
2798 #define PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN (0x1<<5)
2799 #define PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN (0x1<<2)
2800 /* [R 8] Config space A attention dirty bits. Each bit indicates that the
2801 * corresponding PF generates config space A attention. Set by PXP. Reset by
2802 * MCP writing 1 to icfg_space_a_request_clr. Note: register contains bits
2803 * from both paths. */
2804 #define PGLUE_B_REG_CFG_SPACE_A_REQUEST 0x9010
2805 /* [R 8] Config space B attention dirty bits. Each bit indicates that the
2806 * corresponding PF generates config space B attention. Set by PXP. Reset by
2807 * MCP writing 1 to icfg_space_b_request_clr. Note: register contains bits
2808 * from both paths. */
2809 #define PGLUE_B_REG_CFG_SPACE_B_REQUEST 0x9014
2810 /* [RW 1] Type A PF enable inbound interrupt table for CSDM. 0 - disable; 1
2811 * - enable. */
2812 #define PGLUE_B_REG_CSDM_INB_INT_A_PF_ENABLE 0x9194
2813 /* [RW 18] Type B VF inbound interrupt table for CSDM: bits[17:9]-mask;
2814 * its[8:0]-address. Bits [1:0] must be zero (DW resolution address). */
2815 #define PGLUE_B_REG_CSDM_INB_INT_B_VF 0x916c
2816 /* [RW 1] Type B VF enable inbound interrupt table for CSDM. 0 - disable; 1
2817 * - enable. */
2818 #define PGLUE_B_REG_CSDM_INB_INT_B_VF_ENABLE 0x919c
2819 /* [RW 16] Start offset of CSDM zone A (queue zone) in the internal RAM */
2820 #define PGLUE_B_REG_CSDM_START_OFFSET_A 0x9100
2821 /* [RW 16] Start offset of CSDM zone B (legacy zone) in the internal RAM */
2822 #define PGLUE_B_REG_CSDM_START_OFFSET_B 0x9108
2823 /* [RW 5] VF Shift of CSDM zone B (legacy zone) in the internal RAM */
2824 #define PGLUE_B_REG_CSDM_VF_SHIFT_B 0x9110
2825 /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
2826 #define PGLUE_B_REG_CSDM_ZONE_A_SIZE_PF 0x91ac
2827 /* [R 8] FLR request attention dirty bits for PFs 0 to 7. Each bit indicates
2828 * that the FLR register of the corresponding PF was set. Set by PXP. Reset
2829 * by MCP writing 1 to flr_request_pf_7_0_clr. Note: register contains bits
2830 * from both paths. */
2831 #define PGLUE_B_REG_FLR_REQUEST_PF_7_0 0x9028
2832 /* [W 8] FLR request attention dirty bits clear for PFs 0 to 7. MCP writes 1
2833 * to a bit in this register in order to clear the corresponding bit in
2834 * flr_request_pf_7_0 register. Note: register contains bits from both
2835 * paths. */
2836 #define PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR 0x9418
2837 /* [R 32] FLR request attention dirty bits for VFs 96 to 127. Each bit
2838 * indicates that the FLR register of the corresponding VF was set. Set by
2839 * PXP. Reset by MCP writing 1 to flr_request_vf_127_96_clr. */
2840 #define PGLUE_B_REG_FLR_REQUEST_VF_127_96 0x9024
2841 /* [R 32] FLR request attention dirty bits for VFs 0 to 31. Each bit
2842 * indicates that the FLR register of the corresponding VF was set. Set by
2843 * PXP. Reset by MCP writing 1 to flr_request_vf_31_0_clr. */
2844 #define PGLUE_B_REG_FLR_REQUEST_VF_31_0 0x9018
2845 /* [R 32] FLR request attention dirty bits for VFs 32 to 63. Each bit
2846 * indicates that the FLR register of the corresponding VF was set. Set by
2847 * PXP. Reset by MCP writing 1 to flr_request_vf_63_32_clr. */
2848 #define PGLUE_B_REG_FLR_REQUEST_VF_63_32 0x901c
2849 /* [R 32] FLR request attention dirty bits for VFs 64 to 95. Each bit
2850 * indicates that the FLR register of the corresponding VF was set. Set by
2851 * PXP. Reset by MCP writing 1 to flr_request_vf_95_64_clr. */
2852 #define PGLUE_B_REG_FLR_REQUEST_VF_95_64 0x9020
2853 /* [R 8] Each bit indicates an incorrect behavior in user RX interface. Bit
2854 * 0 - Target memory read arrived with a correctable error. Bit 1 - Target
2855 * memory read arrived with an uncorrectable error. Bit 2 - Configuration RW
2856 * arrived with a correctable error. Bit 3 - Configuration RW arrived with
2857 * an uncorrectable error. Bit 4 - Completion with Configuration Request
2858 * Retry Status. Bit 5 - Expansion ROM access received with a write request.
2859 * Bit 6 - Completion with pcie_rx_err of 0000; CMPL_STATUS of non-zero; and
2860 * pcie_rx_last not asserted. Bit 7 - Completion with pcie_rx_err of 1010;
2861 * and pcie_rx_last not asserted. */
2862 #define PGLUE_B_REG_INCORRECT_RCV_DETAILS 0x9068
2863 #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER 0x942c
2864 #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ 0x9430
2865 #define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_WRITE 0x9434
2866 #define PGLUE_B_REG_INTERNAL_VFID_ENABLE 0x9438
2867 /* [R 9] Interrupt register #0 read */
2868 #define PGLUE_B_REG_PGLUE_B_INT_STS 0x9298
2869 /* [RC 9] Interrupt register #0 read clear */
2870 #define PGLUE_B_REG_PGLUE_B_INT_STS_CLR 0x929c
2871 /* [RW 2] Parity mask register #0 read/write */
2872 #define PGLUE_B_REG_PGLUE_B_PRTY_MASK 0x92b4
2873 /* [R 2] Parity register #0 read */
2874 #define PGLUE_B_REG_PGLUE_B_PRTY_STS 0x92a8
2875 /* [RC 2] Parity register #0 read clear */
2876 #define PGLUE_B_REG_PGLUE_B_PRTY_STS_CLR 0x92ac
2877 /* [R 13] Details of first request received with error. [2:0] - PFID. [3] -
2878 * VF_VALID. [9:4] - VFID. [11:10] - Error Code - 0 - Indicates Completion
2879 * Timeout of a User Tx non-posted request. 1 - unsupported request. 2 -
2880 * completer abort. 3 - Illegal value for this field. [12] valid - indicates
2881 * if there was a completion error since the last time this register was
2882 * cleared. */
2883 #define PGLUE_B_REG_RX_ERR_DETAILS 0x9080
2884 /* [R 18] Details of first ATS Translation Completion request received with
2885 * error. [2:0] - PFID. [3] - VF_VALID. [9:4] - VFID. [11:10] - Error Code -
2886 * 0 - Indicates Completion Timeout of a User Tx non-posted request. 1 -
2887 * unsupported request. 2 - completer abort. 3 - Illegal value for this
2888 * field. [16:12] - ATC OTB EntryID. [17] valid - indicates if there was a
2889 * completion error since the last time this register was cleared. */
2890 #define PGLUE_B_REG_RX_TCPL_ERR_DETAILS 0x9084
2891 /* [W 8] Debug only - Shadow BME bits clear for PFs 0 to 7. MCP writes 1 to
2892 * a bit in this register in order to clear the corresponding bit in
2893 * shadow_bme_pf_7_0 register. MCP should never use this unless a
2894 * work-around is needed. Note: register contains bits from both paths. */
2895 #define PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR 0x9458
2896 /* [R 8] SR IOV disabled attention dirty bits. Each bit indicates that the
2897 * VF enable register of the corresponding PF is written to 0 and was
2898 * previously 1. Set by PXP. Reset by MCP writing 1 to
2899 * sr_iov_disabled_request_clr. Note: register contains bits from both
2900 * paths. */
2901 #define PGLUE_B_REG_SR_IOV_DISABLED_REQUEST 0x9030
2902 /* [R 32] Indicates the status of tags 32-63. 0 - tags is used - read
2903 * completion did not return yet. 1 - tag is unused. Same functionality as
2904 * pxp2_registers_pgl_exp_rom_data2 for tags 0-31. */
2905 #define PGLUE_B_REG_TAGS_63_32 0x9244
2906 /* [RW 1] Type A PF enable inbound interrupt table for TSDM. 0 - disable; 1
2907 * - enable. */
2908 #define PGLUE_B_REG_TSDM_INB_INT_A_PF_ENABLE 0x9170
2909 /* [RW 16] Start offset of TSDM zone A (queue zone) in the internal RAM */
2910 #define PGLUE_B_REG_TSDM_START_OFFSET_A 0x90c4
2911 /* [RW 16] Start offset of TSDM zone B (legacy zone) in the internal RAM */
2912 #define PGLUE_B_REG_TSDM_START_OFFSET_B 0x90cc
2913 /* [RW 5] VF Shift of TSDM zone B (legacy zone) in the internal RAM */
2914 #define PGLUE_B_REG_TSDM_VF_SHIFT_B 0x90d4
2915 /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
2916 #define PGLUE_B_REG_TSDM_ZONE_A_SIZE_PF 0x91a0
2917 /* [R 32] Address [31:0] of first read request not submitted due to error */
2918 #define PGLUE_B_REG_TX_ERR_RD_ADD_31_0 0x9098
2919 /* [R 32] Address [63:32] of first read request not submitted due to error */
2920 #define PGLUE_B_REG_TX_ERR_RD_ADD_63_32 0x909c
2921 /* [R 31] Details of first read request not submitted due to error. [4:0]
2922 * VQID. [5] TREQ. 1 - Indicates the request is a Translation Request.
2923 * [20:8] - Length in bytes. [23:21] - PFID. [24] - VF_VALID. [30:25] -
2924 * VFID. */
2925 #define PGLUE_B_REG_TX_ERR_RD_DETAILS 0x90a0
2926 /* [R 26] Details of first read request not submitted due to error. [15:0]
2927 * Request ID. [19:16] client ID. [20] - last SR. [24:21] - Error type -
2928 * [21] - Indicates was_error was set; [22] - Indicates BME was cleared;
2929 * [23] - Indicates FID_enable was cleared; [24] - Indicates VF with parent
2930 * PF FLR_request or IOV_disable_request dirty bit is set. [25] valid -
2931 * indicates if there was a request not submitted due to error since the
2932 * last time this register was cleared. */
2933 #define PGLUE_B_REG_TX_ERR_RD_DETAILS2 0x90a4
2934 /* [R 32] Address [31:0] of first write request not submitted due to error */
2935 #define PGLUE_B_REG_TX_ERR_WR_ADD_31_0 0x9088
2936 /* [R 32] Address [63:32] of first write request not submitted due to error */
2937 #define PGLUE_B_REG_TX_ERR_WR_ADD_63_32 0x908c
2938 /* [R 31] Details of first write request not submitted due to error. [4:0]
2939 * VQID. [20:8] - Length in bytes. [23:21] - PFID. [24] - VF_VALID. [30:25]
2940 * - VFID. */
2941 #define PGLUE_B_REG_TX_ERR_WR_DETAILS 0x9090
2942 /* [R 26] Details of first write request not submitted due to error. [15:0]
2943 * Request ID. [19:16] client ID. [20] - last SR. [24:21] - Error type -
2944 * [21] - Indicates was_error was set; [22] - Indicates BME was cleared;
2945 * [23] - Indicates FID_enable was cleared; [24] - Indicates VF with parent
2946 * PF FLR_request or IOV_disable_request dirty bit is set. [25] valid -
2947 * indicates if there was a request not submitted due to error since the
2948 * last time this register was cleared. */
2949 #define PGLUE_B_REG_TX_ERR_WR_DETAILS2 0x9094
2950 /* [RW 10] Type A PF/VF inbound interrupt table for USDM: bits[9:5]-mask;
2951 * its[4:0]-address relative to start_offset_a. Bits [1:0] can have any
2952 * value (Byte resolution address). */
2953 #define PGLUE_B_REG_USDM_INB_INT_A_0 0x9128
2954 #define PGLUE_B_REG_USDM_INB_INT_A_1 0x912c
2955 #define PGLUE_B_REG_USDM_INB_INT_A_2 0x9130
2956 #define PGLUE_B_REG_USDM_INB_INT_A_3 0x9134
2957 #define PGLUE_B_REG_USDM_INB_INT_A_4 0x9138
2958 #define PGLUE_B_REG_USDM_INB_INT_A_5 0x913c
2959 #define PGLUE_B_REG_USDM_INB_INT_A_6 0x9140
2960 /* [RW 1] Type A PF enable inbound interrupt table for USDM. 0 - disable; 1
2961 * - enable. */
2962 #define PGLUE_B_REG_USDM_INB_INT_A_PF_ENABLE 0x917c
2963 /* [RW 1] Type A VF enable inbound interrupt table for USDM. 0 - disable; 1
2964 * - enable. */
2965 #define PGLUE_B_REG_USDM_INB_INT_A_VF_ENABLE 0x9180
2966 /* [RW 1] Type B VF enable inbound interrupt table for USDM. 0 - disable; 1
2967 * - enable. */
2968 #define PGLUE_B_REG_USDM_INB_INT_B_VF_ENABLE 0x9184
2969 /* [RW 16] Start offset of USDM zone A (queue zone) in the internal RAM */
2970 #define PGLUE_B_REG_USDM_START_OFFSET_A 0x90d8
2971 /* [RW 16] Start offset of USDM zone B (legacy zone) in the internal RAM */
2972 #define PGLUE_B_REG_USDM_START_OFFSET_B 0x90e0
2973 /* [RW 5] VF Shift of USDM zone B (legacy zone) in the internal RAM */
2974 #define PGLUE_B_REG_USDM_VF_SHIFT_B 0x90e8
2975 /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
2976 #define PGLUE_B_REG_USDM_ZONE_A_SIZE_PF 0x91a4
2977 /* [R 26] Details of first target VF request accessing VF GRC space that
2978 * failed permission check. [14:0] Address. [15] w_nr: 0 - Read; 1 - Write.
2979 * [21:16] VFID. [24:22] - PFID. [25] valid - indicates if there was a
2980 * request accessing VF GRC space that failed permission check since the
2981 * last time this register was cleared. Permission checks are: function
2982 * permission; R/W permission; address range permission. */
2983 #define PGLUE_B_REG_VF_GRC_SPACE_VIOLATION_DETAILS 0x9234
2984 /* [R 31] Details of first target VF request with length violation (too many
2985 * DWs) accessing BAR0. [12:0] Address in DWs (bits [14:2] of byte address).
2986 * [14:13] BAR. [20:15] VFID. [23:21] - PFID. [29:24] - Length in DWs. [30]
2987 * valid - indicates if there was a request with length violation since the
2988 * last time this register was cleared. Length violations: length of more
2989 * than 2DWs; length of 2DWs and address not QW aligned; window is GRC and
2990 * length is more than 1 DW. */
2991 #define PGLUE_B_REG_VF_LENGTH_VIOLATION_DETAILS 0x9230
2992 /* [R 8] Was_error indication dirty bits for PFs 0 to 7. Each bit indicates
2993 * that there was a completion with uncorrectable error for the
2994 * corresponding PF. Set by PXP. Reset by MCP writing 1 to
2995 * was_error_pf_7_0_clr. */
2996 #define PGLUE_B_REG_WAS_ERROR_PF_7_0 0x907c
2997 /* [W 8] Was_error indication dirty bits clear for PFs 0 to 7. MCP writes 1
2998 * to a bit in this register in order to clear the corresponding bit in
2999 * flr_request_pf_7_0 register. */
3000 #define PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR 0x9470
3001 /* [R 32] Was_error indication dirty bits for VFs 96 to 127. Each bit
3002 * indicates that there was a completion with uncorrectable error for the
3003 * corresponding VF. Set by PXP. Reset by MCP writing 1 to
3004 * was_error_vf_127_96_clr. */
3005 #define PGLUE_B_REG_WAS_ERROR_VF_127_96 0x9078
3006 /* [W 32] Was_error indication dirty bits clear for VFs 96 to 127. MCP
3007 * writes 1 to a bit in this register in order to clear the corresponding
3008 * bit in was_error_vf_127_96 register. */
3009 #define PGLUE_B_REG_WAS_ERROR_VF_127_96_CLR 0x9474
3010 /* [R 32] Was_error indication dirty bits for VFs 0 to 31. Each bit
3011 * indicates that there was a completion with uncorrectable error for the
3012 * corresponding VF. Set by PXP. Reset by MCP writing 1 to
3013 * was_error_vf_31_0_clr. */
3014 #define PGLUE_B_REG_WAS_ERROR_VF_31_0 0x906c
3015 /* [W 32] Was_error indication dirty bits clear for VFs 0 to 31. MCP writes
3016 * 1 to a bit in this register in order to clear the corresponding bit in
3017 * was_error_vf_31_0 register. */
3018 #define PGLUE_B_REG_WAS_ERROR_VF_31_0_CLR 0x9478
3019 /* [R 32] Was_error indication dirty bits for VFs 32 to 63. Each bit
3020 * indicates that there was a completion with uncorrectable error for the
3021 * corresponding VF. Set by PXP. Reset by MCP writing 1 to
3022 * was_error_vf_63_32_clr. */
3023 #define PGLUE_B_REG_WAS_ERROR_VF_63_32 0x9070
3024 /* [W 32] Was_error indication dirty bits clear for VFs 32 to 63. MCP writes
3025 * 1 to a bit in this register in order to clear the corresponding bit in
3026 * was_error_vf_63_32 register. */
3027 #define PGLUE_B_REG_WAS_ERROR_VF_63_32_CLR 0x947c
3028 /* [R 32] Was_error indication dirty bits for VFs 64 to 95. Each bit
3029 * indicates that there was a completion with uncorrectable error for the
3030 * corresponding VF. Set by PXP. Reset by MCP writing 1 to
3031 * was_error_vf_95_64_clr. */
3032 #define PGLUE_B_REG_WAS_ERROR_VF_95_64 0x9074
3033 /* [W 32] Was_error indication dirty bits clear for VFs 64 to 95. MCP writes
3034 * 1 to a bit in this register in order to clear the corresponding bit in
3035 * was_error_vf_95_64 register. */
3036 #define PGLUE_B_REG_WAS_ERROR_VF_95_64_CLR 0x9480
3037 /* [RW 1] Type A PF enable inbound interrupt table for XSDM. 0 - disable; 1
3038 * - enable. */
3039 #define PGLUE_B_REG_XSDM_INB_INT_A_PF_ENABLE 0x9188
3040 /* [RW 16] Start offset of XSDM zone A (queue zone) in the internal RAM */
3041 #define PGLUE_B_REG_XSDM_START_OFFSET_A 0x90ec
3042 /* [RW 16] Start offset of XSDM zone B (legacy zone) in the internal RAM */
3043 #define PGLUE_B_REG_XSDM_START_OFFSET_B 0x90f4
3044 /* [RW 5] VF Shift of XSDM zone B (legacy zone) in the internal RAM */
3045 #define PGLUE_B_REG_XSDM_VF_SHIFT_B 0x90fc
3046 /* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
3047 #define PGLUE_B_REG_XSDM_ZONE_A_SIZE_PF 0x91a8
3048 #define PRS_REG_A_PRSU_20 0x40134
3049 /* [R 8] debug only: CFC load request current credit. Transaction based. */
3050 #define PRS_REG_CFC_LD_CURRENT_CREDIT 0x40164
3051 /* [R 8] debug only: CFC search request current credit. Transaction based. */
3052 #define PRS_REG_CFC_SEARCH_CURRENT_CREDIT 0x40168
3053 /* [RW 6] The initial credit for the search message to the CFC interface.
3054 Credit is transaction based. */
3055 #define PRS_REG_CFC_SEARCH_INITIAL_CREDIT 0x4011c
3056 /* [RW 24] CID for port 0 if no match */
3057 #define PRS_REG_CID_PORT_0 0x400fc
3058 /* [RW 32] The CM header for flush message where 'load existed' bit in CFC
3059 load response is reset and packet type is 0. Used in packet start message
3060 to TCM. */
3061 #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_0 0x400dc
3062 #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_1 0x400e0
3063 #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_2 0x400e4
3064 #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_3 0x400e8
3065 #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_4 0x400ec
3066 #define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_5 0x400f0
3067 /* [RW 32] The CM header for flush message where 'load existed' bit in CFC
3068 load response is set and packet type is 0. Used in packet start message
3069 to TCM. */
3070 #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_0 0x400bc
3071 #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_1 0x400c0
3072 #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_2 0x400c4
3073 #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_3 0x400c8
3074 #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_4 0x400cc
3075 #define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_5 0x400d0
3076 /* [RW 32] The CM header for a match and packet type 1 for loopback port.
3077 Used in packet start message to TCM. */
3078 #define PRS_REG_CM_HDR_LOOPBACK_TYPE_1 0x4009c
3079 #define PRS_REG_CM_HDR_LOOPBACK_TYPE_2 0x400a0
3080 #define PRS_REG_CM_HDR_LOOPBACK_TYPE_3 0x400a4
3081 #define PRS_REG_CM_HDR_LOOPBACK_TYPE_4 0x400a8
3082 /* [RW 32] The CM header for a match and packet type 0. Used in packet start
3083 message to TCM. */
3084 #define PRS_REG_CM_HDR_TYPE_0 0x40078
3085 #define PRS_REG_CM_HDR_TYPE_1 0x4007c
3086 #define PRS_REG_CM_HDR_TYPE_2 0x40080
3087 #define PRS_REG_CM_HDR_TYPE_3 0x40084
3088 #define PRS_REG_CM_HDR_TYPE_4 0x40088
3089 /* [RW 32] The CM header in case there was not a match on the connection */
3090 #define PRS_REG_CM_NO_MATCH_HDR 0x400b8
3091 /* [RW 1] Indicates if in e1hov mode. 0=non-e1hov mode; 1=e1hov mode. */
3092 #define PRS_REG_E1HOV_MODE 0x401c8
3093 /* [RW 8] The 8-bit event ID for a match and packet type 1. Used in packet
3094 start message to TCM. */
3095 #define PRS_REG_EVENT_ID_1 0x40054
3096 #define PRS_REG_EVENT_ID_2 0x40058
3097 #define PRS_REG_EVENT_ID_3 0x4005c
3098 /* [RW 16] The Ethernet type value for FCoE */
3099 #define PRS_REG_FCOE_TYPE 0x401d0
3100 /* [RW 8] Context region for flush packet with packet type 0. Used in CFC
3101 load request message. */
3102 #define PRS_REG_FLUSH_REGIONS_TYPE_0 0x40004
3103 #define PRS_REG_FLUSH_REGIONS_TYPE_1 0x40008
3104 #define PRS_REG_FLUSH_REGIONS_TYPE_2 0x4000c
3105 #define PRS_REG_FLUSH_REGIONS_TYPE_3 0x40010
3106 #define PRS_REG_FLUSH_REGIONS_TYPE_4 0x40014
3107 #define PRS_REG_FLUSH_REGIONS_TYPE_5 0x40018
3108 #define PRS_REG_FLUSH_REGIONS_TYPE_6 0x4001c
3109 #define PRS_REG_FLUSH_REGIONS_TYPE_7 0x40020
3110 /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
3111 * Ethernet header. */
3112 #define PRS_REG_HDRS_AFTER_BASIC 0x40238
3113 /* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
3114 * Ethernet header for port 0 packets. */
3115 #define PRS_REG_HDRS_AFTER_BASIC_PORT_0 0x40270
3116 #define PRS_REG_HDRS_AFTER_BASIC_PORT_1 0x40290
3117 /* [R 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 */
3118 #define PRS_REG_HDRS_AFTER_TAG_0 0x40248
3119 /* [RW 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 for
3120 * port 0 packets */
3121 #define PRS_REG_HDRS_AFTER_TAG_0_PORT_0 0x40280
3122 #define PRS_REG_HDRS_AFTER_TAG_0_PORT_1 0x402a0
3123 /* [RW 4] The increment value to send in the CFC load request message */
3124 #define PRS_REG_INC_VALUE 0x40048
3125 /* [RW 6] Bit-map indicating which headers must appear in the packet */
3126 #define PRS_REG_MUST_HAVE_HDRS 0x40254
3127 /* [RW 6] Bit-map indicating which headers must appear in the packet for
3128 * port 0 packets */
3129 #define PRS_REG_MUST_HAVE_HDRS_PORT_0 0x4028c
3130 #define PRS_REG_MUST_HAVE_HDRS_PORT_1 0x402ac
3131 #define PRS_REG_NIC_MODE 0x40138
3132 /* [RW 8] The 8-bit event ID for cases where there is no match on the
3133 connection. Used in packet start message to TCM. */
3134 #define PRS_REG_NO_MATCH_EVENT_ID 0x40070
3135 /* [ST 24] The number of input CFC flush packets */
3136 #define PRS_REG_NUM_OF_CFC_FLUSH_MESSAGES 0x40128
3137 /* [ST 32] The number of cycles the Parser halted its operation since it
3138 could not allocate the next serial number */
3139 #define PRS_REG_NUM_OF_DEAD_CYCLES 0x40130
3140 /* [ST 24] The number of input packets */
3141 #define PRS_REG_NUM_OF_PACKETS 0x40124
3142 /* [ST 24] The number of input transparent flush packets */
3143 #define PRS_REG_NUM_OF_TRANSPARENT_FLUSH_MESSAGES 0x4012c
3144 /* [RW 8] Context region for received Ethernet packet with a match and
3145 packet type 0. Used in CFC load request message */
3146 #define PRS_REG_PACKET_REGIONS_TYPE_0 0x40028
3147 #define PRS_REG_PACKET_REGIONS_TYPE_1 0x4002c
3148 #define PRS_REG_PACKET_REGIONS_TYPE_2 0x40030
3149 #define PRS_REG_PACKET_REGIONS_TYPE_3 0x40034
3150 #define PRS_REG_PACKET_REGIONS_TYPE_4 0x40038
3151 #define PRS_REG_PACKET_REGIONS_TYPE_5 0x4003c
3152 #define PRS_REG_PACKET_REGIONS_TYPE_6 0x40040
3153 #define PRS_REG_PACKET_REGIONS_TYPE_7 0x40044
3154 /* [R 2] debug only: Number of pending requests for CAC on port 0. */
3155 #define PRS_REG_PENDING_BRB_CAC0_RQ 0x40174
3156 /* [R 2] debug only: Number of pending requests for header parsing. */
3157 #define PRS_REG_PENDING_BRB_PRS_RQ 0x40170
3158 /* [R 1] Interrupt register #0 read */
3159 #define PRS_REG_PRS_INT_STS 0x40188
3160 /* [RW 8] Parity mask register #0 read/write */
3161 #define PRS_REG_PRS_PRTY_MASK 0x401a4
3162 /* [R 8] Parity register #0 read */
3163 #define PRS_REG_PRS_PRTY_STS 0x40198
3164 /* [RC 8] Parity register #0 read clear */
3165 #define PRS_REG_PRS_PRTY_STS_CLR 0x4019c
3166 /* [RW 8] Context region for pure acknowledge packets. Used in CFC load
3167 request message */
3168 #define PRS_REG_PURE_REGIONS 0x40024
3169 /* [R 32] debug only: Serial number status lsb 32 bits. '1' indicates this
3170 serail number was released by SDM but cannot be used because a previous
3171 serial number was not released. */
3172 #define PRS_REG_SERIAL_NUM_STATUS_LSB 0x40154
3173 /* [R 32] debug only: Serial number status msb 32 bits. '1' indicates this
3174 serail number was released by SDM but cannot be used because a previous
3175 serial number was not released. */
3176 #define PRS_REG_SERIAL_NUM_STATUS_MSB 0x40158
3177 /* [R 4] debug only: SRC current credit. Transaction based. */
3178 #define PRS_REG_SRC_CURRENT_CREDIT 0x4016c
3179 /* [RW 16] The Ethernet type value for L2 tag 0 */
3180 #define PRS_REG_TAG_ETHERTYPE_0 0x401d4
3181 /* [RW 4] The length of the info field for L2 tag 0. The length is between
3182 * 2B and 14B; in 2B granularity */
3183 #define PRS_REG_TAG_LEN_0 0x4022c
3184 /* [R 8] debug only: TCM current credit. Cycle based. */
3185 #define PRS_REG_TCM_CURRENT_CREDIT 0x40160
3186 /* [R 8] debug only: TSDM current credit. Transaction based. */
3187 #define PRS_REG_TSDM_CURRENT_CREDIT 0x4015c
3188 #define PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT (0x1<<19)
3189 #define PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF (0x1<<20)
3190 #define PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN (0x1<<22)
3191 #define PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED (0x1<<23)
3192 #define PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED (0x1<<24)
3193 #define PXP2_PXP2_INT_STS_0_REG_WR_PGLUE_EOP_ERROR (0x1<<7)
3194 #define PXP2_PXP2_INT_STS_CLR_0_REG_WR_PGLUE_EOP_ERROR (0x1<<7)
3195 /* [R 6] Debug only: Number of used entries in the data FIFO */
3196 #define PXP2_REG_HST_DATA_FIFO_STATUS 0x12047c
3197 /* [R 7] Debug only: Number of used entries in the header FIFO */
3198 #define PXP2_REG_HST_HEADER_FIFO_STATUS 0x120478
3199 #define PXP2_REG_PGL_ADDR_88_F0 0x120534
3200 /* [R 32] GRC address for configuration access to PCIE config address 0x88.
3201 * any write to this PCIE address will cause a GRC write access to the
3202 * address that's in t this register */
3203 #define PXP2_REG_PGL_ADDR_88_F1 0x120544
3204 #define PXP2_REG_PGL_ADDR_8C_F0 0x120538
3205 /* [R 32] GRC address for configuration access to PCIE config address 0x8c.
3206 * any write to this PCIE address will cause a GRC write access to the
3207 * address that's in t this register */
3208 #define PXP2_REG_PGL_ADDR_8C_F1 0x120548
3209 #define PXP2_REG_PGL_ADDR_90_F0 0x12053c
3210 /* [R 32] GRC address for configuration access to PCIE config address 0x90.
3211 * any write to this PCIE address will cause a GRC write access to the
3212 * address that's in t this register */
3213 #define PXP2_REG_PGL_ADDR_90_F1 0x12054c
3214 #define PXP2_REG_PGL_ADDR_94_F0 0x120540
3215 /* [R 32] GRC address for configuration access to PCIE config address 0x94.
3216 * any write to this PCIE address will cause a GRC write access to the
3217 * address that's in t this register */
3218 #define PXP2_REG_PGL_ADDR_94_F1 0x120550
3219 #define PXP2_REG_PGL_CONTROL0 0x120490
3220 #define PXP2_REG_PGL_CONTROL1 0x120514
3221 #define PXP2_REG_PGL_DEBUG 0x120520
3222 /* [RW 32] third dword data of expansion rom request. this register is
3223 special. reading from it provides a vector outstanding read requests. if
3224 a bit is zero it means that a read request on the corresponding tag did
3225 not finish yet (not all completions have arrived for it) */
3226 #define PXP2_REG_PGL_EXP_ROM2 0x120808
3227 /* [RW 32] Inbound interrupt table for CSDM: bits[31:16]-mask;
3228 its[15:0]-address */
3229 #define PXP2_REG_PGL_INT_CSDM_0 0x1204f4
3230 #define PXP2_REG_PGL_INT_CSDM_1 0x1204f8
3231 #define PXP2_REG_PGL_INT_CSDM_2 0x1204fc
3232 #define PXP2_REG_PGL_INT_CSDM_3 0x120500
3233 #define PXP2_REG_PGL_INT_CSDM_4 0x120504
3234 #define PXP2_REG_PGL_INT_CSDM_5 0x120508
3235 #define PXP2_REG_PGL_INT_CSDM_6 0x12050c
3236 #define PXP2_REG_PGL_INT_CSDM_7 0x120510
3237 /* [RW 32] Inbound interrupt table for TSDM: bits[31:16]-mask;
3238 its[15:0]-address */
3239 #define PXP2_REG_PGL_INT_TSDM_0 0x120494
3240 #define PXP2_REG_PGL_INT_TSDM_1 0x120498
3241 #define PXP2_REG_PGL_INT_TSDM_2 0x12049c
3242 #define PXP2_REG_PGL_INT_TSDM_3 0x1204a0
3243 #define PXP2_REG_PGL_INT_TSDM_4 0x1204a4
3244 #define PXP2_REG_PGL_INT_TSDM_5 0x1204a8
3245 #define PXP2_REG_PGL_INT_TSDM_6 0x1204ac
3246 #define PXP2_REG_PGL_INT_TSDM_7 0x1204b0
3247 /* [RW 32] Inbound interrupt table for USDM: bits[31:16]-mask;
3248 its[15:0]-address */
3249 #define PXP2_REG_PGL_INT_USDM_0 0x1204b4
3250 #define PXP2_REG_PGL_INT_USDM_1 0x1204b8
3251 #define PXP2_REG_PGL_INT_USDM_2 0x1204bc
3252 #define PXP2_REG_PGL_INT_USDM_3 0x1204c0
3253 #define PXP2_REG_PGL_INT_USDM_4 0x1204c4
3254 #define PXP2_REG_PGL_INT_USDM_5 0x1204c8
3255 #define PXP2_REG_PGL_INT_USDM_6 0x1204cc
3256 #define PXP2_REG_PGL_INT_USDM_7 0x1204d0
3257 /* [RW 32] Inbound interrupt table for XSDM: bits[31:16]-mask;
3258 its[15:0]-address */
3259 #define PXP2_REG_PGL_INT_XSDM_0 0x1204d4
3260 #define PXP2_REG_PGL_INT_XSDM_1 0x1204d8
3261 #define PXP2_REG_PGL_INT_XSDM_2 0x1204dc
3262 #define PXP2_REG_PGL_INT_XSDM_3 0x1204e0
3263 #define PXP2_REG_PGL_INT_XSDM_4 0x1204e4
3264 #define PXP2_REG_PGL_INT_XSDM_5 0x1204e8
3265 #define PXP2_REG_PGL_INT_XSDM_6 0x1204ec
3266 #define PXP2_REG_PGL_INT_XSDM_7 0x1204f0
3267 /* [RW 3] this field allows one function to pretend being another function
3268 when accessing any BAR mapped resource within the device. the value of
3269 the field is the number of the function that will be accessed
3270 effectively. after software write to this bit it must read it in order to
3271 know that the new value is updated */
3272 #define PXP2_REG_PGL_PRETEND_FUNC_F0 0x120674
3273 #define PXP2_REG_PGL_PRETEND_FUNC_F1 0x120678
3274 #define PXP2_REG_PGL_PRETEND_FUNC_F2 0x12067c
3275 #define PXP2_REG_PGL_PRETEND_FUNC_F3 0x120680
3276 #define PXP2_REG_PGL_PRETEND_FUNC_F4 0x120684
3277 #define PXP2_REG_PGL_PRETEND_FUNC_F5 0x120688
3278 #define PXP2_REG_PGL_PRETEND_FUNC_F6 0x12068c
3279 #define PXP2_REG_PGL_PRETEND_FUNC_F7 0x120690
3280 /* [R 1] this bit indicates that a read request was blocked because of
3281 bus_master_en was deasserted */
3282 #define PXP2_REG_PGL_READ_BLOCKED 0x120568
3283 #define PXP2_REG_PGL_TAGS_LIMIT 0x1205a8
3284 /* [R 18] debug only */
3285 #define PXP2_REG_PGL_TXW_CDTS 0x12052c
3286 /* [R 1] this bit indicates that a write request was blocked because of
3287 bus_master_en was deasserted */
3288 #define PXP2_REG_PGL_WRITE_BLOCKED 0x120564
3289 #define PXP2_REG_PSWRQ_BW_ADD1 0x1201c0
3290 #define PXP2_REG_PSWRQ_BW_ADD10 0x1201e4
3291 #define PXP2_REG_PSWRQ_BW_ADD11 0x1201e8
3292 #define PXP2_REG_PSWRQ_BW_ADD2 0x1201c4
3293 #define PXP2_REG_PSWRQ_BW_ADD28 0x120228
3294 #define PXP2_REG_PSWRQ_BW_ADD3 0x1201c8
3295 #define PXP2_REG_PSWRQ_BW_ADD6 0x1201d4
3296 #define PXP2_REG_PSWRQ_BW_ADD7 0x1201d8
3297 #define PXP2_REG_PSWRQ_BW_ADD8 0x1201dc
3298 #define PXP2_REG_PSWRQ_BW_ADD9 0x1201e0
3299 #define PXP2_REG_PSWRQ_BW_CREDIT 0x12032c
3300 #define PXP2_REG_PSWRQ_BW_L1 0x1202b0
3301 #define PXP2_REG_PSWRQ_BW_L10 0x1202d4
3302 #define PXP2_REG_PSWRQ_BW_L11 0x1202d8
3303 #define PXP2_REG_PSWRQ_BW_L2 0x1202b4
3304 #define PXP2_REG_PSWRQ_BW_L28 0x120318
3305 #define PXP2_REG_PSWRQ_BW_L3 0x1202b8
3306 #define PXP2_REG_PSWRQ_BW_L6 0x1202c4
3307 #define PXP2_REG_PSWRQ_BW_L7 0x1202c8
3308 #define PXP2_REG_PSWRQ_BW_L8 0x1202cc
3309 #define PXP2_REG_PSWRQ_BW_L9 0x1202d0
3310 #define PXP2_REG_PSWRQ_BW_RD 0x120324
3311 #define PXP2_REG_PSWRQ_BW_UB1 0x120238
3312 #define PXP2_REG_PSWRQ_BW_UB10 0x12025c
3313 #define PXP2_REG_PSWRQ_BW_UB11 0x120260
3314 #define PXP2_REG_PSWRQ_BW_UB2 0x12023c
3315 #define PXP2_REG_PSWRQ_BW_UB28 0x1202a0
3316 #define PXP2_REG_PSWRQ_BW_UB3 0x120240
3317 #define PXP2_REG_PSWRQ_BW_UB6 0x12024c
3318 #define PXP2_REG_PSWRQ_BW_UB7 0x120250
3319 #define PXP2_REG_PSWRQ_BW_UB8 0x120254
3320 #define PXP2_REG_PSWRQ_BW_UB9 0x120258
3321 #define PXP2_REG_PSWRQ_BW_WR 0x120328
3322 #define PXP2_REG_PSWRQ_CDU0_L2P 0x120000
3323 #define PXP2_REG_PSWRQ_QM0_L2P 0x120038
3324 #define PXP2_REG_PSWRQ_SRC0_L2P 0x120054
3325 #define PXP2_REG_PSWRQ_TM0_L2P 0x12001c
3326 #define PXP2_REG_PSWRQ_TSDM0_L2P 0x1200e0
3327 /* [RW 32] Interrupt mask register #0 read/write */
3328 #define PXP2_REG_PXP2_INT_MASK_0 0x120578
3329 /* [R 32] Interrupt register #0 read */
3330 #define PXP2_REG_PXP2_INT_STS_0 0x12056c
3331 #define PXP2_REG_PXP2_INT_STS_1 0x120608
3332 /* [RC 32] Interrupt register #0 read clear */
3333 #define PXP2_REG_PXP2_INT_STS_CLR_0 0x120570
3334 /* [RW 32] Parity mask register #0 read/write */
3335 #define PXP2_REG_PXP2_PRTY_MASK_0 0x120588
3336 #define PXP2_REG_PXP2_PRTY_MASK_1 0x120598
3337 /* [R 32] Parity register #0 read */
3338 #define PXP2_REG_PXP2_PRTY_STS_0 0x12057c
3339 #define PXP2_REG_PXP2_PRTY_STS_1 0x12058c
3340 /* [RC 32] Parity register #0 read clear */
3341 #define PXP2_REG_PXP2_PRTY_STS_CLR_0 0x120580
3342 #define PXP2_REG_PXP2_PRTY_STS_CLR_1 0x120590
3343 /* [R 1] Debug only: The 'almost full' indication from each fifo (gives
3344 indication about backpressure) */
3345 #define PXP2_REG_RD_ALMOST_FULL_0 0x120424
3346 /* [R 8] Debug only: The blocks counter - number of unused block ids */
3347 #define PXP2_REG_RD_BLK_CNT 0x120418
3348 /* [RW 8] Debug only: Total number of available blocks in Tetris Buffer.
3349 Must be bigger than 6. Normally should not be changed. */
3350 #define PXP2_REG_RD_BLK_NUM_CFG 0x12040c
3351 /* [RW 2] CDU byte swapping mode configuration for master read requests */
3352 #define PXP2_REG_RD_CDURD_SWAP_MODE 0x120404
3353 /* [RW 1] When '1'; inputs to the PSWRD block are ignored */
3354 #define PXP2_REG_RD_DISABLE_INPUTS 0x120374
3355 /* [R 1] PSWRD internal memories initialization is done */
3356 #define PXP2_REG_RD_INIT_DONE 0x120370
3357 /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3358 allocated for vq10 */
3359 #define PXP2_REG_RD_MAX_BLKS_VQ10 0x1203a0
3360 /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3361 allocated for vq11 */
3362 #define PXP2_REG_RD_MAX_BLKS_VQ11 0x1203a4
3363 /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3364 allocated for vq17 */
3365 #define PXP2_REG_RD_MAX_BLKS_VQ17 0x1203bc
3366 /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3367 allocated for vq18 */
3368 #define PXP2_REG_RD_MAX_BLKS_VQ18 0x1203c0
3369 /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3370 allocated for vq19 */
3371 #define PXP2_REG_RD_MAX_BLKS_VQ19 0x1203c4
3372 /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3373 allocated for vq22 */
3374 #define PXP2_REG_RD_MAX_BLKS_VQ22 0x1203d0
3375 /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3376 allocated for vq25 */
3377 #define PXP2_REG_RD_MAX_BLKS_VQ25 0x1203dc
3378 /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3379 allocated for vq6 */
3380 #define PXP2_REG_RD_MAX_BLKS_VQ6 0x120390
3381 /* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3382 allocated for vq9 */
3383 #define PXP2_REG_RD_MAX_BLKS_VQ9 0x12039c
3384 /* [RW 2] PBF byte swapping mode configuration for master read requests */
3385 #define PXP2_REG_RD_PBF_SWAP_MODE 0x1203f4
3386 /* [R 1] Debug only: Indication if delivery ports are idle */
3387 #define PXP2_REG_RD_PORT_IS_IDLE_0 0x12041c
3388 #define PXP2_REG_RD_PORT_IS_IDLE_1 0x120420
3389 /* [RW 2] QM byte swapping mode configuration for master read requests */
3390 #define PXP2_REG_RD_QM_SWAP_MODE 0x1203f8
3391 /* [R 7] Debug only: The SR counter - number of unused sub request ids */
3392 #define PXP2_REG_RD_SR_CNT 0x120414
3393 /* [RW 2] SRC byte swapping mode configuration for master read requests */
3394 #define PXP2_REG_RD_SRC_SWAP_MODE 0x120400
3395 /* [RW 7] Debug only: Total number of available PCI read sub-requests. Must
3396 be bigger than 1. Normally should not be changed. */
3397 #define PXP2_REG_RD_SR_NUM_CFG 0x120408
3398 /* [RW 1] Signals the PSWRD block to start initializing internal memories */
3399 #define PXP2_REG_RD_START_INIT 0x12036c
3400 /* [RW 2] TM byte swapping mode configuration for master read requests */
3401 #define PXP2_REG_RD_TM_SWAP_MODE 0x1203fc
3402 /* [RW 10] Bandwidth addition to VQ0 write requests */
3403 #define PXP2_REG_RQ_BW_RD_ADD0 0x1201bc
3404 /* [RW 10] Bandwidth addition to VQ12 read requests */
3405 #define PXP2_REG_RQ_BW_RD_ADD12 0x1201ec
3406 /* [RW 10] Bandwidth addition to VQ13 read requests */
3407 #define PXP2_REG_RQ_BW_RD_ADD13 0x1201f0
3408 /* [RW 10] Bandwidth addition to VQ14 read requests */
3409 #define PXP2_REG_RQ_BW_RD_ADD14 0x1201f4
3410 /* [RW 10] Bandwidth addition to VQ15 read requests */
3411 #define PXP2_REG_RQ_BW_RD_ADD15 0x1201f8
3412 /* [RW 10] Bandwidth addition to VQ16 read requests */
3413 #define PXP2_REG_RQ_BW_RD_ADD16 0x1201fc
3414 /* [RW 10] Bandwidth addition to VQ17 read requests */
3415 #define PXP2_REG_RQ_BW_RD_ADD17 0x120200
3416 /* [RW 10] Bandwidth addition to VQ18 read requests */
3417 #define PXP2_REG_RQ_BW_RD_ADD18 0x120204
3418 /* [RW 10] Bandwidth addition to VQ19 read requests */
3419 #define PXP2_REG_RQ_BW_RD_ADD19 0x120208
3420 /* [RW 10] Bandwidth addition to VQ20 read requests */
3421 #define PXP2_REG_RQ_BW_RD_ADD20 0x12020c
3422 /* [RW 10] Bandwidth addition to VQ22 read requests */
3423 #define PXP2_REG_RQ_BW_RD_ADD22 0x120210
3424 /* [RW 10] Bandwidth addition to VQ23 read requests */
3425 #define PXP2_REG_RQ_BW_RD_ADD23 0x120214
3426 /* [RW 10] Bandwidth addition to VQ24 read requests */
3427 #define PXP2_REG_RQ_BW_RD_ADD24 0x120218
3428 /* [RW 10] Bandwidth addition to VQ25 read requests */
3429 #define PXP2_REG_RQ_BW_RD_ADD25 0x12021c
3430 /* [RW 10] Bandwidth addition to VQ26 read requests */
3431 #define PXP2_REG_RQ_BW_RD_ADD26 0x120220
3432 /* [RW 10] Bandwidth addition to VQ27 read requests */
3433 #define PXP2_REG_RQ_BW_RD_ADD27 0x120224
3434 /* [RW 10] Bandwidth addition to VQ4 read requests */
3435 #define PXP2_REG_RQ_BW_RD_ADD4 0x1201cc
3436 /* [RW 10] Bandwidth addition to VQ5 read requests */
3437 #define PXP2_REG_RQ_BW_RD_ADD5 0x1201d0
3438 /* [RW 10] Bandwidth Typical L for VQ0 Read requests */
3439 #define PXP2_REG_RQ_BW_RD_L0 0x1202ac
3440 /* [RW 10] Bandwidth Typical L for VQ12 Read requests */
3441 #define PXP2_REG_RQ_BW_RD_L12 0x1202dc
3442 /* [RW 10] Bandwidth Typical L for VQ13 Read requests */
3443 #define PXP2_REG_RQ_BW_RD_L13 0x1202e0
3444 /* [RW 10] Bandwidth Typical L for VQ14 Read requests */
3445 #define PXP2_REG_RQ_BW_RD_L14 0x1202e4
3446 /* [RW 10] Bandwidth Typical L for VQ15 Read requests */
3447 #define PXP2_REG_RQ_BW_RD_L15 0x1202e8
3448 /* [RW 10] Bandwidth Typical L for VQ16 Read requests */
3449 #define PXP2_REG_RQ_BW_RD_L16 0x1202ec
3450 /* [RW 10] Bandwidth Typical L for VQ17 Read requests */
3451 #define PXP2_REG_RQ_BW_RD_L17 0x1202f0
3452 /* [RW 10] Bandwidth Typical L for VQ18 Read requests */
3453 #define PXP2_REG_RQ_BW_RD_L18 0x1202f4
3454 /* [RW 10] Bandwidth Typical L for VQ19 Read requests */
3455 #define PXP2_REG_RQ_BW_RD_L19 0x1202f8
3456 /* [RW 10] Bandwidth Typical L for VQ20 Read requests */
3457 #define PXP2_REG_RQ_BW_RD_L20 0x1202fc
3458 /* [RW 10] Bandwidth Typical L for VQ22 Read requests */
3459 #define PXP2_REG_RQ_BW_RD_L22 0x120300
3460 /* [RW 10] Bandwidth Typical L for VQ23 Read requests */
3461 #define PXP2_REG_RQ_BW_RD_L23 0x120304
3462 /* [RW 10] Bandwidth Typical L for VQ24 Read requests */
3463 #define PXP2_REG_RQ_BW_RD_L24 0x120308
3464 /* [RW 10] Bandwidth Typical L for VQ25 Read requests */
3465 #define PXP2_REG_RQ_BW_RD_L25 0x12030c
3466 /* [RW 10] Bandwidth Typical L for VQ26 Read requests */
3467 #define PXP2_REG_RQ_BW_RD_L26 0x120310
3468 /* [RW 10] Bandwidth Typical L for VQ27 Read requests */
3469 #define PXP2_REG_RQ_BW_RD_L27 0x120314
3470 /* [RW 10] Bandwidth Typical L for VQ4 Read requests */
3471 #define PXP2_REG_RQ_BW_RD_L4 0x1202bc
3472 /* [RW 10] Bandwidth Typical L for VQ5 Read- currently not used */
3473 #define PXP2_REG_RQ_BW_RD_L5 0x1202c0
3474 /* [RW 7] Bandwidth upper bound for VQ0 read requests */
3475 #define PXP2_REG_RQ_BW_RD_UBOUND0 0x120234
3476 /* [RW 7] Bandwidth upper bound for VQ12 read requests */
3477 #define PXP2_REG_RQ_BW_RD_UBOUND12 0x120264
3478 /* [RW 7] Bandwidth upper bound for VQ13 read requests */
3479 #define PXP2_REG_RQ_BW_RD_UBOUND13 0x120268
3480 /* [RW 7] Bandwidth upper bound for VQ14 read requests */
3481 #define PXP2_REG_RQ_BW_RD_UBOUND14 0x12026c
3482 /* [RW 7] Bandwidth upper bound for VQ15 read requests */
3483 #define PXP2_REG_RQ_BW_RD_UBOUND15 0x120270
3484 /* [RW 7] Bandwidth upper bound for VQ16 read requests */
3485 #define PXP2_REG_RQ_BW_RD_UBOUND16 0x120274
3486 /* [RW 7] Bandwidth upper bound for VQ17 read requests */
3487 #define PXP2_REG_RQ_BW_RD_UBOUND17 0x120278
3488 /* [RW 7] Bandwidth upper bound for VQ18 read requests */
3489 #define PXP2_REG_RQ_BW_RD_UBOUND18 0x12027c
3490 /* [RW 7] Bandwidth upper bound for VQ19 read requests */
3491 #define PXP2_REG_RQ_BW_RD_UBOUND19 0x120280
3492 /* [RW 7] Bandwidth upper bound for VQ20 read requests */
3493 #define PXP2_REG_RQ_BW_RD_UBOUND20 0x120284
3494 /* [RW 7] Bandwidth upper bound for VQ22 read requests */
3495 #define PXP2_REG_RQ_BW_RD_UBOUND22 0x120288
3496 /* [RW 7] Bandwidth upper bound for VQ23 read requests */
3497 #define PXP2_REG_RQ_BW_RD_UBOUND23 0x12028c
3498 /* [RW 7] Bandwidth upper bound for VQ24 read requests */
3499 #define PXP2_REG_RQ_BW_RD_UBOUND24 0x120290
3500 /* [RW 7] Bandwidth upper bound for VQ25 read requests */
3501 #define PXP2_REG_RQ_BW_RD_UBOUND25 0x120294
3502 /* [RW 7] Bandwidth upper bound for VQ26 read requests */
3503 #define PXP2_REG_RQ_BW_RD_UBOUND26 0x120298
3504 /* [RW 7] Bandwidth upper bound for VQ27 read requests */
3505 #define PXP2_REG_RQ_BW_RD_UBOUND27 0x12029c
3506 /* [RW 7] Bandwidth upper bound for VQ4 read requests */
3507 #define PXP2_REG_RQ_BW_RD_UBOUND4 0x120244
3508 /* [RW 7] Bandwidth upper bound for VQ5 read requests */
3509 #define PXP2_REG_RQ_BW_RD_UBOUND5 0x120248
3510 /* [RW 10] Bandwidth addition to VQ29 write requests */
3511 #define PXP2_REG_RQ_BW_WR_ADD29 0x12022c
3512 /* [RW 10] Bandwidth addition to VQ30 write requests */
3513 #define PXP2_REG_RQ_BW_WR_ADD30 0x120230
3514 /* [RW 10] Bandwidth Typical L for VQ29 Write requests */
3515 #define PXP2_REG_RQ_BW_WR_L29 0x12031c
3516 /* [RW 10] Bandwidth Typical L for VQ30 Write requests */
3517 #define PXP2_REG_RQ_BW_WR_L30 0x120320
3518 /* [RW 7] Bandwidth upper bound for VQ29 */
3519 #define PXP2_REG_RQ_BW_WR_UBOUND29 0x1202a4
3520 /* [RW 7] Bandwidth upper bound for VQ30 */
3521 #define PXP2_REG_RQ_BW_WR_UBOUND30 0x1202a8
3522 /* [RW 18] external first_mem_addr field in L2P table for CDU module port 0 */
3523 #define PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR 0x120008
3524 /* [RW 2] Endian mode for cdu */
3525 #define PXP2_REG_RQ_CDU_ENDIAN_M 0x1201a0
3526 #define PXP2_REG_RQ_CDU_FIRST_ILT 0x12061c
3527 #define PXP2_REG_RQ_CDU_LAST_ILT 0x120620
3528 /* [RW 3] page size in L2P table for CDU module; -4k; -8k; -16k; -32k; -64k;
3529 -128k */
3530 #define PXP2_REG_RQ_CDU_P_SIZE 0x120018
3531 /* [R 1] 1' indicates that the requester has finished its internal
3532 configuration */
3533 #define PXP2_REG_RQ_CFG_DONE 0x1201b4
3534 /* [RW 2] Endian mode for debug */
3535 #define PXP2_REG_RQ_DBG_ENDIAN_M 0x1201a4
3536 /* [RW 1] When '1'; requests will enter input buffers but wont get out
3537 towards the glue */
3538 #define PXP2_REG_RQ_DISABLE_INPUTS 0x120330
3539 /* [RW 4] Determines alignment of write SRs when a request is split into
3540 * several SRs. 0 - 8B aligned. 1 - 64B aligned. 2 - 128B aligned. 3 - 256B
3541 * aligned. 4 - 512B aligned. */
3542 #define PXP2_REG_RQ_DRAM_ALIGN 0x1205b0
3543 /* [RW 4] Determines alignment of read SRs when a request is split into
3544 * several SRs. 0 - 8B aligned. 1 - 64B aligned. 2 - 128B aligned. 3 - 256B
3545 * aligned. 4 - 512B aligned. */
3546 #define PXP2_REG_RQ_DRAM_ALIGN_RD 0x12092c
3547 /* [RW 1] when set the new alignment method (E2) will be applied; when reset
3548 * the original alignment method (E1 E1H) will be applied */
3549 #define PXP2_REG_RQ_DRAM_ALIGN_SEL 0x120930
3550 /* [RW 1] If 1 ILT failiue will not result in ELT access; An interrupt will
3551 be asserted */
3552 #define PXP2_REG_RQ_ELT_DISABLE 0x12066c
3553 /* [RW 2] Endian mode for hc */
3554 #define PXP2_REG_RQ_HC_ENDIAN_M 0x1201a8
3555 /* [RW 1] when '0' ILT logic will work as in A0; otherwise B0; for back
3556 compatibility needs; Note that different registers are used per mode */
3557 #define PXP2_REG_RQ_ILT_MODE 0x1205b4
3558 /* [WB 53] Onchip address table */
3559 #define PXP2_REG_RQ_ONCHIP_AT 0x122000
3560 /* [WB 53] Onchip address table - B0 */
3561 #define PXP2_REG_RQ_ONCHIP_AT_B0 0x128000
3562 /* [RW 13] Pending read limiter threshold; in Dwords */
3563 #define PXP2_REG_RQ_PDR_LIMIT 0x12033c
3564 /* [RW 2] Endian mode for qm */
3565 #define PXP2_REG_RQ_QM_ENDIAN_M 0x120194
3566 #define PXP2_REG_RQ_QM_FIRST_ILT 0x120634
3567 #define PXP2_REG_RQ_QM_LAST_ILT 0x120638
3568 /* [RW 3] page size in L2P table for QM module; -4k; -8k; -16k; -32k; -64k;
3569 -128k */
3570 #define PXP2_REG_RQ_QM_P_SIZE 0x120050
3571 /* [RW 1] 1' indicates that the RBC has finished configuring the PSWRQ */
3572 #define PXP2_REG_RQ_RBC_DONE 0x1201b0
3573 /* [RW 3] Max burst size filed for read requests port 0; 000 - 128B;
3574 001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
3575 #define PXP2_REG_RQ_RD_MBS0 0x120160
3576 /* [RW 3] Max burst size filed for read requests port 1; 000 - 128B;
3577 001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
3578 #define PXP2_REG_RQ_RD_MBS1 0x120168
3579 /* [RW 2] Endian mode for src */
3580 #define PXP2_REG_RQ_SRC_ENDIAN_M 0x12019c
3581 #define PXP2_REG_RQ_SRC_FIRST_ILT 0x12063c
3582 #define PXP2_REG_RQ_SRC_LAST_ILT 0x120640
3583 /* [RW 3] page size in L2P table for SRC module; -4k; -8k; -16k; -32k; -64k;
3584 -128k */
3585 #define PXP2_REG_RQ_SRC_P_SIZE 0x12006c
3586 /* [RW 2] Endian mode for tm */
3587 #define PXP2_REG_RQ_TM_ENDIAN_M 0x120198
3588 #define PXP2_REG_RQ_TM_FIRST_ILT 0x120644
3589 #define PXP2_REG_RQ_TM_LAST_ILT 0x120648
3590 /* [RW 3] page size in L2P table for TM module; -4k; -8k; -16k; -32k; -64k;
3591 -128k */
3592 #define PXP2_REG_RQ_TM_P_SIZE 0x120034
3593 /* [R 5] Number of entries in the ufifo; his fifo has l2p completions */
3594 #define PXP2_REG_RQ_UFIFO_NUM_OF_ENTRY 0x12080c
3595 /* [RW 18] external first_mem_addr field in L2P table for USDM module port 0 */
3596 #define PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR 0x120094
3597 /* [R 8] Number of entries occupied by vq 0 in pswrq memory */
3598 #define PXP2_REG_RQ_VQ0_ENTRY_CNT 0x120810
3599 /* [R 8] Number of entries occupied by vq 10 in pswrq memory */
3600 #define PXP2_REG_RQ_VQ10_ENTRY_CNT 0x120818
3601 /* [R 8] Number of entries occupied by vq 11 in pswrq memory */
3602 #define PXP2_REG_RQ_VQ11_ENTRY_CNT 0x120820
3603 /* [R 8] Number of entries occupied by vq 12 in pswrq memory */
3604 #define PXP2_REG_RQ_VQ12_ENTRY_CNT 0x120828
3605 /* [R 8] Number of entries occupied by vq 13 in pswrq memory */
3606 #define PXP2_REG_RQ_VQ13_ENTRY_CNT 0x120830
3607 /* [R 8] Number of entries occupied by vq 14 in pswrq memory */
3608 #define PXP2_REG_RQ_VQ14_ENTRY_CNT 0x120838
3609 /* [R 8] Number of entries occupied by vq 15 in pswrq memory */
3610 #define PXP2_REG_RQ_VQ15_ENTRY_CNT 0x120840
3611 /* [R 8] Number of entries occupied by vq 16 in pswrq memory */
3612 #define PXP2_REG_RQ_VQ16_ENTRY_CNT 0x120848
3613 /* [R 8] Number of entries occupied by vq 17 in pswrq memory */
3614 #define PXP2_REG_RQ_VQ17_ENTRY_CNT 0x120850
3615 /* [R 8] Number of entries occupied by vq 18 in pswrq memory */
3616 #define PXP2_REG_RQ_VQ18_ENTRY_CNT 0x120858
3617 /* [R 8] Number of entries occupied by vq 19 in pswrq memory */
3618 #define PXP2_REG_RQ_VQ19_ENTRY_CNT 0x120860
3619 /* [R 8] Number of entries occupied by vq 1 in pswrq memory */
3620 #define PXP2_REG_RQ_VQ1_ENTRY_CNT 0x120868
3621 /* [R 8] Number of entries occupied by vq 20 in pswrq memory */
3622 #define PXP2_REG_RQ_VQ20_ENTRY_CNT 0x120870
3623 /* [R 8] Number of entries occupied by vq 21 in pswrq memory */
3624 #define PXP2_REG_RQ_VQ21_ENTRY_CNT 0x120878
3625 /* [R 8] Number of entries occupied by vq 22 in pswrq memory */
3626 #define PXP2_REG_RQ_VQ22_ENTRY_CNT 0x120880
3627 /* [R 8] Number of entries occupied by vq 23 in pswrq memory */
3628 #define PXP2_REG_RQ_VQ23_ENTRY_CNT 0x120888
3629 /* [R 8] Number of entries occupied by vq 24 in pswrq memory */
3630 #define PXP2_REG_RQ_VQ24_ENTRY_CNT 0x120890
3631 /* [R 8] Number of entries occupied by vq 25 in pswrq memory */
3632 #define PXP2_REG_RQ_VQ25_ENTRY_CNT 0x120898
3633 /* [R 8] Number of entries occupied by vq 26 in pswrq memory */
3634 #define PXP2_REG_RQ_VQ26_ENTRY_CNT 0x1208a0
3635 /* [R 8] Number of entries occupied by vq 27 in pswrq memory */
3636 #define PXP2_REG_RQ_VQ27_ENTRY_CNT 0x1208a8
3637 /* [R 8] Number of entries occupied by vq 28 in pswrq memory */
3638 #define PXP2_REG_RQ_VQ28_ENTRY_CNT 0x1208b0
3639 /* [R 8] Number of entries occupied by vq 29 in pswrq memory */
3640 #define PXP2_REG_RQ_VQ29_ENTRY_CNT 0x1208b8
3641 /* [R 8] Number of entries occupied by vq 2 in pswrq memory */
3642 #define PXP2_REG_RQ_VQ2_ENTRY_CNT 0x1208c0
3643 /* [R 8] Number of entries occupied by vq 30 in pswrq memory */
3644 #define PXP2_REG_RQ_VQ30_ENTRY_CNT 0x1208c8
3645 /* [R 8] Number of entries occupied by vq 31 in pswrq memory */
3646 #define PXP2_REG_RQ_VQ31_ENTRY_CNT 0x1208d0
3647 /* [R 8] Number of entries occupied by vq 3 in pswrq memory */
3648 #define PXP2_REG_RQ_VQ3_ENTRY_CNT 0x1208d8
3649 /* [R 8] Number of entries occupied by vq 4 in pswrq memory */
3650 #define PXP2_REG_RQ_VQ4_ENTRY_CNT 0x1208e0
3651 /* [R 8] Number of entries occupied by vq 5 in pswrq memory */
3652 #define PXP2_REG_RQ_VQ5_ENTRY_CNT 0x1208e8
3653 /* [R 8] Number of entries occupied by vq 6 in pswrq memory */
3654 #define PXP2_REG_RQ_VQ6_ENTRY_CNT 0x1208f0
3655 /* [R 8] Number of entries occupied by vq 7 in pswrq memory */
3656 #define PXP2_REG_RQ_VQ7_ENTRY_CNT 0x1208f8
3657 /* [R 8] Number of entries occupied by vq 8 in pswrq memory */
3658 #define PXP2_REG_RQ_VQ8_ENTRY_CNT 0x120900
3659 /* [R 8] Number of entries occupied by vq 9 in pswrq memory */
3660 #define PXP2_REG_RQ_VQ9_ENTRY_CNT 0x120908
3661 /* [RW 3] Max burst size filed for write requests port 0; 000 - 128B;
3662 001:256B; 010: 512B; */
3663 #define PXP2_REG_RQ_WR_MBS0 0x12015c
3664 /* [RW 3] Max burst size filed for write requests port 1; 000 - 128B;
3665 001:256B; 010: 512B; */
3666 #define PXP2_REG_RQ_WR_MBS1 0x120164
3667 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3668 buffer reaches this number has_payload will be asserted */
3669 #define PXP2_REG_WR_CDU_MPS 0x1205f0
3670 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3671 buffer reaches this number has_payload will be asserted */
3672 #define PXP2_REG_WR_CSDM_MPS 0x1205d0
3673 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3674 buffer reaches this number has_payload will be asserted */
3675 #define PXP2_REG_WR_DBG_MPS 0x1205e8
3676 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3677 buffer reaches this number has_payload will be asserted */
3678 #define PXP2_REG_WR_DMAE_MPS 0x1205ec
3679 /* [RW 10] if Number of entries in dmae fifo will be higher than this
3680 threshold then has_payload indication will be asserted; the default value
3681 should be equal to &gt; write MBS size! */
3682 #define PXP2_REG_WR_DMAE_TH 0x120368
3683 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3684 buffer reaches this number has_payload will be asserted */
3685 #define PXP2_REG_WR_HC_MPS 0x1205c8
3686 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3687 buffer reaches this number has_payload will be asserted */
3688 #define PXP2_REG_WR_QM_MPS 0x1205dc
3689 /* [RW 1] 0 - working in A0 mode; - working in B0 mode */
3690 #define PXP2_REG_WR_REV_MODE 0x120670
3691 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3692 buffer reaches this number has_payload will be asserted */
3693 #define PXP2_REG_WR_SRC_MPS 0x1205e4
3694 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3695 buffer reaches this number has_payload will be asserted */
3696 #define PXP2_REG_WR_TM_MPS 0x1205e0
3697 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3698 buffer reaches this number has_payload will be asserted */
3699 #define PXP2_REG_WR_TSDM_MPS 0x1205d4
3700 /* [RW 10] if Number of entries in usdmdp fifo will be higher than this
3701 threshold then has_payload indication will be asserted; the default value
3702 should be equal to &gt; write MBS size! */
3703 #define PXP2_REG_WR_USDMDP_TH 0x120348
3704 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3705 buffer reaches this number has_payload will be asserted */
3706 #define PXP2_REG_WR_USDM_MPS 0x1205cc
3707 /* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3708 buffer reaches this number has_payload will be asserted */
3709 #define PXP2_REG_WR_XSDM_MPS 0x1205d8
3710 /* [R 1] debug only: Indication if PSWHST arbiter is idle */
3711 #define PXP_REG_HST_ARB_IS_IDLE 0x103004
3712 /* [R 8] debug only: A bit mask for all PSWHST arbiter clients. '1' means
3713 this client is waiting for the arbiter. */
3714 #define PXP_REG_HST_CLIENTS_WAITING_TO_ARB 0x103008
3715 /* [RW 1] When 1; doorbells are discarded and not passed to doorbell queue
3716 block. Should be used for close the gates. */
3717 #define PXP_REG_HST_DISCARD_DOORBELLS 0x1030a4
3718 /* [R 1] debug only: '1' means this PSWHST is discarding doorbells. This bit
3719 should update according to 'hst_discard_doorbells' register when the state
3720 machine is idle */
3721 #define PXP_REG_HST_DISCARD_DOORBELLS_STATUS 0x1030a0
3722 /* [RW 1] When 1; new internal writes arriving to the block are discarded.
3723 Should be used for close the gates. */
3724 #define PXP_REG_HST_DISCARD_INTERNAL_WRITES 0x1030a8
3725 /* [R 6] debug only: A bit mask for all PSWHST internal write clients. '1'
3726 means this PSWHST is discarding inputs from this client. Each bit should
3727 update according to 'hst_discard_internal_writes' register when the state
3728 machine is idle. */
3729 #define PXP_REG_HST_DISCARD_INTERNAL_WRITES_STATUS 0x10309c
3730 /* [WB 160] Used for initialization of the inbound interrupts memory */
3731 #define PXP_REG_HST_INBOUND_INT 0x103800
3732 /* [RW 7] Indirect access to the permission table. The fields are : {Valid;
3733 * VFID[5:0]}
3734 */
3735 #define PXP_REG_HST_ZONE_PERMISSION_TABLE 0x103400
3736 /* [RW 32] Interrupt mask register #0 read/write */
3737 #define PXP_REG_PXP_INT_MASK_0 0x103074
3738 #define PXP_REG_PXP_INT_MASK_1 0x103084
3739 /* [R 32] Interrupt register #0 read */
3740 #define PXP_REG_PXP_INT_STS_0 0x103068
3741 #define PXP_REG_PXP_INT_STS_1 0x103078
3742 /* [RC 32] Interrupt register #0 read clear */
3743 #define PXP_REG_PXP_INT_STS_CLR_0 0x10306c
3744 #define PXP_REG_PXP_INT_STS_CLR_1 0x10307c
3745 /* [RW 27] Parity mask register #0 read/write */
3746 #define PXP_REG_PXP_PRTY_MASK 0x103094
3747 /* [R 26] Parity register #0 read */
3748 #define PXP_REG_PXP_PRTY_STS 0x103088
3749 /* [RC 27] Parity register #0 read clear */
3750 #define PXP_REG_PXP_PRTY_STS_CLR 0x10308c
3751 /* [RW 4] The activity counter initial increment value sent in the load
3752 request */
3753 #define QM_REG_ACTCTRINITVAL_0 0x168040
3754 #define QM_REG_ACTCTRINITVAL_1 0x168044
3755 #define QM_REG_ACTCTRINITVAL_2 0x168048
3756 #define QM_REG_ACTCTRINITVAL_3 0x16804c
3757 /* [RW 32] The base logical address (in bytes) of each physical queue. The
3758 index I represents the physical queue number. The 12 lsbs are ignore and
3759 considered zero so practically there are only 20 bits in this register;
3760 queues 63-0 */
3761 #define QM_REG_BASEADDR 0x168900
3762 /* [RW 32] The base logical address (in bytes) of each physical queue. The
3763 index I represents the physical queue number. The 12 lsbs are ignore and
3764 considered zero so practically there are only 20 bits in this register;
3765 queues 127-64 */
3766 #define QM_REG_BASEADDR_EXT_A 0x16e100
3767 /* [RW 16] The byte credit cost for each task. This value is for both ports */
3768 #define QM_REG_BYTECRDCOST 0x168234
3769 /* [RW 16] The initial byte credit value for both ports. */
3770 #define QM_REG_BYTECRDINITVAL 0x168238
3771 /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3772 queue uses port 0 else it uses port 1; queues 31-0 */
3773 #define QM_REG_BYTECRDPORT_LSB 0x168228
3774 /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3775 queue uses port 0 else it uses port 1; queues 95-64 */
3776 #define QM_REG_BYTECRDPORT_LSB_EXT_A 0x16e520
3777 /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3778 queue uses port 0 else it uses port 1; queues 63-32 */
3779 #define QM_REG_BYTECRDPORT_MSB 0x168224
3780 /* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3781 queue uses port 0 else it uses port 1; queues 127-96 */
3782 #define QM_REG_BYTECRDPORT_MSB_EXT_A 0x16e51c
3783 /* [RW 16] The byte credit value that if above the QM is considered almost
3784 full */
3785 #define QM_REG_BYTECREDITAFULLTHR 0x168094
3786 /* [RW 4] The initial credit for interface */
3787 #define QM_REG_CMINITCRD_0 0x1680cc
3788 #define QM_REG_BYTECRDCMDQ_0 0x16e6e8
3789 #define QM_REG_CMINITCRD_1 0x1680d0
3790 #define QM_REG_CMINITCRD_2 0x1680d4
3791 #define QM_REG_CMINITCRD_3 0x1680d8
3792 #define QM_REG_CMINITCRD_4 0x1680dc
3793 #define QM_REG_CMINITCRD_5 0x1680e0
3794 #define QM_REG_CMINITCRD_6 0x1680e4
3795 #define QM_REG_CMINITCRD_7 0x1680e8
3796 /* [RW 8] A mask bit per CM interface. If this bit is 0 then this interface
3797 is masked */
3798 #define QM_REG_CMINTEN 0x1680ec
3799 /* [RW 12] A bit vector which indicates which one of the queues are tied to
3800 interface 0 */
3801 #define QM_REG_CMINTVOQMASK_0 0x1681f4
3802 #define QM_REG_CMINTVOQMASK_1 0x1681f8
3803 #define QM_REG_CMINTVOQMASK_2 0x1681fc
3804 #define QM_REG_CMINTVOQMASK_3 0x168200
3805 #define QM_REG_CMINTVOQMASK_4 0x168204
3806 #define QM_REG_CMINTVOQMASK_5 0x168208
3807 #define QM_REG_CMINTVOQMASK_6 0x16820c
3808 #define QM_REG_CMINTVOQMASK_7 0x168210
3809 /* [RW 20] The number of connections divided by 16 which dictates the size
3810 of each queue which belongs to even function number. */
3811 #define QM_REG_CONNNUM_0 0x168020
3812 /* [R 6] Keep the fill level of the fifo from write client 4 */
3813 #define QM_REG_CQM_WRC_FIFOLVL 0x168018
3814 /* [RW 8] The context regions sent in the CFC load request */
3815 #define QM_REG_CTXREG_0 0x168030
3816 #define QM_REG_CTXREG_1 0x168034
3817 #define QM_REG_CTXREG_2 0x168038
3818 #define QM_REG_CTXREG_3 0x16803c
3819 /* [RW 12] The VOQ mask used to select the VOQs which needs to be full for
3820 bypass enable */
3821 #define QM_REG_ENBYPVOQMASK 0x16823c
3822 /* [RW 32] A bit mask per each physical queue. If a bit is set then the
3823 physical queue uses the byte credit; queues 31-0 */
3824 #define QM_REG_ENBYTECRD_LSB 0x168220
3825 /* [RW 32] A bit mask per each physical queue. If a bit is set then the
3826 physical queue uses the byte credit; queues 95-64 */
3827 #define QM_REG_ENBYTECRD_LSB_EXT_A 0x16e518
3828 /* [RW 32] A bit mask per each physical queue. If a bit is set then the
3829 physical queue uses the byte credit; queues 63-32 */
3830 #define QM_REG_ENBYTECRD_MSB 0x16821c
3831 /* [RW 32] A bit mask per each physical queue. If a bit is set then the
3832 physical queue uses the byte credit; queues 127-96 */
3833 #define QM_REG_ENBYTECRD_MSB_EXT_A 0x16e514
3834 /* [RW 4] If cleared then the secondary interface will not be served by the
3835 RR arbiter */
3836 #define QM_REG_ENSEC 0x1680f0
3837 /* [RW 32] NA */
3838 #define QM_REG_FUNCNUMSEL_LSB 0x168230
3839 /* [RW 32] NA */
3840 #define QM_REG_FUNCNUMSEL_MSB 0x16822c
3841 /* [RW 32] A mask register to mask the Almost empty signals which will not
3842 be use for the almost empty indication to the HW block; queues 31:0 */
3843 #define QM_REG_HWAEMPTYMASK_LSB 0x168218
3844 /* [RW 32] A mask register to mask the Almost empty signals which will not
3845 be use for the almost empty indication to the HW block; queues 95-64 */
3846 #define QM_REG_HWAEMPTYMASK_LSB_EXT_A 0x16e510
3847 /* [RW 32] A mask register to mask the Almost empty signals which will not
3848 be use for the almost empty indication to the HW block; queues 63:32 */
3849 #define QM_REG_HWAEMPTYMASK_MSB 0x168214
3850 /* [RW 32] A mask register to mask the Almost empty signals which will not
3851 be use for the almost empty indication to the HW block; queues 127-96 */
3852 #define QM_REG_HWAEMPTYMASK_MSB_EXT_A 0x16e50c
3853 /* [RW 4] The number of outstanding request to CFC */
3854 #define QM_REG_OUTLDREQ 0x168804
3855 /* [RC 1] A flag to indicate that overflow error occurred in one of the
3856 queues. */
3857 #define QM_REG_OVFERROR 0x16805c
3858 /* [RC 7] the Q where the overflow occurs */
3859 #define QM_REG_OVFQNUM 0x168058
3860 /* [R 16] Pause state for physical queues 15-0 */
3861 #define QM_REG_PAUSESTATE0 0x168410
3862 /* [R 16] Pause state for physical queues 31-16 */
3863 #define QM_REG_PAUSESTATE1 0x168414
3864 /* [R 16] Pause state for physical queues 47-32 */
3865 #define QM_REG_PAUSESTATE2 0x16e684
3866 /* [R 16] Pause state for physical queues 63-48 */
3867 #define QM_REG_PAUSESTATE3 0x16e688
3868 /* [R 16] Pause state for physical queues 79-64 */
3869 #define QM_REG_PAUSESTATE4 0x16e68c
3870 /* [R 16] Pause state for physical queues 95-80 */
3871 #define QM_REG_PAUSESTATE5 0x16e690
3872 /* [R 16] Pause state for physical queues 111-96 */
3873 #define QM_REG_PAUSESTATE6 0x16e694
3874 /* [R 16] Pause state for physical queues 127-112 */
3875 #define QM_REG_PAUSESTATE7 0x16e698
3876 /* [RW 2] The PCI attributes field used in the PCI request. */
3877 #define QM_REG_PCIREQAT 0x168054
3878 #define QM_REG_PF_EN 0x16e70c
3879 /* [R 24] The number of tasks stored in the QM for the PF. only even
3880 * functions are valid in E2 (odd I registers will be hard wired to 0) */
3881 #define QM_REG_PF_USG_CNT_0 0x16e040
3882 /* [R 16] NOT USED */
3883 #define QM_REG_PORT0BYTECRD 0x168300
3884 /* [R 16] The byte credit of port 1 */
3885 #define QM_REG_PORT1BYTECRD 0x168304
3886 /* [RW 3] pci function number of queues 15-0 */
3887 #define QM_REG_PQ2PCIFUNC_0 0x16e6bc
3888 #define QM_REG_PQ2PCIFUNC_1 0x16e6c0
3889 #define QM_REG_PQ2PCIFUNC_2 0x16e6c4
3890 #define QM_REG_PQ2PCIFUNC_3 0x16e6c8
3891 #define QM_REG_PQ2PCIFUNC_4 0x16e6cc
3892 #define QM_REG_PQ2PCIFUNC_5 0x16e6d0
3893 #define QM_REG_PQ2PCIFUNC_6 0x16e6d4
3894 #define QM_REG_PQ2PCIFUNC_7 0x16e6d8
3895 /* [WB 54] Pointer Table Memory for queues 63-0; The mapping is as follow:
3896 ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
3897 bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
3898 #define QM_REG_PTRTBL 0x168a00
3899 /* [WB 54] Pointer Table Memory for queues 127-64; The mapping is as follow:
3900 ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
3901 bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
3902 #define QM_REG_PTRTBL_EXT_A 0x16e200
3903 /* [RW 2] Interrupt mask register #0 read/write */
3904 #define QM_REG_QM_INT_MASK 0x168444
3905 /* [R 2] Interrupt register #0 read */
3906 #define QM_REG_QM_INT_STS 0x168438
3907 /* [RW 12] Parity mask register #0 read/write */
3908 #define QM_REG_QM_PRTY_MASK 0x168454
3909 /* [R 12] Parity register #0 read */
3910 #define QM_REG_QM_PRTY_STS 0x168448
3911 /* [RC 12] Parity register #0 read clear */
3912 #define QM_REG_QM_PRTY_STS_CLR 0x16844c
3913 /* [R 32] Current queues in pipeline: Queues from 32 to 63 */
3914 #define QM_REG_QSTATUS_HIGH 0x16802c
3915 /* [R 32] Current queues in pipeline: Queues from 96 to 127 */
3916 #define QM_REG_QSTATUS_HIGH_EXT_A 0x16e408
3917 /* [R 32] Current queues in pipeline: Queues from 0 to 31 */
3918 #define QM_REG_QSTATUS_LOW 0x168028
3919 /* [R 32] Current queues in pipeline: Queues from 64 to 95 */
3920 #define QM_REG_QSTATUS_LOW_EXT_A 0x16e404
3921 /* [R 24] The number of tasks queued for each queue; queues 63-0 */
3922 #define QM_REG_QTASKCTR_0 0x168308
3923 /* [R 24] The number of tasks queued for each queue; queues 127-64 */
3924 #define QM_REG_QTASKCTR_EXT_A_0 0x16e584
3925 /* [RW 4] Queue tied to VOQ */
3926 #define QM_REG_QVOQIDX_0 0x1680f4
3927 #define QM_REG_QVOQIDX_10 0x16811c
3928 #define QM_REG_QVOQIDX_100 0x16e49c
3929 #define QM_REG_QVOQIDX_101 0x16e4a0
3930 #define QM_REG_QVOQIDX_102 0x16e4a4
3931 #define QM_REG_QVOQIDX_103 0x16e4a8
3932 #define QM_REG_QVOQIDX_104 0x16e4ac
3933 #define QM_REG_QVOQIDX_105 0x16e4b0
3934 #define QM_REG_QVOQIDX_106 0x16e4b4
3935 #define QM_REG_QVOQIDX_107 0x16e4b8
3936 #define QM_REG_QVOQIDX_108 0x16e4bc
3937 #define QM_REG_QVOQIDX_109 0x16e4c0
3938 #define QM_REG_QVOQIDX_11 0x168120
3939 #define QM_REG_QVOQIDX_110 0x16e4c4
3940 #define QM_REG_QVOQIDX_111 0x16e4c8
3941 #define QM_REG_QVOQIDX_112 0x16e4cc
3942 #define QM_REG_QVOQIDX_113 0x16e4d0
3943 #define QM_REG_QVOQIDX_114 0x16e4d4
3944 #define QM_REG_QVOQIDX_115 0x16e4d8
3945 #define QM_REG_QVOQIDX_116 0x16e4dc
3946 #define QM_REG_QVOQIDX_117 0x16e4e0
3947 #define QM_REG_QVOQIDX_118 0x16e4e4
3948 #define QM_REG_QVOQIDX_119 0x16e4e8
3949 #define QM_REG_QVOQIDX_12 0x168124
3950 #define QM_REG_QVOQIDX_120 0x16e4ec
3951 #define QM_REG_QVOQIDX_121 0x16e4f0
3952 #define QM_REG_QVOQIDX_122 0x16e4f4
3953 #define QM_REG_QVOQIDX_123 0x16e4f8
3954 #define QM_REG_QVOQIDX_124 0x16e4fc
3955 #define QM_REG_QVOQIDX_125 0x16e500
3956 #define QM_REG_QVOQIDX_126 0x16e504
3957 #define QM_REG_QVOQIDX_127 0x16e508
3958 #define QM_REG_QVOQIDX_13 0x168128
3959 #define QM_REG_QVOQIDX_14 0x16812c
3960 #define QM_REG_QVOQIDX_15 0x168130
3961 #define QM_REG_QVOQIDX_16 0x168134
3962 #define QM_REG_QVOQIDX_17 0x168138
3963 #define QM_REG_QVOQIDX_21 0x168148
3964 #define QM_REG_QVOQIDX_22 0x16814c
3965 #define QM_REG_QVOQIDX_23 0x168150
3966 #define QM_REG_QVOQIDX_24 0x168154
3967 #define QM_REG_QVOQIDX_25 0x168158
3968 #define QM_REG_QVOQIDX_26 0x16815c
3969 #define QM_REG_QVOQIDX_27 0x168160
3970 #define QM_REG_QVOQIDX_28 0x168164
3971 #define QM_REG_QVOQIDX_29 0x168168
3972 #define QM_REG_QVOQIDX_30 0x16816c
3973 #define QM_REG_QVOQIDX_31 0x168170
3974 #define QM_REG_QVOQIDX_32 0x168174
3975 #define QM_REG_QVOQIDX_33 0x168178
3976 #define QM_REG_QVOQIDX_34 0x16817c
3977 #define QM_REG_QVOQIDX_35 0x168180
3978 #define QM_REG_QVOQIDX_36 0x168184
3979 #define QM_REG_QVOQIDX_37 0x168188
3980 #define QM_REG_QVOQIDX_38 0x16818c
3981 #define QM_REG_QVOQIDX_39 0x168190
3982 #define QM_REG_QVOQIDX_40 0x168194
3983 #define QM_REG_QVOQIDX_41 0x168198
3984 #define QM_REG_QVOQIDX_42 0x16819c
3985 #define QM_REG_QVOQIDX_43 0x1681a0
3986 #define QM_REG_QVOQIDX_44 0x1681a4
3987 #define QM_REG_QVOQIDX_45 0x1681a8
3988 #define QM_REG_QVOQIDX_46 0x1681ac
3989 #define QM_REG_QVOQIDX_47 0x1681b0
3990 #define QM_REG_QVOQIDX_48 0x1681b4
3991 #define QM_REG_QVOQIDX_49 0x1681b8
3992 #define QM_REG_QVOQIDX_5 0x168108
3993 #define QM_REG_QVOQIDX_50 0x1681bc
3994 #define QM_REG_QVOQIDX_51 0x1681c0
3995 #define QM_REG_QVOQIDX_52 0x1681c4
3996 #define QM_REG_QVOQIDX_53 0x1681c8
3997 #define QM_REG_QVOQIDX_54 0x1681cc
3998 #define QM_REG_QVOQIDX_55 0x1681d0
3999 #define QM_REG_QVOQIDX_56 0x1681d4
4000 #define QM_REG_QVOQIDX_57 0x1681d8
4001 #define QM_REG_QVOQIDX_58 0x1681dc
4002 #define QM_REG_QVOQIDX_59 0x1681e0
4003 #define QM_REG_QVOQIDX_6 0x16810c
4004 #define QM_REG_QVOQIDX_60 0x1681e4
4005 #define QM_REG_QVOQIDX_61 0x1681e8
4006 #define QM_REG_QVOQIDX_62 0x1681ec
4007 #define QM_REG_QVOQIDX_63 0x1681f0
4008 #define QM_REG_QVOQIDX_64 0x16e40c
4009 #define QM_REG_QVOQIDX_65 0x16e410
4010 #define QM_REG_QVOQIDX_69 0x16e420
4011 #define QM_REG_QVOQIDX_7 0x168110
4012 #define QM_REG_QVOQIDX_70 0x16e424
4013 #define QM_REG_QVOQIDX_71 0x16e428
4014 #define QM_REG_QVOQIDX_72 0x16e42c
4015 #define QM_REG_QVOQIDX_73 0x16e430
4016 #define QM_REG_QVOQIDX_74 0x16e434
4017 #define QM_REG_QVOQIDX_75 0x16e438
4018 #define QM_REG_QVOQIDX_76 0x16e43c
4019 #define QM_REG_QVOQIDX_77 0x16e440
4020 #define QM_REG_QVOQIDX_78 0x16e444
4021 #define QM_REG_QVOQIDX_79 0x16e448
4022 #define QM_REG_QVOQIDX_8 0x168114
4023 #define QM_REG_QVOQIDX_80 0x16e44c
4024 #define QM_REG_QVOQIDX_81 0x16e450
4025 #define QM_REG_QVOQIDX_85 0x16e460
4026 #define QM_REG_QVOQIDX_86 0x16e464
4027 #define QM_REG_QVOQIDX_87 0x16e468
4028 #define QM_REG_QVOQIDX_88 0x16e46c
4029 #define QM_REG_QVOQIDX_89 0x16e470
4030 #define QM_REG_QVOQIDX_9 0x168118
4031 #define QM_REG_QVOQIDX_90 0x16e474
4032 #define QM_REG_QVOQIDX_91 0x16e478
4033 #define QM_REG_QVOQIDX_92 0x16e47c
4034 #define QM_REG_QVOQIDX_93 0x16e480
4035 #define QM_REG_QVOQIDX_94 0x16e484
4036 #define QM_REG_QVOQIDX_95 0x16e488
4037 #define QM_REG_QVOQIDX_96 0x16e48c
4038 #define QM_REG_QVOQIDX_97 0x16e490
4039 #define QM_REG_QVOQIDX_98 0x16e494
4040 #define QM_REG_QVOQIDX_99 0x16e498
4041 /* [RW 1] Initialization bit command */
4042 #define QM_REG_SOFT_RESET 0x168428
4043 /* [RW 8] The credit cost per every task in the QM. A value per each VOQ */
4044 #define QM_REG_TASKCRDCOST_0 0x16809c
4045 #define QM_REG_TASKCRDCOST_1 0x1680a0
4046 #define QM_REG_TASKCRDCOST_2 0x1680a4
4047 #define QM_REG_TASKCRDCOST_4 0x1680ac
4048 #define QM_REG_TASKCRDCOST_5 0x1680b0
4049 /* [R 6] Keep the fill level of the fifo from write client 3 */
4050 #define QM_REG_TQM_WRC_FIFOLVL 0x168010
4051 /* [R 6] Keep the fill level of the fifo from write client 2 */
4052 #define QM_REG_UQM_WRC_FIFOLVL 0x168008
4053 /* [RC 32] Credit update error register */
4054 #define QM_REG_VOQCRDERRREG 0x168408
4055 /* [R 16] The credit value for each VOQ */
4056 #define QM_REG_VOQCREDIT_0 0x1682d0
4057 #define QM_REG_VOQCREDIT_1 0x1682d4
4058 #define QM_REG_VOQCREDIT_4 0x1682e0
4059 /* [RW 16] The credit value that if above the QM is considered almost full */
4060 #define QM_REG_VOQCREDITAFULLTHR 0x168090
4061 /* [RW 16] The init and maximum credit for each VoQ */
4062 #define QM_REG_VOQINITCREDIT_0 0x168060
4063 #define QM_REG_VOQINITCREDIT_1 0x168064
4064 #define QM_REG_VOQINITCREDIT_2 0x168068
4065 #define QM_REG_VOQINITCREDIT_4 0x168070
4066 #define QM_REG_VOQINITCREDIT_5 0x168074
4067 /* [RW 1] The port of which VOQ belongs */
4068 #define QM_REG_VOQPORT_0 0x1682a0
4069 #define QM_REG_VOQPORT_1 0x1682a4
4070 #define QM_REG_VOQPORT_2 0x1682a8
4071 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4072 #define QM_REG_VOQQMASK_0_LSB 0x168240
4073 /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4074 #define QM_REG_VOQQMASK_0_LSB_EXT_A 0x16e524
4075 /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4076 #define QM_REG_VOQQMASK_0_MSB 0x168244
4077 /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4078 #define QM_REG_VOQQMASK_0_MSB_EXT_A 0x16e528
4079 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4080 #define QM_REG_VOQQMASK_10_LSB 0x168290
4081 /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4082 #define QM_REG_VOQQMASK_10_LSB_EXT_A 0x16e574
4083 /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4084 #define QM_REG_VOQQMASK_10_MSB 0x168294
4085 /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4086 #define QM_REG_VOQQMASK_10_MSB_EXT_A 0x16e578
4087 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4088 #define QM_REG_VOQQMASK_11_LSB 0x168298
4089 /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4090 #define QM_REG_VOQQMASK_11_LSB_EXT_A 0x16e57c
4091 /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4092 #define QM_REG_VOQQMASK_11_MSB 0x16829c
4093 /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4094 #define QM_REG_VOQQMASK_11_MSB_EXT_A 0x16e580
4095 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4096 #define QM_REG_VOQQMASK_1_LSB 0x168248
4097 /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4098 #define QM_REG_VOQQMASK_1_LSB_EXT_A 0x16e52c
4099 /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4100 #define QM_REG_VOQQMASK_1_MSB 0x16824c
4101 /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4102 #define QM_REG_VOQQMASK_1_MSB_EXT_A 0x16e530
4103 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4104 #define QM_REG_VOQQMASK_2_LSB 0x168250
4105 /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4106 #define QM_REG_VOQQMASK_2_LSB_EXT_A 0x16e534
4107 /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4108 #define QM_REG_VOQQMASK_2_MSB 0x168254
4109 /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4110 #define QM_REG_VOQQMASK_2_MSB_EXT_A 0x16e538
4111 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4112 #define QM_REG_VOQQMASK_3_LSB 0x168258
4113 /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4114 #define QM_REG_VOQQMASK_3_LSB_EXT_A 0x16e53c
4115 /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4116 #define QM_REG_VOQQMASK_3_MSB_EXT_A 0x16e540
4117 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4118 #define QM_REG_VOQQMASK_4_LSB 0x168260
4119 /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4120 #define QM_REG_VOQQMASK_4_LSB_EXT_A 0x16e544
4121 /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4122 #define QM_REG_VOQQMASK_4_MSB 0x168264
4123 /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4124 #define QM_REG_VOQQMASK_4_MSB_EXT_A 0x16e548
4125 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4126 #define QM_REG_VOQQMASK_5_LSB 0x168268
4127 /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4128 #define QM_REG_VOQQMASK_5_LSB_EXT_A 0x16e54c
4129 /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4130 #define QM_REG_VOQQMASK_5_MSB 0x16826c
4131 /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4132 #define QM_REG_VOQQMASK_5_MSB_EXT_A 0x16e550
4133 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4134 #define QM_REG_VOQQMASK_6_LSB 0x168270
4135 /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4136 #define QM_REG_VOQQMASK_6_LSB_EXT_A 0x16e554
4137 /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4138 #define QM_REG_VOQQMASK_6_MSB 0x168274
4139 /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4140 #define QM_REG_VOQQMASK_6_MSB_EXT_A 0x16e558
4141 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4142 #define QM_REG_VOQQMASK_7_LSB 0x168278
4143 /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4144 #define QM_REG_VOQQMASK_7_LSB_EXT_A 0x16e55c
4145 /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4146 #define QM_REG_VOQQMASK_7_MSB 0x16827c
4147 /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4148 #define QM_REG_VOQQMASK_7_MSB_EXT_A 0x16e560
4149 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4150 #define QM_REG_VOQQMASK_8_LSB 0x168280
4151 /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4152 #define QM_REG_VOQQMASK_8_LSB_EXT_A 0x16e564
4153 /* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
4154 #define QM_REG_VOQQMASK_8_MSB 0x168284
4155 /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4156 #define QM_REG_VOQQMASK_8_MSB_EXT_A 0x16e568
4157 /* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
4158 #define QM_REG_VOQQMASK_9_LSB 0x168288
4159 /* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4160 #define QM_REG_VOQQMASK_9_LSB_EXT_A 0x16e56c
4161 /* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4162 #define QM_REG_VOQQMASK_9_MSB_EXT_A 0x16e570
4163 /* [RW 32] Wrr weights */
4164 #define QM_REG_WRRWEIGHTS_0 0x16880c
4165 #define QM_REG_WRRWEIGHTS_1 0x168810
4166 #define QM_REG_WRRWEIGHTS_10 0x168814
4167 #define QM_REG_WRRWEIGHTS_11 0x168818
4168 #define QM_REG_WRRWEIGHTS_12 0x16881c
4169 #define QM_REG_WRRWEIGHTS_13 0x168820
4170 #define QM_REG_WRRWEIGHTS_14 0x168824
4171 #define QM_REG_WRRWEIGHTS_15 0x168828
4172 #define QM_REG_WRRWEIGHTS_16 0x16e000
4173 #define QM_REG_WRRWEIGHTS_17 0x16e004
4174 #define QM_REG_WRRWEIGHTS_18 0x16e008
4175 #define QM_REG_WRRWEIGHTS_19 0x16e00c
4176 #define QM_REG_WRRWEIGHTS_2 0x16882c
4177 #define QM_REG_WRRWEIGHTS_20 0x16e010
4178 #define QM_REG_WRRWEIGHTS_21 0x16e014
4179 #define QM_REG_WRRWEIGHTS_22 0x16e018
4180 #define QM_REG_WRRWEIGHTS_23 0x16e01c
4181 #define QM_REG_WRRWEIGHTS_24 0x16e020
4182 #define QM_REG_WRRWEIGHTS_25 0x16e024
4183 #define QM_REG_WRRWEIGHTS_26 0x16e028
4184 #define QM_REG_WRRWEIGHTS_27 0x16e02c
4185 #define QM_REG_WRRWEIGHTS_28 0x16e030
4186 #define QM_REG_WRRWEIGHTS_29 0x16e034
4187 #define QM_REG_WRRWEIGHTS_3 0x168830
4188 #define QM_REG_WRRWEIGHTS_30 0x16e038
4189 #define QM_REG_WRRWEIGHTS_31 0x16e03c
4190 #define QM_REG_WRRWEIGHTS_4 0x168834
4191 #define QM_REG_WRRWEIGHTS_5 0x168838
4192 #define QM_REG_WRRWEIGHTS_6 0x16883c
4193 #define QM_REG_WRRWEIGHTS_7 0x168840
4194 #define QM_REG_WRRWEIGHTS_8 0x168844
4195 #define QM_REG_WRRWEIGHTS_9 0x168848
4196 /* [R 6] Keep the fill level of the fifo from write client 1 */
4197 #define QM_REG_XQM_WRC_FIFOLVL 0x168000
4198 /* [W 1] reset to parity interrupt */
4199 #define SEM_FAST_REG_PARITY_RST 0x18840
4200 #define SRC_REG_COUNTFREE0 0x40500
4201 /* [RW 1] If clr the searcher is compatible to E1 A0 - support only two
4202 ports. If set the searcher support 8 functions. */
4203 #define SRC_REG_E1HMF_ENABLE 0x404cc
4204 #define SRC_REG_FIRSTFREE0 0x40510
4205 #define SRC_REG_KEYRSS0_0 0x40408
4206 #define SRC_REG_KEYRSS0_7 0x40424
4207 #define SRC_REG_KEYRSS1_9 0x40454
4208 #define SRC_REG_KEYSEARCH_0 0x40458
4209 #define SRC_REG_KEYSEARCH_1 0x4045c
4210 #define SRC_REG_KEYSEARCH_2 0x40460
4211 #define SRC_REG_KEYSEARCH_3 0x40464
4212 #define SRC_REG_KEYSEARCH_4 0x40468
4213 #define SRC_REG_KEYSEARCH_5 0x4046c
4214 #define SRC_REG_KEYSEARCH_6 0x40470
4215 #define SRC_REG_KEYSEARCH_7 0x40474
4216 #define SRC_REG_KEYSEARCH_8 0x40478
4217 #define SRC_REG_KEYSEARCH_9 0x4047c
4218 #define SRC_REG_LASTFREE0 0x40530
4219 #define SRC_REG_NUMBER_HASH_BITS0 0x40400
4220 /* [RW 1] Reset internal state machines. */
4221 #define SRC_REG_SOFT_RST 0x4049c
4222 /* [R 3] Interrupt register #0 read */
4223 #define SRC_REG_SRC_INT_STS 0x404ac
4224 /* [RW 3] Parity mask register #0 read/write */
4225 #define SRC_REG_SRC_PRTY_MASK 0x404c8
4226 /* [R 3] Parity register #0 read */
4227 #define SRC_REG_SRC_PRTY_STS 0x404bc
4228 /* [RC 3] Parity register #0 read clear */
4229 #define SRC_REG_SRC_PRTY_STS_CLR 0x404c0
4230 /* [R 4] Used to read the value of the XX protection CAM occupancy counter. */
4231 #define TCM_REG_CAM_OCCUP 0x5017c
4232 /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
4233 disregarded; valid output is deasserted; all other signals are treated as
4234 usual; if 1 - normal activity. */
4235 #define TCM_REG_CDU_AG_RD_IFEN 0x50034
4236 /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
4237 are disregarded; all other signals are treated as usual; if 1 - normal
4238 activity. */
4239 #define TCM_REG_CDU_AG_WR_IFEN 0x50030
4240 /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
4241 disregarded; valid output is deasserted; all other signals are treated as
4242 usual; if 1 - normal activity. */
4243 #define TCM_REG_CDU_SM_RD_IFEN 0x5003c
4244 /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
4245 input is disregarded; all other signals are treated as usual; if 1 -
4246 normal activity. */
4247 #define TCM_REG_CDU_SM_WR_IFEN 0x50038
4248 /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
4249 the initial credit value; read returns the current value of the credit
4250 counter. Must be initialized to 1 at start-up. */
4251 #define TCM_REG_CFC_INIT_CRD 0x50204
4252 /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
4253 weight 8 (the most prioritised); 1 stands for weight 1(least
4254 prioritised); 2 stands for weight 2; tc. */
4255 #define TCM_REG_CP_WEIGHT 0x500c0
4256 /* [RW 1] Input csem Interface enable. If 0 - the valid input is
4257 disregarded; acknowledge output is deasserted; all other signals are
4258 treated as usual; if 1 - normal activity. */
4259 #define TCM_REG_CSEM_IFEN 0x5002c
4260 /* [RC 1] Message length mismatch (relative to last indication) at the In#9
4261 interface. */
4262 #define TCM_REG_CSEM_LENGTH_MIS 0x50174
4263 /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
4264 weight 8 (the most prioritised); 1 stands for weight 1(least
4265 prioritised); 2 stands for weight 2; tc. */
4266 #define TCM_REG_CSEM_WEIGHT 0x500bc
4267 /* [RW 8] The Event ID in case of ErrorFlg is set in the input message. */
4268 #define TCM_REG_ERR_EVNT_ID 0x500a0
4269 /* [RW 28] The CM erroneous header for QM and Timers formatting. */
4270 #define TCM_REG_ERR_TCM_HDR 0x5009c
4271 /* [RW 8] The Event ID for Timers expiration. */
4272 #define TCM_REG_EXPR_EVNT_ID 0x500a4
4273 /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
4274 writes the initial credit value; read returns the current value of the
4275 credit counter. Must be initialized to 64 at start-up. */
4276 #define TCM_REG_FIC0_INIT_CRD 0x5020c
4277 /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
4278 writes the initial credit value; read returns the current value of the
4279 credit counter. Must be initialized to 64 at start-up. */
4280 #define TCM_REG_FIC1_INIT_CRD 0x50210
4281 /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
4282 - strict priority defined by ~tcm_registers_gr_ag_pr.gr_ag_pr;
4283 ~tcm_registers_gr_ld0_pr.gr_ld0_pr and
4284 ~tcm_registers_gr_ld1_pr.gr_ld1_pr. */
4285 #define TCM_REG_GR_ARB_TYPE 0x50114
4286 /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
4287 highest priority is 3. It is supposed that the Store channel is the
4288 compliment of the other 3 groups. */
4289 #define TCM_REG_GR_LD0_PR 0x5011c
4290 /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
4291 highest priority is 3. It is supposed that the Store channel is the
4292 compliment of the other 3 groups. */
4293 #define TCM_REG_GR_LD1_PR 0x50120
4294 /* [RW 4] The number of double REG-pairs; loaded from the STORM context and
4295 sent to STORM; for a specific connection type. The double REG-pairs are
4296 used to align to STORM context row size of 128 bits. The offset of these
4297 data in the STORM context is always 0. Index _i stands for the connection
4298 type (one of 16). */
4299 #define TCM_REG_N_SM_CTX_LD_0 0x50050
4300 #define TCM_REG_N_SM_CTX_LD_1 0x50054
4301 #define TCM_REG_N_SM_CTX_LD_2 0x50058
4302 #define TCM_REG_N_SM_CTX_LD_3 0x5005c
4303 #define TCM_REG_N_SM_CTX_LD_4 0x50060
4304 #define TCM_REG_N_SM_CTX_LD_5 0x50064
4305 /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
4306 acknowledge output is deasserted; all other signals are treated as usual;
4307 if 1 - normal activity. */
4308 #define TCM_REG_PBF_IFEN 0x50024
4309 /* [RC 1] Message length mismatch (relative to last indication) at the In#7
4310 interface. */
4311 #define TCM_REG_PBF_LENGTH_MIS 0x5016c
4312 /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
4313 weight 8 (the most prioritised); 1 stands for weight 1(least
4314 prioritised); 2 stands for weight 2; tc. */
4315 #define TCM_REG_PBF_WEIGHT 0x500b4
4316 #define TCM_REG_PHYS_QNUM0_0 0x500e0
4317 #define TCM_REG_PHYS_QNUM0_1 0x500e4
4318 #define TCM_REG_PHYS_QNUM1_0 0x500e8
4319 #define TCM_REG_PHYS_QNUM1_1 0x500ec
4320 #define TCM_REG_PHYS_QNUM2_0 0x500f0
4321 #define TCM_REG_PHYS_QNUM2_1 0x500f4
4322 #define TCM_REG_PHYS_QNUM3_0 0x500f8
4323 #define TCM_REG_PHYS_QNUM3_1 0x500fc
4324 /* [RW 1] Input prs Interface enable. If 0 - the valid input is disregarded;
4325 acknowledge output is deasserted; all other signals are treated as usual;
4326 if 1 - normal activity. */
4327 #define TCM_REG_PRS_IFEN 0x50020
4328 /* [RC 1] Message length mismatch (relative to last indication) at the In#6
4329 interface. */
4330 #define TCM_REG_PRS_LENGTH_MIS 0x50168
4331 /* [RW 3] The weight of the input prs in the WRR mechanism. 0 stands for
4332 weight 8 (the most prioritised); 1 stands for weight 1(least
4333 prioritised); 2 stands for weight 2; tc. */
4334 #define TCM_REG_PRS_WEIGHT 0x500b0
4335 /* [RW 8] The Event ID for Timers formatting in case of stop done. */
4336 #define TCM_REG_STOP_EVNT_ID 0x500a8
4337 /* [RC 1] Message length mismatch (relative to last indication) at the STORM
4338 interface. */
4339 #define TCM_REG_STORM_LENGTH_MIS 0x50160
4340 /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
4341 disregarded; acknowledge output is deasserted; all other signals are
4342 treated as usual; if 1 - normal activity. */
4343 #define TCM_REG_STORM_TCM_IFEN 0x50010
4344 /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
4345 weight 8 (the most prioritised); 1 stands for weight 1(least
4346 prioritised); 2 stands for weight 2; tc. */
4347 #define TCM_REG_STORM_WEIGHT 0x500ac
4348 /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
4349 acknowledge output is deasserted; all other signals are treated as usual;
4350 if 1 - normal activity. */
4351 #define TCM_REG_TCM_CFC_IFEN 0x50040
4352 /* [RW 11] Interrupt mask register #0 read/write */
4353 #define TCM_REG_TCM_INT_MASK 0x501dc
4354 /* [R 11] Interrupt register #0 read */
4355 #define TCM_REG_TCM_INT_STS 0x501d0
4356 /* [RW 27] Parity mask register #0 read/write */
4357 #define TCM_REG_TCM_PRTY_MASK 0x501ec
4358 /* [R 27] Parity register #0 read */
4359 #define TCM_REG_TCM_PRTY_STS 0x501e0
4360 /* [RC 27] Parity register #0 read clear */
4361 #define TCM_REG_TCM_PRTY_STS_CLR 0x501e4
4362 /* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
4363 REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
4364 Is used to determine the number of the AG context REG-pairs written back;
4365 when the input message Reg1WbFlg isn't set. */
4366 #define TCM_REG_TCM_REG0_SZ 0x500d8
4367 /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
4368 disregarded; valid is deasserted; all other signals are treated as usual;
4369 if 1 - normal activity. */
4370 #define TCM_REG_TCM_STORM0_IFEN 0x50004
4371 /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
4372 disregarded; valid is deasserted; all other signals are treated as usual;
4373 if 1 - normal activity. */
4374 #define TCM_REG_TCM_STORM1_IFEN 0x50008
4375 /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
4376 disregarded; valid is deasserted; all other signals are treated as usual;
4377 if 1 - normal activity. */
4378 #define TCM_REG_TCM_TQM_IFEN 0x5000c
4379 /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
4380 #define TCM_REG_TCM_TQM_USE_Q 0x500d4
4381 /* [RW 28] The CM header for Timers expiration command. */
4382 #define TCM_REG_TM_TCM_HDR 0x50098
4383 /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
4384 disregarded; acknowledge output is deasserted; all other signals are
4385 treated as usual; if 1 - normal activity. */
4386 #define TCM_REG_TM_TCM_IFEN 0x5001c
4387 /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
4388 weight 8 (the most prioritised); 1 stands for weight 1(least
4389 prioritised); 2 stands for weight 2; tc. */
4390 #define TCM_REG_TM_WEIGHT 0x500d0
4391 /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
4392 the initial credit value; read returns the current value of the credit
4393 counter. Must be initialized to 32 at start-up. */
4394 #define TCM_REG_TQM_INIT_CRD 0x5021c
4395 /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
4396 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4397 prioritised); 2 stands for weight 2; tc. */
4398 #define TCM_REG_TQM_P_WEIGHT 0x500c8
4399 /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
4400 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4401 prioritised); 2 stands for weight 2; tc. */
4402 #define TCM_REG_TQM_S_WEIGHT 0x500cc
4403 /* [RW 28] The CM header value for QM request (primary). */
4404 #define TCM_REG_TQM_TCM_HDR_P 0x50090
4405 /* [RW 28] The CM header value for QM request (secondary). */
4406 #define TCM_REG_TQM_TCM_HDR_S 0x50094
4407 /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
4408 acknowledge output is deasserted; all other signals are treated as usual;
4409 if 1 - normal activity. */
4410 #define TCM_REG_TQM_TCM_IFEN 0x50014
4411 /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
4412 acknowledge output is deasserted; all other signals are treated as usual;
4413 if 1 - normal activity. */
4414 #define TCM_REG_TSDM_IFEN 0x50018
4415 /* [RC 1] Message length mismatch (relative to last indication) at the SDM
4416 interface. */
4417 #define TCM_REG_TSDM_LENGTH_MIS 0x50164
4418 /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
4419 weight 8 (the most prioritised); 1 stands for weight 1(least
4420 prioritised); 2 stands for weight 2; tc. */
4421 #define TCM_REG_TSDM_WEIGHT 0x500c4
4422 /* [RW 1] Input usem Interface enable. If 0 - the valid input is
4423 disregarded; acknowledge output is deasserted; all other signals are
4424 treated as usual; if 1 - normal activity. */
4425 #define TCM_REG_USEM_IFEN 0x50028
4426 /* [RC 1] Message length mismatch (relative to last indication) at the In#8
4427 interface. */
4428 #define TCM_REG_USEM_LENGTH_MIS 0x50170
4429 /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
4430 weight 8 (the most prioritised); 1 stands for weight 1(least
4431 prioritised); 2 stands for weight 2; tc. */
4432 #define TCM_REG_USEM_WEIGHT 0x500b8
4433 /* [RW 21] Indirect access to the descriptor table of the XX protection
4434 mechanism. The fields are: [5:0] - length of the message; 15:6] - message
4435 pointer; 20:16] - next pointer. */
4436 #define TCM_REG_XX_DESCR_TABLE 0x50280
4437 #define TCM_REG_XX_DESCR_TABLE_SIZE 29
4438 /* [R 6] Use to read the value of XX protection Free counter. */
4439 #define TCM_REG_XX_FREE 0x50178
4440 /* [RW 6] Initial value for the credit counter; responsible for fulfilling
4441 of the Input Stage XX protection buffer by the XX protection pending
4442 messages. Max credit available - 127.Write writes the initial credit
4443 value; read returns the current value of the credit counter. Must be
4444 initialized to 19 at start-up. */
4445 #define TCM_REG_XX_INIT_CRD 0x50220
4446 /* [RW 6] Maximum link list size (messages locked) per connection in the XX
4447 protection. */
4448 #define TCM_REG_XX_MAX_LL_SZ 0x50044
4449 /* [RW 6] The maximum number of pending messages; which may be stored in XX
4450 protection. ~tcm_registers_xx_free.xx_free is read on read. */
4451 #define TCM_REG_XX_MSG_NUM 0x50224
4452 /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
4453 #define TCM_REG_XX_OVFL_EVNT_ID 0x50048
4454 /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
4455 The fields are:[4:0] - tail pointer; [10:5] - Link List size; 15:11] -
4456 header pointer. */
4457 #define TCM_REG_XX_TABLE 0x50240
4458 /* [RW 4] Load value for cfc ac credit cnt. */
4459 #define TM_REG_CFC_AC_CRDCNT_VAL 0x164208
4460 /* [RW 4] Load value for cfc cld credit cnt. */
4461 #define TM_REG_CFC_CLD_CRDCNT_VAL 0x164210
4462 /* [RW 8] Client0 context region. */
4463 #define TM_REG_CL0_CONT_REGION 0x164030
4464 /* [RW 8] Client1 context region. */
4465 #define TM_REG_CL1_CONT_REGION 0x164034
4466 /* [RW 8] Client2 context region. */
4467 #define TM_REG_CL2_CONT_REGION 0x164038
4468 /* [RW 2] Client in High priority client number. */
4469 #define TM_REG_CLIN_PRIOR0_CLIENT 0x164024
4470 /* [RW 4] Load value for clout0 cred cnt. */
4471 #define TM_REG_CLOUT_CRDCNT0_VAL 0x164220
4472 /* [RW 4] Load value for clout1 cred cnt. */
4473 #define TM_REG_CLOUT_CRDCNT1_VAL 0x164228
4474 /* [RW 4] Load value for clout2 cred cnt. */
4475 #define TM_REG_CLOUT_CRDCNT2_VAL 0x164230
4476 /* [RW 1] Enable client0 input. */
4477 #define TM_REG_EN_CL0_INPUT 0x164008
4478 /* [RW 1] Enable client1 input. */
4479 #define TM_REG_EN_CL1_INPUT 0x16400c
4480 /* [RW 1] Enable client2 input. */
4481 #define TM_REG_EN_CL2_INPUT 0x164010
4482 #define TM_REG_EN_LINEAR0_TIMER 0x164014
4483 /* [RW 1] Enable real time counter. */
4484 #define TM_REG_EN_REAL_TIME_CNT 0x1640d8
4485 /* [RW 1] Enable for Timers state machines. */
4486 #define TM_REG_EN_TIMERS 0x164000
4487 /* [RW 4] Load value for expiration credit cnt. CFC max number of
4488 outstanding load requests for timers (expiration) context loading. */
4489 #define TM_REG_EXP_CRDCNT_VAL 0x164238
4490 /* [RW 32] Linear0 logic address. */
4491 #define TM_REG_LIN0_LOGIC_ADDR 0x164240
4492 /* [RW 18] Linear0 Max active cid (in banks of 32 entries). */
4493 #define TM_REG_LIN0_MAX_ACTIVE_CID 0x164048
4494 /* [ST 16] Linear0 Number of scans counter. */
4495 #define TM_REG_LIN0_NUM_SCANS 0x1640a0
4496 /* [WB 64] Linear0 phy address. */
4497 #define TM_REG_LIN0_PHY_ADDR 0x164270
4498 /* [RW 1] Linear0 physical address valid. */
4499 #define TM_REG_LIN0_PHY_ADDR_VALID 0x164248
4500 #define TM_REG_LIN0_SCAN_ON 0x1640d0
4501 /* [RW 24] Linear0 array scan timeout. */
4502 #define TM_REG_LIN0_SCAN_TIME 0x16403c
4503 #define TM_REG_LIN0_VNIC_UC 0x164128
4504 /* [RW 32] Linear1 logic address. */
4505 #define TM_REG_LIN1_LOGIC_ADDR 0x164250
4506 /* [WB 64] Linear1 phy address. */
4507 #define TM_REG_LIN1_PHY_ADDR 0x164280
4508 /* [RW 1] Linear1 physical address valid. */
4509 #define TM_REG_LIN1_PHY_ADDR_VALID 0x164258
4510 /* [RW 6] Linear timer set_clear fifo threshold. */
4511 #define TM_REG_LIN_SETCLR_FIFO_ALFULL_THR 0x164070
4512 /* [RW 2] Load value for pci arbiter credit cnt. */
4513 #define TM_REG_PCIARB_CRDCNT_VAL 0x164260
4514 /* [RW 20] The amount of hardware cycles for each timer tick. */
4515 #define TM_REG_TIMER_TICK_SIZE 0x16401c
4516 /* [RW 8] Timers Context region. */
4517 #define TM_REG_TM_CONTEXT_REGION 0x164044
4518 /* [RW 1] Interrupt mask register #0 read/write */
4519 #define TM_REG_TM_INT_MASK 0x1640fc
4520 /* [R 1] Interrupt register #0 read */
4521 #define TM_REG_TM_INT_STS 0x1640f0
4522 /* [RW 7] Parity mask register #0 read/write */
4523 #define TM_REG_TM_PRTY_MASK 0x16410c
4524 /* [RC 7] Parity register #0 read clear */
4525 #define TM_REG_TM_PRTY_STS_CLR 0x164104
4526 /* [RW 8] The event id for aggregated interrupt 0 */
4527 #define TSDM_REG_AGG_INT_EVENT_0 0x42038
4528 #define TSDM_REG_AGG_INT_EVENT_1 0x4203c
4529 #define TSDM_REG_AGG_INT_EVENT_2 0x42040
4530 #define TSDM_REG_AGG_INT_EVENT_3 0x42044
4531 #define TSDM_REG_AGG_INT_EVENT_4 0x42048
4532 /* [RW 1] The T bit for aggregated interrupt 0 */
4533 #define TSDM_REG_AGG_INT_T_0 0x420b8
4534 #define TSDM_REG_AGG_INT_T_1 0x420bc
4535 /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
4536 #define TSDM_REG_CFC_RSP_START_ADDR 0x42008
4537 /* [RW 16] The maximum value of the completion counter #0 */
4538 #define TSDM_REG_CMP_COUNTER_MAX0 0x4201c
4539 /* [RW 16] The maximum value of the completion counter #1 */
4540 #define TSDM_REG_CMP_COUNTER_MAX1 0x42020
4541 /* [RW 16] The maximum value of the completion counter #2 */
4542 #define TSDM_REG_CMP_COUNTER_MAX2 0x42024
4543 /* [RW 16] The maximum value of the completion counter #3 */
4544 #define TSDM_REG_CMP_COUNTER_MAX3 0x42028
4545 /* [RW 13] The start address in the internal RAM for the completion
4546 counters. */
4547 #define TSDM_REG_CMP_COUNTER_START_ADDR 0x4200c
4548 #define TSDM_REG_ENABLE_IN1 0x42238
4549 #define TSDM_REG_ENABLE_IN2 0x4223c
4550 #define TSDM_REG_ENABLE_OUT1 0x42240
4551 #define TSDM_REG_ENABLE_OUT2 0x42244
4552 /* [RW 4] The initial number of messages that can be sent to the pxp control
4553 interface without receiving any ACK. */
4554 #define TSDM_REG_INIT_CREDIT_PXP_CTRL 0x424bc
4555 /* [ST 32] The number of ACK after placement messages received */
4556 #define TSDM_REG_NUM_OF_ACK_AFTER_PLACE 0x4227c
4557 /* [ST 32] The number of packet end messages received from the parser */
4558 #define TSDM_REG_NUM_OF_PKT_END_MSG 0x42274
4559 /* [ST 32] The number of requests received from the pxp async if */
4560 #define TSDM_REG_NUM_OF_PXP_ASYNC_REQ 0x42278
4561 /* [ST 32] The number of commands received in queue 0 */
4562 #define TSDM_REG_NUM_OF_Q0_CMD 0x42248
4563 /* [ST 32] The number of commands received in queue 10 */
4564 #define TSDM_REG_NUM_OF_Q10_CMD 0x4226c
4565 /* [ST 32] The number of commands received in queue 11 */
4566 #define TSDM_REG_NUM_OF_Q11_CMD 0x42270
4567 /* [ST 32] The number of commands received in queue 1 */
4568 #define TSDM_REG_NUM_OF_Q1_CMD 0x4224c
4569 /* [ST 32] The number of commands received in queue 3 */
4570 #define TSDM_REG_NUM_OF_Q3_CMD 0x42250
4571 /* [ST 32] The number of commands received in queue 4 */
4572 #define TSDM_REG_NUM_OF_Q4_CMD 0x42254
4573 /* [ST 32] The number of commands received in queue 5 */
4574 #define TSDM_REG_NUM_OF_Q5_CMD 0x42258
4575 /* [ST 32] The number of commands received in queue 6 */
4576 #define TSDM_REG_NUM_OF_Q6_CMD 0x4225c
4577 /* [ST 32] The number of commands received in queue 7 */
4578 #define TSDM_REG_NUM_OF_Q7_CMD 0x42260
4579 /* [ST 32] The number of commands received in queue 8 */
4580 #define TSDM_REG_NUM_OF_Q8_CMD 0x42264
4581 /* [ST 32] The number of commands received in queue 9 */
4582 #define TSDM_REG_NUM_OF_Q9_CMD 0x42268
4583 /* [RW 13] The start address in the internal RAM for the packet end message */
4584 #define TSDM_REG_PCK_END_MSG_START_ADDR 0x42014
4585 /* [RW 13] The start address in the internal RAM for queue counters */
4586 #define TSDM_REG_Q_COUNTER_START_ADDR 0x42010
4587 /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
4588 #define TSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0x42548
4589 /* [R 1] parser fifo empty in sdm_sync block */
4590 #define TSDM_REG_SYNC_PARSER_EMPTY 0x42550
4591 /* [R 1] parser serial fifo empty in sdm_sync block */
4592 #define TSDM_REG_SYNC_SYNC_EMPTY 0x42558
4593 /* [RW 32] Tick for timer counter. Applicable only when
4594 ~tsdm_registers_timer_tick_enable.timer_tick_enable =1 */
4595 #define TSDM_REG_TIMER_TICK 0x42000
4596 /* [RW 32] Interrupt mask register #0 read/write */
4597 #define TSDM_REG_TSDM_INT_MASK_0 0x4229c
4598 #define TSDM_REG_TSDM_INT_MASK_1 0x422ac
4599 /* [R 32] Interrupt register #0 read */
4600 #define TSDM_REG_TSDM_INT_STS_0 0x42290
4601 #define TSDM_REG_TSDM_INT_STS_1 0x422a0
4602 /* [RW 11] Parity mask register #0 read/write */
4603 #define TSDM_REG_TSDM_PRTY_MASK 0x422bc
4604 /* [R 11] Parity register #0 read */
4605 #define TSDM_REG_TSDM_PRTY_STS 0x422b0
4606 /* [RC 11] Parity register #0 read clear */
4607 #define TSDM_REG_TSDM_PRTY_STS_CLR 0x422b4
4608 /* [RW 5] The number of time_slots in the arbitration cycle */
4609 #define TSEM_REG_ARB_CYCLE_SIZE 0x180034
4610 /* [RW 3] The source that is associated with arbitration element 0. Source
4611 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4612 sleeping thread with priority 1; 4- sleeping thread with priority 2 */
4613 #define TSEM_REG_ARB_ELEMENT0 0x180020
4614 /* [RW 3] The source that is associated with arbitration element 1. Source
4615 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4616 sleeping thread with priority 1; 4- sleeping thread with priority 2.
4617 Could not be equal to register ~tsem_registers_arb_element0.arb_element0 */
4618 #define TSEM_REG_ARB_ELEMENT1 0x180024
4619 /* [RW 3] The source that is associated with arbitration element 2. Source
4620 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4621 sleeping thread with priority 1; 4- sleeping thread with priority 2.
4622 Could not be equal to register ~tsem_registers_arb_element0.arb_element0
4623 and ~tsem_registers_arb_element1.arb_element1 */
4624 #define TSEM_REG_ARB_ELEMENT2 0x180028
4625 /* [RW 3] The source that is associated with arbitration element 3. Source
4626 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4627 sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
4628 not be equal to register ~tsem_registers_arb_element0.arb_element0 and
4629 ~tsem_registers_arb_element1.arb_element1 and
4630 ~tsem_registers_arb_element2.arb_element2 */
4631 #define TSEM_REG_ARB_ELEMENT3 0x18002c
4632 /* [RW 3] The source that is associated with arbitration element 4. Source
4633 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4634 sleeping thread with priority 1; 4- sleeping thread with priority 2.
4635 Could not be equal to register ~tsem_registers_arb_element0.arb_element0
4636 and ~tsem_registers_arb_element1.arb_element1 and
4637 ~tsem_registers_arb_element2.arb_element2 and
4638 ~tsem_registers_arb_element3.arb_element3 */
4639 #define TSEM_REG_ARB_ELEMENT4 0x180030
4640 #define TSEM_REG_ENABLE_IN 0x1800a4
4641 #define TSEM_REG_ENABLE_OUT 0x1800a8
4642 /* [RW 32] This address space contains all registers and memories that are
4643 placed in SEM_FAST block. The SEM_FAST registers are described in
4644 appendix B. In order to access the sem_fast registers the base address
4645 ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
4646 #define TSEM_REG_FAST_MEMORY 0x1a0000
4647 /* [RW 1] Disables input messages from FIC0 May be updated during run_time
4648 by the microcode */
4649 #define TSEM_REG_FIC0_DISABLE 0x180224
4650 /* [RW 1] Disables input messages from FIC1 May be updated during run_time
4651 by the microcode */
4652 #define TSEM_REG_FIC1_DISABLE 0x180234
4653 /* [RW 15] Interrupt table Read and write access to it is not possible in
4654 the middle of the work */
4655 #define TSEM_REG_INT_TABLE 0x180400
4656 /* [ST 24] Statistics register. The number of messages that entered through
4657 FIC0 */
4658 #define TSEM_REG_MSG_NUM_FIC0 0x180000
4659 /* [ST 24] Statistics register. The number of messages that entered through
4660 FIC1 */
4661 #define TSEM_REG_MSG_NUM_FIC1 0x180004
4662 /* [ST 24] Statistics register. The number of messages that were sent to
4663 FOC0 */
4664 #define TSEM_REG_MSG_NUM_FOC0 0x180008
4665 /* [ST 24] Statistics register. The number of messages that were sent to
4666 FOC1 */
4667 #define TSEM_REG_MSG_NUM_FOC1 0x18000c
4668 /* [ST 24] Statistics register. The number of messages that were sent to
4669 FOC2 */
4670 #define TSEM_REG_MSG_NUM_FOC2 0x180010
4671 /* [ST 24] Statistics register. The number of messages that were sent to
4672 FOC3 */
4673 #define TSEM_REG_MSG_NUM_FOC3 0x180014
4674 /* [RW 1] Disables input messages from the passive buffer May be updated
4675 during run_time by the microcode */
4676 #define TSEM_REG_PAS_DISABLE 0x18024c
4677 /* [WB 128] Debug only. Passive buffer memory */
4678 #define TSEM_REG_PASSIVE_BUFFER 0x181000
4679 /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
4680 #define TSEM_REG_PRAM 0x1c0000
4681 /* [R 8] Valid sleeping threads indication have bit per thread */
4682 #define TSEM_REG_SLEEP_THREADS_VALID 0x18026c
4683 /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
4684 #define TSEM_REG_SLOW_EXT_STORE_EMPTY 0x1802a0
4685 /* [RW 8] List of free threads . There is a bit per thread. */
4686 #define TSEM_REG_THREADS_LIST 0x1802e4
4687 /* [RC 32] Parity register #0 read clear */
4688 #define TSEM_REG_TSEM_PRTY_STS_CLR_0 0x180118
4689 #define TSEM_REG_TSEM_PRTY_STS_CLR_1 0x180128
4690 /* [RW 3] The arbitration scheme of time_slot 0 */
4691 #define TSEM_REG_TS_0_AS 0x180038
4692 /* [RW 3] The arbitration scheme of time_slot 10 */
4693 #define TSEM_REG_TS_10_AS 0x180060
4694 /* [RW 3] The arbitration scheme of time_slot 11 */
4695 #define TSEM_REG_TS_11_AS 0x180064
4696 /* [RW 3] The arbitration scheme of time_slot 12 */
4697 #define TSEM_REG_TS_12_AS 0x180068
4698 /* [RW 3] The arbitration scheme of time_slot 13 */
4699 #define TSEM_REG_TS_13_AS 0x18006c
4700 /* [RW 3] The arbitration scheme of time_slot 14 */
4701 #define TSEM_REG_TS_14_AS 0x180070
4702 /* [RW 3] The arbitration scheme of time_slot 15 */
4703 #define TSEM_REG_TS_15_AS 0x180074
4704 /* [RW 3] The arbitration scheme of time_slot 16 */
4705 #define TSEM_REG_TS_16_AS 0x180078
4706 /* [RW 3] The arbitration scheme of time_slot 17 */
4707 #define TSEM_REG_TS_17_AS 0x18007c
4708 /* [RW 3] The arbitration scheme of time_slot 18 */
4709 #define TSEM_REG_TS_18_AS 0x180080
4710 /* [RW 3] The arbitration scheme of time_slot 1 */
4711 #define TSEM_REG_TS_1_AS 0x18003c
4712 /* [RW 3] The arbitration scheme of time_slot 2 */
4713 #define TSEM_REG_TS_2_AS 0x180040
4714 /* [RW 3] The arbitration scheme of time_slot 3 */
4715 #define TSEM_REG_TS_3_AS 0x180044
4716 /* [RW 3] The arbitration scheme of time_slot 4 */
4717 #define TSEM_REG_TS_4_AS 0x180048
4718 /* [RW 3] The arbitration scheme of time_slot 5 */
4719 #define TSEM_REG_TS_5_AS 0x18004c
4720 /* [RW 3] The arbitration scheme of time_slot 6 */
4721 #define TSEM_REG_TS_6_AS 0x180050
4722 /* [RW 3] The arbitration scheme of time_slot 7 */
4723 #define TSEM_REG_TS_7_AS 0x180054
4724 /* [RW 3] The arbitration scheme of time_slot 8 */
4725 #define TSEM_REG_TS_8_AS 0x180058
4726 /* [RW 3] The arbitration scheme of time_slot 9 */
4727 #define TSEM_REG_TS_9_AS 0x18005c
4728 /* [RW 32] Interrupt mask register #0 read/write */
4729 #define TSEM_REG_TSEM_INT_MASK_0 0x180100
4730 #define TSEM_REG_TSEM_INT_MASK_1 0x180110
4731 /* [R 32] Interrupt register #0 read */
4732 #define TSEM_REG_TSEM_INT_STS_0 0x1800f4
4733 #define TSEM_REG_TSEM_INT_STS_1 0x180104
4734 /* [RW 32] Parity mask register #0 read/write */
4735 #define TSEM_REG_TSEM_PRTY_MASK_0 0x180120
4736 #define TSEM_REG_TSEM_PRTY_MASK_1 0x180130
4737 /* [R 32] Parity register #0 read */
4738 #define TSEM_REG_TSEM_PRTY_STS_0 0x180114
4739 #define TSEM_REG_TSEM_PRTY_STS_1 0x180124
4740 /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
4741 * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
4742 #define TSEM_REG_VFPF_ERR_NUM 0x180380
4743 /* [RW 32] Indirect access to AG context with 32-bits granularity. The bits
4744 * [10:8] of the address should be the offset within the accessed LCID
4745 * context; the bits [7:0] are the accessed LCID.Example: to write to REG10
4746 * LCID100. The RBC address should be 12'ha64. */
4747 #define UCM_REG_AG_CTX 0xe2000
4748 /* [R 5] Used to read the XX protection CAM occupancy counter. */
4749 #define UCM_REG_CAM_OCCUP 0xe0170
4750 /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
4751 disregarded; valid output is deasserted; all other signals are treated as
4752 usual; if 1 - normal activity. */
4753 #define UCM_REG_CDU_AG_RD_IFEN 0xe0038
4754 /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
4755 are disregarded; all other signals are treated as usual; if 1 - normal
4756 activity. */
4757 #define UCM_REG_CDU_AG_WR_IFEN 0xe0034
4758 /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
4759 disregarded; valid output is deasserted; all other signals are treated as
4760 usual; if 1 - normal activity. */
4761 #define UCM_REG_CDU_SM_RD_IFEN 0xe0040
4762 /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
4763 input is disregarded; all other signals are treated as usual; if 1 -
4764 normal activity. */
4765 #define UCM_REG_CDU_SM_WR_IFEN 0xe003c
4766 /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
4767 the initial credit value; read returns the current value of the credit
4768 counter. Must be initialized to 1 at start-up. */
4769 #define UCM_REG_CFC_INIT_CRD 0xe0204
4770 /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
4771 weight 8 (the most prioritised); 1 stands for weight 1(least
4772 prioritised); 2 stands for weight 2; tc. */
4773 #define UCM_REG_CP_WEIGHT 0xe00c4
4774 /* [RW 1] Input csem Interface enable. If 0 - the valid input is
4775 disregarded; acknowledge output is deasserted; all other signals are
4776 treated as usual; if 1 - normal activity. */
4777 #define UCM_REG_CSEM_IFEN 0xe0028
4778 /* [RC 1] Set when the message length mismatch (relative to last indication)
4779 at the csem interface is detected. */
4780 #define UCM_REG_CSEM_LENGTH_MIS 0xe0160
4781 /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
4782 weight 8 (the most prioritised); 1 stands for weight 1(least
4783 prioritised); 2 stands for weight 2; tc. */
4784 #define UCM_REG_CSEM_WEIGHT 0xe00b8
4785 /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
4786 disregarded; acknowledge output is deasserted; all other signals are
4787 treated as usual; if 1 - normal activity. */
4788 #define UCM_REG_DORQ_IFEN 0xe0030
4789 /* [RC 1] Set when the message length mismatch (relative to last indication)
4790 at the dorq interface is detected. */
4791 #define UCM_REG_DORQ_LENGTH_MIS 0xe0168
4792 /* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
4793 weight 8 (the most prioritised); 1 stands for weight 1(least
4794 prioritised); 2 stands for weight 2; tc. */
4795 #define UCM_REG_DORQ_WEIGHT 0xe00c0
4796 /* [RW 8] The Event ID in case ErrorFlg input message bit is set. */
4797 #define UCM_REG_ERR_EVNT_ID 0xe00a4
4798 /* [RW 28] The CM erroneous header for QM and Timers formatting. */
4799 #define UCM_REG_ERR_UCM_HDR 0xe00a0
4800 /* [RW 8] The Event ID for Timers expiration. */
4801 #define UCM_REG_EXPR_EVNT_ID 0xe00a8
4802 /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
4803 writes the initial credit value; read returns the current value of the
4804 credit counter. Must be initialized to 64 at start-up. */
4805 #define UCM_REG_FIC0_INIT_CRD 0xe020c
4806 /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
4807 writes the initial credit value; read returns the current value of the
4808 credit counter. Must be initialized to 64 at start-up. */
4809 #define UCM_REG_FIC1_INIT_CRD 0xe0210
4810 /* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
4811 - strict priority defined by ~ucm_registers_gr_ag_pr.gr_ag_pr;
4812 ~ucm_registers_gr_ld0_pr.gr_ld0_pr and
4813 ~ucm_registers_gr_ld1_pr.gr_ld1_pr. */
4814 #define UCM_REG_GR_ARB_TYPE 0xe0144
4815 /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
4816 highest priority is 3. It is supposed that the Store channel group is
4817 compliment to the others. */
4818 #define UCM_REG_GR_LD0_PR 0xe014c
4819 /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
4820 highest priority is 3. It is supposed that the Store channel group is
4821 compliment to the others. */
4822 #define UCM_REG_GR_LD1_PR 0xe0150
4823 /* [RW 2] The queue index for invalidate counter flag decision. */
4824 #define UCM_REG_INV_CFLG_Q 0xe00e4
4825 /* [RW 5] The number of double REG-pairs; loaded from the STORM context and
4826 sent to STORM; for a specific connection type. the double REG-pairs are
4827 used in order to align to STORM context row size of 128 bits. The offset
4828 of these data in the STORM context is always 0. Index _i stands for the
4829 connection type (one of 16). */
4830 #define UCM_REG_N_SM_CTX_LD_0 0xe0054
4831 #define UCM_REG_N_SM_CTX_LD_1 0xe0058
4832 #define UCM_REG_N_SM_CTX_LD_2 0xe005c
4833 #define UCM_REG_N_SM_CTX_LD_3 0xe0060
4834 #define UCM_REG_N_SM_CTX_LD_4 0xe0064
4835 #define UCM_REG_N_SM_CTX_LD_5 0xe0068
4836 #define UCM_REG_PHYS_QNUM0_0 0xe0110
4837 #define UCM_REG_PHYS_QNUM0_1 0xe0114
4838 #define UCM_REG_PHYS_QNUM1_0 0xe0118
4839 #define UCM_REG_PHYS_QNUM1_1 0xe011c
4840 #define UCM_REG_PHYS_QNUM2_0 0xe0120
4841 #define UCM_REG_PHYS_QNUM2_1 0xe0124
4842 #define UCM_REG_PHYS_QNUM3_0 0xe0128
4843 #define UCM_REG_PHYS_QNUM3_1 0xe012c
4844 /* [RW 8] The Event ID for Timers formatting in case of stop done. */
4845 #define UCM_REG_STOP_EVNT_ID 0xe00ac
4846 /* [RC 1] Set when the message length mismatch (relative to last indication)
4847 at the STORM interface is detected. */
4848 #define UCM_REG_STORM_LENGTH_MIS 0xe0154
4849 /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
4850 disregarded; acknowledge output is deasserted; all other signals are
4851 treated as usual; if 1 - normal activity. */
4852 #define UCM_REG_STORM_UCM_IFEN 0xe0010
4853 /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
4854 weight 8 (the most prioritised); 1 stands for weight 1(least
4855 prioritised); 2 stands for weight 2; tc. */
4856 #define UCM_REG_STORM_WEIGHT 0xe00b0
4857 /* [RW 4] Timers output initial credit. Max credit available - 15.Write
4858 writes the initial credit value; read returns the current value of the
4859 credit counter. Must be initialized to 4 at start-up. */
4860 #define UCM_REG_TM_INIT_CRD 0xe021c
4861 /* [RW 28] The CM header for Timers expiration command. */
4862 #define UCM_REG_TM_UCM_HDR 0xe009c
4863 /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
4864 disregarded; acknowledge output is deasserted; all other signals are
4865 treated as usual; if 1 - normal activity. */
4866 #define UCM_REG_TM_UCM_IFEN 0xe001c
4867 /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
4868 weight 8 (the most prioritised); 1 stands for weight 1(least
4869 prioritised); 2 stands for weight 2; tc. */
4870 #define UCM_REG_TM_WEIGHT 0xe00d4
4871 /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
4872 disregarded; acknowledge output is deasserted; all other signals are
4873 treated as usual; if 1 - normal activity. */
4874 #define UCM_REG_TSEM_IFEN 0xe0024
4875 /* [RC 1] Set when the message length mismatch (relative to last indication)
4876 at the tsem interface is detected. */
4877 #define UCM_REG_TSEM_LENGTH_MIS 0xe015c
4878 /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
4879 weight 8 (the most prioritised); 1 stands for weight 1(least
4880 prioritised); 2 stands for weight 2; tc. */
4881 #define UCM_REG_TSEM_WEIGHT 0xe00b4
4882 /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
4883 acknowledge output is deasserted; all other signals are treated as usual;
4884 if 1 - normal activity. */
4885 #define UCM_REG_UCM_CFC_IFEN 0xe0044
4886 /* [RW 11] Interrupt mask register #0 read/write */
4887 #define UCM_REG_UCM_INT_MASK 0xe01d4
4888 /* [R 11] Interrupt register #0 read */
4889 #define UCM_REG_UCM_INT_STS 0xe01c8
4890 /* [RW 27] Parity mask register #0 read/write */
4891 #define UCM_REG_UCM_PRTY_MASK 0xe01e4
4892 /* [R 27] Parity register #0 read */
4893 #define UCM_REG_UCM_PRTY_STS 0xe01d8
4894 /* [RC 27] Parity register #0 read clear */
4895 #define UCM_REG_UCM_PRTY_STS_CLR 0xe01dc
4896 /* [RW 2] The size of AG context region 0 in REG-pairs. Designates the MS
4897 REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
4898 Is used to determine the number of the AG context REG-pairs written back;
4899 when the Reg1WbFlg isn't set. */
4900 #define UCM_REG_UCM_REG0_SZ 0xe00dc
4901 /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
4902 disregarded; valid is deasserted; all other signals are treated as usual;
4903 if 1 - normal activity. */
4904 #define UCM_REG_UCM_STORM0_IFEN 0xe0004
4905 /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
4906 disregarded; valid is deasserted; all other signals are treated as usual;
4907 if 1 - normal activity. */
4908 #define UCM_REG_UCM_STORM1_IFEN 0xe0008
4909 /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
4910 disregarded; acknowledge output is deasserted; all other signals are
4911 treated as usual; if 1 - normal activity. */
4912 #define UCM_REG_UCM_TM_IFEN 0xe0020
4913 /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
4914 disregarded; valid is deasserted; all other signals are treated as usual;
4915 if 1 - normal activity. */
4916 #define UCM_REG_UCM_UQM_IFEN 0xe000c
4917 /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
4918 #define UCM_REG_UCM_UQM_USE_Q 0xe00d8
4919 /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
4920 the initial credit value; read returns the current value of the credit
4921 counter. Must be initialized to 32 at start-up. */
4922 #define UCM_REG_UQM_INIT_CRD 0xe0220
4923 /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
4924 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4925 prioritised); 2 stands for weight 2; tc. */
4926 #define UCM_REG_UQM_P_WEIGHT 0xe00cc
4927 /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
4928 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4929 prioritised); 2 stands for weight 2; tc. */
4930 #define UCM_REG_UQM_S_WEIGHT 0xe00d0
4931 /* [RW 28] The CM header value for QM request (primary). */
4932 #define UCM_REG_UQM_UCM_HDR_P 0xe0094
4933 /* [RW 28] The CM header value for QM request (secondary). */
4934 #define UCM_REG_UQM_UCM_HDR_S 0xe0098
4935 /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
4936 acknowledge output is deasserted; all other signals are treated as usual;
4937 if 1 - normal activity. */
4938 #define UCM_REG_UQM_UCM_IFEN 0xe0014
4939 /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
4940 acknowledge output is deasserted; all other signals are treated as usual;
4941 if 1 - normal activity. */
4942 #define UCM_REG_USDM_IFEN 0xe0018
4943 /* [RC 1] Set when the message length mismatch (relative to last indication)
4944 at the SDM interface is detected. */
4945 #define UCM_REG_USDM_LENGTH_MIS 0xe0158
4946 /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
4947 weight 8 (the most prioritised); 1 stands for weight 1(least
4948 prioritised); 2 stands for weight 2; tc. */
4949 #define UCM_REG_USDM_WEIGHT 0xe00c8
4950 /* [RW 1] Input xsem Interface enable. If 0 - the valid input is
4951 disregarded; acknowledge output is deasserted; all other signals are
4952 treated as usual; if 1 - normal activity. */
4953 #define UCM_REG_XSEM_IFEN 0xe002c
4954 /* [RC 1] Set when the message length mismatch (relative to last indication)
4955 at the xsem interface isdetected. */
4956 #define UCM_REG_XSEM_LENGTH_MIS 0xe0164
4957 /* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
4958 weight 8 (the most prioritised); 1 stands for weight 1(least
4959 prioritised); 2 stands for weight 2; tc. */
4960 #define UCM_REG_XSEM_WEIGHT 0xe00bc
4961 /* [RW 20] Indirect access to the descriptor table of the XX protection
4962 mechanism. The fields are:[5:0] - message length; 14:6] - message
4963 pointer; 19:15] - next pointer. */
4964 #define UCM_REG_XX_DESCR_TABLE 0xe0280
4965 #define UCM_REG_XX_DESCR_TABLE_SIZE 27
4966 /* [R 6] Use to read the XX protection Free counter. */
4967 #define UCM_REG_XX_FREE 0xe016c
4968 /* [RW 6] Initial value for the credit counter; responsible for fulfilling
4969 of the Input Stage XX protection buffer by the XX protection pending
4970 messages. Write writes the initial credit value; read returns the current
4971 value of the credit counter. Must be initialized to 12 at start-up. */
4972 #define UCM_REG_XX_INIT_CRD 0xe0224
4973 /* [RW 6] The maximum number of pending messages; which may be stored in XX
4974 protection. ~ucm_registers_xx_free.xx_free read on read. */
4975 #define UCM_REG_XX_MSG_NUM 0xe0228
4976 /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
4977 #define UCM_REG_XX_OVFL_EVNT_ID 0xe004c
4978 /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
4979 The fields are: [4:0] - tail pointer; 10:5] - Link List size; 15:11] -
4980 header pointer. */
4981 #define UCM_REG_XX_TABLE 0xe0300
4982 #define UMAC_COMMAND_CONFIG_REG_HD_ENA (0x1<<10)
4983 #define UMAC_COMMAND_CONFIG_REG_IGNORE_TX_PAUSE (0x1<<28)
4984 #define UMAC_COMMAND_CONFIG_REG_LOOP_ENA (0x1<<15)
4985 #define UMAC_COMMAND_CONFIG_REG_NO_LGTH_CHECK (0x1<<24)
4986 #define UMAC_COMMAND_CONFIG_REG_PAD_EN (0x1<<5)
4987 #define UMAC_COMMAND_CONFIG_REG_PAUSE_IGNORE (0x1<<8)
4988 #define UMAC_COMMAND_CONFIG_REG_PROMIS_EN (0x1<<4)
4989 #define UMAC_COMMAND_CONFIG_REG_RX_ENA (0x1<<1)
4990 #define UMAC_COMMAND_CONFIG_REG_SW_RESET (0x1<<13)
4991 #define UMAC_COMMAND_CONFIG_REG_TX_ENA (0x1<<0)
4992 #define UMAC_REG_COMMAND_CONFIG 0x8
4993 /* [RW 16] This is the duration for which MAC must wait to go back to ACTIVE
4994 * state from LPI state when it receives packet for transmission. The
4995 * decrement unit is 1 micro-second. */
4996 #define UMAC_REG_EEE_WAKE_TIMER 0x6c
4997 /* [RW 32] Register Bit 0 refers to Bit 16 of the MAC address; Bit 1 refers
4998 * to bit 17 of the MAC address etc. */
4999 #define UMAC_REG_MAC_ADDR0 0xc
5000 /* [RW 16] Register Bit 0 refers to Bit 0 of the MAC address; Register Bit 1
5001 * refers to Bit 1 of the MAC address etc. Bits 16 to 31 are reserved. */
5002 #define UMAC_REG_MAC_ADDR1 0x10
5003 /* [RW 14] Defines a 14-Bit maximum frame length used by the MAC receive
5004 * logic to check frames. */
5005 #define UMAC_REG_MAXFR 0x14
5006 #define UMAC_REG_UMAC_EEE_CTRL 0x64
5007 #define UMAC_UMAC_EEE_CTRL_REG_EEE_EN (0x1<<3)
5008 /* [RW 8] The event id for aggregated interrupt 0 */
5009 #define USDM_REG_AGG_INT_EVENT_0 0xc4038
5010 #define USDM_REG_AGG_INT_EVENT_1 0xc403c
5011 #define USDM_REG_AGG_INT_EVENT_2 0xc4040
5012 #define USDM_REG_AGG_INT_EVENT_4 0xc4048
5013 #define USDM_REG_AGG_INT_EVENT_5 0xc404c
5014 #define USDM_REG_AGG_INT_EVENT_6 0xc4050
5015 /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
5016 or auto-mask-mode (1) */
5017 #define USDM_REG_AGG_INT_MODE_0 0xc41b8
5018 #define USDM_REG_AGG_INT_MODE_1 0xc41bc
5019 #define USDM_REG_AGG_INT_MODE_4 0xc41c8
5020 #define USDM_REG_AGG_INT_MODE_5 0xc41cc
5021 #define USDM_REG_AGG_INT_MODE_6 0xc41d0
5022 /* [RW 1] The T bit for aggregated interrupt 5 */
5023 #define USDM_REG_AGG_INT_T_5 0xc40cc
5024 #define USDM_REG_AGG_INT_T_6 0xc40d0
5025 /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
5026 #define USDM_REG_CFC_RSP_START_ADDR 0xc4008
5027 /* [RW 16] The maximum value of the completion counter #0 */
5028 #define USDM_REG_CMP_COUNTER_MAX0 0xc401c
5029 /* [RW 16] The maximum value of the completion counter #1 */
5030 #define USDM_REG_CMP_COUNTER_MAX1 0xc4020
5031 /* [RW 16] The maximum value of the completion counter #2 */
5032 #define USDM_REG_CMP_COUNTER_MAX2 0xc4024
5033 /* [RW 16] The maximum value of the completion counter #3 */
5034 #define USDM_REG_CMP_COUNTER_MAX3 0xc4028
5035 /* [RW 13] The start address in the internal RAM for the completion
5036 counters. */
5037 #define USDM_REG_CMP_COUNTER_START_ADDR 0xc400c
5038 #define USDM_REG_ENABLE_IN1 0xc4238
5039 #define USDM_REG_ENABLE_IN2 0xc423c
5040 #define USDM_REG_ENABLE_OUT1 0xc4240
5041 #define USDM_REG_ENABLE_OUT2 0xc4244
5042 /* [RW 4] The initial number of messages that can be sent to the pxp control
5043 interface without receiving any ACK. */
5044 #define USDM_REG_INIT_CREDIT_PXP_CTRL 0xc44c0
5045 /* [ST 32] The number of ACK after placement messages received */
5046 #define USDM_REG_NUM_OF_ACK_AFTER_PLACE 0xc4280
5047 /* [ST 32] The number of packet end messages received from the parser */
5048 #define USDM_REG_NUM_OF_PKT_END_MSG 0xc4278
5049 /* [ST 32] The number of requests received from the pxp async if */
5050 #define USDM_REG_NUM_OF_PXP_ASYNC_REQ 0xc427c
5051 /* [ST 32] The number of commands received in queue 0 */
5052 #define USDM_REG_NUM_OF_Q0_CMD 0xc4248
5053 /* [ST 32] The number of commands received in queue 10 */
5054 #define USDM_REG_NUM_OF_Q10_CMD 0xc4270
5055 /* [ST 32] The number of commands received in queue 11 */
5056 #define USDM_REG_NUM_OF_Q11_CMD 0xc4274
5057 /* [ST 32] The number of commands received in queue 1 */
5058 #define USDM_REG_NUM_OF_Q1_CMD 0xc424c
5059 /* [ST 32] The number of commands received in queue 2 */
5060 #define USDM_REG_NUM_OF_Q2_CMD 0xc4250
5061 /* [ST 32] The number of commands received in queue 3 */
5062 #define USDM_REG_NUM_OF_Q3_CMD 0xc4254
5063 /* [ST 32] The number of commands received in queue 4 */
5064 #define USDM_REG_NUM_OF_Q4_CMD 0xc4258
5065 /* [ST 32] The number of commands received in queue 5 */
5066 #define USDM_REG_NUM_OF_Q5_CMD 0xc425c
5067 /* [ST 32] The number of commands received in queue 6 */
5068 #define USDM_REG_NUM_OF_Q6_CMD 0xc4260
5069 /* [ST 32] The number of commands received in queue 7 */
5070 #define USDM_REG_NUM_OF_Q7_CMD 0xc4264
5071 /* [ST 32] The number of commands received in queue 8 */
5072 #define USDM_REG_NUM_OF_Q8_CMD 0xc4268
5073 /* [ST 32] The number of commands received in queue 9 */
5074 #define USDM_REG_NUM_OF_Q9_CMD 0xc426c
5075 /* [RW 13] The start address in the internal RAM for the packet end message */
5076 #define USDM_REG_PCK_END_MSG_START_ADDR 0xc4014
5077 /* [RW 13] The start address in the internal RAM for queue counters */
5078 #define USDM_REG_Q_COUNTER_START_ADDR 0xc4010
5079 /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
5080 #define USDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0xc4550
5081 /* [R 1] parser fifo empty in sdm_sync block */
5082 #define USDM_REG_SYNC_PARSER_EMPTY 0xc4558
5083 /* [R 1] parser serial fifo empty in sdm_sync block */
5084 #define USDM_REG_SYNC_SYNC_EMPTY 0xc4560
5085 /* [RW 32] Tick for timer counter. Applicable only when
5086 ~usdm_registers_timer_tick_enable.timer_tick_enable =1 */
5087 #define USDM_REG_TIMER_TICK 0xc4000
5088 /* [RW 32] Interrupt mask register #0 read/write */
5089 #define USDM_REG_USDM_INT_MASK_0 0xc42a0
5090 #define USDM_REG_USDM_INT_MASK_1 0xc42b0
5091 /* [R 32] Interrupt register #0 read */
5092 #define USDM_REG_USDM_INT_STS_0 0xc4294
5093 #define USDM_REG_USDM_INT_STS_1 0xc42a4
5094 /* [RW 11] Parity mask register #0 read/write */
5095 #define USDM_REG_USDM_PRTY_MASK 0xc42c0
5096 /* [R 11] Parity register #0 read */
5097 #define USDM_REG_USDM_PRTY_STS 0xc42b4
5098 /* [RC 11] Parity register #0 read clear */
5099 #define USDM_REG_USDM_PRTY_STS_CLR 0xc42b8
5100 /* [RW 5] The number of time_slots in the arbitration cycle */
5101 #define USEM_REG_ARB_CYCLE_SIZE 0x300034
5102 /* [RW 3] The source that is associated with arbitration element 0. Source
5103 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5104 sleeping thread with priority 1; 4- sleeping thread with priority 2 */
5105 #define USEM_REG_ARB_ELEMENT0 0x300020
5106 /* [RW 3] The source that is associated with arbitration element 1. Source
5107 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5108 sleeping thread with priority 1; 4- sleeping thread with priority 2.
5109 Could not be equal to register ~usem_registers_arb_element0.arb_element0 */
5110 #define USEM_REG_ARB_ELEMENT1 0x300024
5111 /* [RW 3] The source that is associated with arbitration element 2. Source
5112 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5113 sleeping thread with priority 1; 4- sleeping thread with priority 2.
5114 Could not be equal to register ~usem_registers_arb_element0.arb_element0
5115 and ~usem_registers_arb_element1.arb_element1 */
5116 #define USEM_REG_ARB_ELEMENT2 0x300028
5117 /* [RW 3] The source that is associated with arbitration element 3. Source
5118 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5119 sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
5120 not be equal to register ~usem_registers_arb_element0.arb_element0 and
5121 ~usem_registers_arb_element1.arb_element1 and
5122 ~usem_registers_arb_element2.arb_element2 */
5123 #define USEM_REG_ARB_ELEMENT3 0x30002c
5124 /* [RW 3] The source that is associated with arbitration element 4. Source
5125 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5126 sleeping thread with priority 1; 4- sleeping thread with priority 2.
5127 Could not be equal to register ~usem_registers_arb_element0.arb_element0
5128 and ~usem_registers_arb_element1.arb_element1 and
5129 ~usem_registers_arb_element2.arb_element2 and
5130 ~usem_registers_arb_element3.arb_element3 */
5131 #define USEM_REG_ARB_ELEMENT4 0x300030
5132 #define USEM_REG_ENABLE_IN 0x3000a4
5133 #define USEM_REG_ENABLE_OUT 0x3000a8
5134 /* [RW 32] This address space contains all registers and memories that are
5135 placed in SEM_FAST block. The SEM_FAST registers are described in
5136 appendix B. In order to access the sem_fast registers the base address
5137 ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
5138 #define USEM_REG_FAST_MEMORY 0x320000
5139 /* [RW 1] Disables input messages from FIC0 May be updated during run_time
5140 by the microcode */
5141 #define USEM_REG_FIC0_DISABLE 0x300224
5142 /* [RW 1] Disables input messages from FIC1 May be updated during run_time
5143 by the microcode */
5144 #define USEM_REG_FIC1_DISABLE 0x300234
5145 /* [RW 15] Interrupt table Read and write access to it is not possible in
5146 the middle of the work */
5147 #define USEM_REG_INT_TABLE 0x300400
5148 /* [ST 24] Statistics register. The number of messages that entered through
5149 FIC0 */
5150 #define USEM_REG_MSG_NUM_FIC0 0x300000
5151 /* [ST 24] Statistics register. The number of messages that entered through
5152 FIC1 */
5153 #define USEM_REG_MSG_NUM_FIC1 0x300004
5154 /* [ST 24] Statistics register. The number of messages that were sent to
5155 FOC0 */
5156 #define USEM_REG_MSG_NUM_FOC0 0x300008
5157 /* [ST 24] Statistics register. The number of messages that were sent to
5158 FOC1 */
5159 #define USEM_REG_MSG_NUM_FOC1 0x30000c
5160 /* [ST 24] Statistics register. The number of messages that were sent to
5161 FOC2 */
5162 #define USEM_REG_MSG_NUM_FOC2 0x300010
5163 /* [ST 24] Statistics register. The number of messages that were sent to
5164 FOC3 */
5165 #define USEM_REG_MSG_NUM_FOC3 0x300014
5166 /* [RW 1] Disables input messages from the passive buffer May be updated
5167 during run_time by the microcode */
5168 #define USEM_REG_PAS_DISABLE 0x30024c
5169 /* [WB 128] Debug only. Passive buffer memory */
5170 #define USEM_REG_PASSIVE_BUFFER 0x302000
5171 /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
5172 #define USEM_REG_PRAM 0x340000
5173 /* [R 16] Valid sleeping threads indication have bit per thread */
5174 #define USEM_REG_SLEEP_THREADS_VALID 0x30026c
5175 /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
5176 #define USEM_REG_SLOW_EXT_STORE_EMPTY 0x3002a0
5177 /* [RW 16] List of free threads . There is a bit per thread. */
5178 #define USEM_REG_THREADS_LIST 0x3002e4
5179 /* [RW 3] The arbitration scheme of time_slot 0 */
5180 #define USEM_REG_TS_0_AS 0x300038
5181 /* [RW 3] The arbitration scheme of time_slot 10 */
5182 #define USEM_REG_TS_10_AS 0x300060
5183 /* [RW 3] The arbitration scheme of time_slot 11 */
5184 #define USEM_REG_TS_11_AS 0x300064
5185 /* [RW 3] The arbitration scheme of time_slot 12 */
5186 #define USEM_REG_TS_12_AS 0x300068
5187 /* [RW 3] The arbitration scheme of time_slot 13 */
5188 #define USEM_REG_TS_13_AS 0x30006c
5189 /* [RW 3] The arbitration scheme of time_slot 14 */
5190 #define USEM_REG_TS_14_AS 0x300070
5191 /* [RW 3] The arbitration scheme of time_slot 15 */
5192 #define USEM_REG_TS_15_AS 0x300074
5193 /* [RW 3] The arbitration scheme of time_slot 16 */
5194 #define USEM_REG_TS_16_AS 0x300078
5195 /* [RW 3] The arbitration scheme of time_slot 17 */
5196 #define USEM_REG_TS_17_AS 0x30007c
5197 /* [RW 3] The arbitration scheme of time_slot 18 */
5198 #define USEM_REG_TS_18_AS 0x300080
5199 /* [RW 3] The arbitration scheme of time_slot 1 */
5200 #define USEM_REG_TS_1_AS 0x30003c
5201 /* [RW 3] The arbitration scheme of time_slot 2 */
5202 #define USEM_REG_TS_2_AS 0x300040
5203 /* [RW 3] The arbitration scheme of time_slot 3 */
5204 #define USEM_REG_TS_3_AS 0x300044
5205 /* [RW 3] The arbitration scheme of time_slot 4 */
5206 #define USEM_REG_TS_4_AS 0x300048
5207 /* [RW 3] The arbitration scheme of time_slot 5 */
5208 #define USEM_REG_TS_5_AS 0x30004c
5209 /* [RW 3] The arbitration scheme of time_slot 6 */
5210 #define USEM_REG_TS_6_AS 0x300050
5211 /* [RW 3] The arbitration scheme of time_slot 7 */
5212 #define USEM_REG_TS_7_AS 0x300054
5213 /* [RW 3] The arbitration scheme of time_slot 8 */
5214 #define USEM_REG_TS_8_AS 0x300058
5215 /* [RW 3] The arbitration scheme of time_slot 9 */
5216 #define USEM_REG_TS_9_AS 0x30005c
5217 /* [RW 32] Interrupt mask register #0 read/write */
5218 #define USEM_REG_USEM_INT_MASK_0 0x300110
5219 #define USEM_REG_USEM_INT_MASK_1 0x300120
5220 /* [R 32] Interrupt register #0 read */
5221 #define USEM_REG_USEM_INT_STS_0 0x300104
5222 #define USEM_REG_USEM_INT_STS_1 0x300114
5223 /* [RW 32] Parity mask register #0 read/write */
5224 #define USEM_REG_USEM_PRTY_MASK_0 0x300130
5225 #define USEM_REG_USEM_PRTY_MASK_1 0x300140
5226 /* [R 32] Parity register #0 read */
5227 #define USEM_REG_USEM_PRTY_STS_0 0x300124
5228 #define USEM_REG_USEM_PRTY_STS_1 0x300134
5229 /* [RC 32] Parity register #0 read clear */
5230 #define USEM_REG_USEM_PRTY_STS_CLR_0 0x300128
5231 #define USEM_REG_USEM_PRTY_STS_CLR_1 0x300138
5232 /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
5233 * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
5234 #define USEM_REG_VFPF_ERR_NUM 0x300380
5235 #define VFC_MEMORIES_RST_REG_CAM_RST (0x1<<0)
5236 #define VFC_MEMORIES_RST_REG_RAM_RST (0x1<<1)
5237 #define VFC_REG_MEMORIES_RST 0x1943c
5238 /* [RW 32] Indirect access to AG context with 32-bits granularity. The bits
5239 * [12:8] of the address should be the offset within the accessed LCID
5240 * context; the bits [7:0] are the accessed LCID.Example: to write to REG10
5241 * LCID100. The RBC address should be 13'ha64. */
5242 #define XCM_REG_AG_CTX 0x28000
5243 /* [RW 2] The queue index for registration on Aux1 counter flag. */
5244 #define XCM_REG_AUX1_Q 0x20134
5245 /* [RW 2] Per each decision rule the queue index to register to. */
5246 #define XCM_REG_AUX_CNT_FLG_Q_19 0x201b0
5247 /* [R 5] Used to read the XX protection CAM occupancy counter. */
5248 #define XCM_REG_CAM_OCCUP 0x20244
5249 /* [RW 1] CDU AG read Interface enable. If 0 - the request input is
5250 disregarded; valid output is deasserted; all other signals are treated as
5251 usual; if 1 - normal activity. */
5252 #define XCM_REG_CDU_AG_RD_IFEN 0x20044
5253 /* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
5254 are disregarded; all other signals are treated as usual; if 1 - normal
5255 activity. */
5256 #define XCM_REG_CDU_AG_WR_IFEN 0x20040
5257 /* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
5258 disregarded; valid output is deasserted; all other signals are treated as
5259 usual; if 1 - normal activity. */
5260 #define XCM_REG_CDU_SM_RD_IFEN 0x2004c
5261 /* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
5262 input is disregarded; all other signals are treated as usual; if 1 -
5263 normal activity. */
5264 #define XCM_REG_CDU_SM_WR_IFEN 0x20048
5265 /* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
5266 the initial credit value; read returns the current value of the credit
5267 counter. Must be initialized to 1 at start-up. */
5268 #define XCM_REG_CFC_INIT_CRD 0x20404
5269 /* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
5270 weight 8 (the most prioritised); 1 stands for weight 1(least
5271 prioritised); 2 stands for weight 2; tc. */
5272 #define XCM_REG_CP_WEIGHT 0x200dc
5273 /* [RW 1] Input csem Interface enable. If 0 - the valid input is
5274 disregarded; acknowledge output is deasserted; all other signals are
5275 treated as usual; if 1 - normal activity. */
5276 #define XCM_REG_CSEM_IFEN 0x20028
5277 /* [RC 1] Set at message length mismatch (relative to last indication) at
5278 the csem interface. */
5279 #define XCM_REG_CSEM_LENGTH_MIS 0x20228
5280 /* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
5281 weight 8 (the most prioritised); 1 stands for weight 1(least
5282 prioritised); 2 stands for weight 2; tc. */
5283 #define XCM_REG_CSEM_WEIGHT 0x200c4
5284 /* [RW 1] Input dorq Interface enable. If 0 - the valid input is
5285 disregarded; acknowledge output is deasserted; all other signals are
5286 treated as usual; if 1 - normal activity. */
5287 #define XCM_REG_DORQ_IFEN 0x20030
5288 /* [RC 1] Set at message length mismatch (relative to last indication) at
5289 the dorq interface. */
5290 #define XCM_REG_DORQ_LENGTH_MIS 0x20230
5291 /* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
5292 weight 8 (the most prioritised); 1 stands for weight 1(least
5293 prioritised); 2 stands for weight 2; tc. */
5294 #define XCM_REG_DORQ_WEIGHT 0x200cc
5295 /* [RW 8] The Event ID in case the ErrorFlg input message bit is set. */
5296 #define XCM_REG_ERR_EVNT_ID 0x200b0
5297 /* [RW 28] The CM erroneous header for QM and Timers formatting. */
5298 #define XCM_REG_ERR_XCM_HDR 0x200ac
5299 /* [RW 8] The Event ID for Timers expiration. */
5300 #define XCM_REG_EXPR_EVNT_ID 0x200b4
5301 /* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
5302 writes the initial credit value; read returns the current value of the
5303 credit counter. Must be initialized to 64 at start-up. */
5304 #define XCM_REG_FIC0_INIT_CRD 0x2040c
5305 /* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
5306 writes the initial credit value; read returns the current value of the
5307 credit counter. Must be initialized to 64 at start-up. */
5308 #define XCM_REG_FIC1_INIT_CRD 0x20410
5309 #define XCM_REG_GLB_DEL_ACK_MAX_CNT_0 0x20118
5310 #define XCM_REG_GLB_DEL_ACK_MAX_CNT_1 0x2011c
5311 #define XCM_REG_GLB_DEL_ACK_TMR_VAL_0 0x20108
5312 #define XCM_REG_GLB_DEL_ACK_TMR_VAL_1 0x2010c
5313 /* [RW 1] Arbitratiojn between Input Arbiter groups: 0 - fair Round-Robin; 1
5314 - strict priority defined by ~xcm_registers_gr_ag_pr.gr_ag_pr;
5315 ~xcm_registers_gr_ld0_pr.gr_ld0_pr and
5316 ~xcm_registers_gr_ld1_pr.gr_ld1_pr. */
5317 #define XCM_REG_GR_ARB_TYPE 0x2020c
5318 /* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
5319 highest priority is 3. It is supposed that the Channel group is the
5320 compliment of the other 3 groups. */
5321 #define XCM_REG_GR_LD0_PR 0x20214
5322 /* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
5323 highest priority is 3. It is supposed that the Channel group is the
5324 compliment of the other 3 groups. */
5325 #define XCM_REG_GR_LD1_PR 0x20218
5326 /* [RW 1] Input nig0 Interface enable. If 0 - the valid input is
5327 disregarded; acknowledge output is deasserted; all other signals are
5328 treated as usual; if 1 - normal activity. */
5329 #define XCM_REG_NIG0_IFEN 0x20038
5330 /* [RC 1] Set at message length mismatch (relative to last indication) at
5331 the nig0 interface. */
5332 #define XCM_REG_NIG0_LENGTH_MIS 0x20238
5333 /* [RW 3] The weight of the input nig0 in the WRR mechanism. 0 stands for
5334 weight 8 (the most prioritised); 1 stands for weight 1(least
5335 prioritised); 2 stands for weight 2; tc. */
5336 #define XCM_REG_NIG0_WEIGHT 0x200d4
5337 /* [RW 1] Input nig1 Interface enable. If 0 - the valid input is
5338 disregarded; acknowledge output is deasserted; all other signals are
5339 treated as usual; if 1 - normal activity. */
5340 #define XCM_REG_NIG1_IFEN 0x2003c
5341 /* [RC 1] Set at message length mismatch (relative to last indication) at
5342 the nig1 interface. */
5343 #define XCM_REG_NIG1_LENGTH_MIS 0x2023c
5344 /* [RW 5] The number of double REG-pairs; loaded from the STORM context and
5345 sent to STORM; for a specific connection type. The double REG-pairs are
5346 used in order to align to STORM context row size of 128 bits. The offset
5347 of these data in the STORM context is always 0. Index _i stands for the
5348 connection type (one of 16). */
5349 #define XCM_REG_N_SM_CTX_LD_0 0x20060
5350 #define XCM_REG_N_SM_CTX_LD_1 0x20064
5351 #define XCM_REG_N_SM_CTX_LD_2 0x20068
5352 #define XCM_REG_N_SM_CTX_LD_3 0x2006c
5353 #define XCM_REG_N_SM_CTX_LD_4 0x20070
5354 #define XCM_REG_N_SM_CTX_LD_5 0x20074
5355 /* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
5356 acknowledge output is deasserted; all other signals are treated as usual;
5357 if 1 - normal activity. */
5358 #define XCM_REG_PBF_IFEN 0x20034
5359 /* [RC 1] Set at message length mismatch (relative to last indication) at
5360 the pbf interface. */
5361 #define XCM_REG_PBF_LENGTH_MIS 0x20234
5362 /* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
5363 weight 8 (the most prioritised); 1 stands for weight 1(least
5364 prioritised); 2 stands for weight 2; tc. */
5365 #define XCM_REG_PBF_WEIGHT 0x200d0
5366 #define XCM_REG_PHYS_QNUM3_0 0x20100
5367 #define XCM_REG_PHYS_QNUM3_1 0x20104
5368 /* [RW 8] The Event ID for Timers formatting in case of stop done. */
5369 #define XCM_REG_STOP_EVNT_ID 0x200b8
5370 /* [RC 1] Set at message length mismatch (relative to last indication) at
5371 the STORM interface. */
5372 #define XCM_REG_STORM_LENGTH_MIS 0x2021c
5373 /* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
5374 weight 8 (the most prioritised); 1 stands for weight 1(least
5375 prioritised); 2 stands for weight 2; tc. */
5376 #define XCM_REG_STORM_WEIGHT 0x200bc
5377 /* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
5378 disregarded; acknowledge output is deasserted; all other signals are
5379 treated as usual; if 1 - normal activity. */
5380 #define XCM_REG_STORM_XCM_IFEN 0x20010
5381 /* [RW 4] Timers output initial credit. Max credit available - 15.Write
5382 writes the initial credit value; read returns the current value of the
5383 credit counter. Must be initialized to 4 at start-up. */
5384 #define XCM_REG_TM_INIT_CRD 0x2041c
5385 /* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
5386 weight 8 (the most prioritised); 1 stands for weight 1(least
5387 prioritised); 2 stands for weight 2; tc. */
5388 #define XCM_REG_TM_WEIGHT 0x200ec
5389 /* [RW 28] The CM header for Timers expiration command. */
5390 #define XCM_REG_TM_XCM_HDR 0x200a8
5391 /* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
5392 disregarded; acknowledge output is deasserted; all other signals are
5393 treated as usual; if 1 - normal activity. */
5394 #define XCM_REG_TM_XCM_IFEN 0x2001c
5395 /* [RW 1] Input tsem Interface enable. If 0 - the valid input is
5396 disregarded; acknowledge output is deasserted; all other signals are
5397 treated as usual; if 1 - normal activity. */
5398 #define XCM_REG_TSEM_IFEN 0x20024
5399 /* [RC 1] Set at message length mismatch (relative to last indication) at
5400 the tsem interface. */
5401 #define XCM_REG_TSEM_LENGTH_MIS 0x20224
5402 /* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
5403 weight 8 (the most prioritised); 1 stands for weight 1(least
5404 prioritised); 2 stands for weight 2; tc. */
5405 #define XCM_REG_TSEM_WEIGHT 0x200c0
5406 /* [RW 2] The queue index for registration on UNA greater NXT decision rule. */
5407 #define XCM_REG_UNA_GT_NXT_Q 0x20120
5408 /* [RW 1] Input usem Interface enable. If 0 - the valid input is
5409 disregarded; acknowledge output is deasserted; all other signals are
5410 treated as usual; if 1 - normal activity. */
5411 #define XCM_REG_USEM_IFEN 0x2002c
5412 /* [RC 1] Message length mismatch (relative to last indication) at the usem
5413 interface. */
5414 #define XCM_REG_USEM_LENGTH_MIS 0x2022c
5415 /* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
5416 weight 8 (the most prioritised); 1 stands for weight 1(least
5417 prioritised); 2 stands for weight 2; tc. */
5418 #define XCM_REG_USEM_WEIGHT 0x200c8
5419 #define XCM_REG_WU_DA_CNT_CMD00 0x201d4
5420 #define XCM_REG_WU_DA_CNT_CMD01 0x201d8
5421 #define XCM_REG_WU_DA_CNT_CMD10 0x201dc
5422 #define XCM_REG_WU_DA_CNT_CMD11 0x201e0
5423 #define XCM_REG_WU_DA_CNT_UPD_VAL00 0x201e4
5424 #define XCM_REG_WU_DA_CNT_UPD_VAL01 0x201e8
5425 #define XCM_REG_WU_DA_CNT_UPD_VAL10 0x201ec
5426 #define XCM_REG_WU_DA_CNT_UPD_VAL11 0x201f0
5427 #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00 0x201c4
5428 #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD01 0x201c8
5429 #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD10 0x201cc
5430 #define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD11 0x201d0
5431 /* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
5432 acknowledge output is deasserted; all other signals are treated as usual;
5433 if 1 - normal activity. */
5434 #define XCM_REG_XCM_CFC_IFEN 0x20050
5435 /* [RW 14] Interrupt mask register #0 read/write */
5436 #define XCM_REG_XCM_INT_MASK 0x202b4
5437 /* [R 14] Interrupt register #0 read */
5438 #define XCM_REG_XCM_INT_STS 0x202a8
5439 /* [RW 30] Parity mask register #0 read/write */
5440 #define XCM_REG_XCM_PRTY_MASK 0x202c4
5441 /* [R 30] Parity register #0 read */
5442 #define XCM_REG_XCM_PRTY_STS 0x202b8
5443 /* [RC 30] Parity register #0 read clear */
5444 #define XCM_REG_XCM_PRTY_STS_CLR 0x202bc
5445
5446 /* [RW 4] The size of AG context region 0 in REG-pairs. Designates the MS
5447 REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
5448 Is used to determine the number of the AG context REG-pairs written back;
5449 when the Reg1WbFlg isn't set. */
5450 #define XCM_REG_XCM_REG0_SZ 0x200f4
5451 /* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
5452 disregarded; valid is deasserted; all other signals are treated as usual;
5453 if 1 - normal activity. */
5454 #define XCM_REG_XCM_STORM0_IFEN 0x20004
5455 /* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
5456 disregarded; valid is deasserted; all other signals are treated as usual;
5457 if 1 - normal activity. */
5458 #define XCM_REG_XCM_STORM1_IFEN 0x20008
5459 /* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
5460 disregarded; acknowledge output is deasserted; all other signals are
5461 treated as usual; if 1 - normal activity. */
5462 #define XCM_REG_XCM_TM_IFEN 0x20020
5463 /* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
5464 disregarded; valid is deasserted; all other signals are treated as usual;
5465 if 1 - normal activity. */
5466 #define XCM_REG_XCM_XQM_IFEN 0x2000c
5467 /* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
5468 #define XCM_REG_XCM_XQM_USE_Q 0x200f0
5469 /* [RW 4] The value by which CFC updates the activity counter at QM bypass. */
5470 #define XCM_REG_XQM_BYP_ACT_UPD 0x200fc
5471 /* [RW 6] QM output initial credit. Max credit available - 32.Write writes
5472 the initial credit value; read returns the current value of the credit
5473 counter. Must be initialized to 32 at start-up. */
5474 #define XCM_REG_XQM_INIT_CRD 0x20420
5475 /* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
5476 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
5477 prioritised); 2 stands for weight 2; tc. */
5478 #define XCM_REG_XQM_P_WEIGHT 0x200e4
5479 /* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
5480 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
5481 prioritised); 2 stands for weight 2; tc. */
5482 #define XCM_REG_XQM_S_WEIGHT 0x200e8
5483 /* [RW 28] The CM header value for QM request (primary). */
5484 #define XCM_REG_XQM_XCM_HDR_P 0x200a0
5485 /* [RW 28] The CM header value for QM request (secondary). */
5486 #define XCM_REG_XQM_XCM_HDR_S 0x200a4
5487 /* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
5488 acknowledge output is deasserted; all other signals are treated as usual;
5489 if 1 - normal activity. */
5490 #define XCM_REG_XQM_XCM_IFEN 0x20014
5491 /* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
5492 acknowledge output is deasserted; all other signals are treated as usual;
5493 if 1 - normal activity. */
5494 #define XCM_REG_XSDM_IFEN 0x20018
5495 /* [RC 1] Set at message length mismatch (relative to last indication) at
5496 the SDM interface. */
5497 #define XCM_REG_XSDM_LENGTH_MIS 0x20220
5498 /* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
5499 weight 8 (the most prioritised); 1 stands for weight 1(least
5500 prioritised); 2 stands for weight 2; tc. */
5501 #define XCM_REG_XSDM_WEIGHT 0x200e0
5502 /* [RW 17] Indirect access to the descriptor table of the XX protection
5503 mechanism. The fields are: [5:0] - message length; 11:6] - message
5504 pointer; 16:12] - next pointer. */
5505 #define XCM_REG_XX_DESCR_TABLE 0x20480
5506 #define XCM_REG_XX_DESCR_TABLE_SIZE 32
5507 /* [R 6] Used to read the XX protection Free counter. */
5508 #define XCM_REG_XX_FREE 0x20240
5509 /* [RW 6] Initial value for the credit counter; responsible for fulfilling
5510 of the Input Stage XX protection buffer by the XX protection pending
5511 messages. Max credit available - 3.Write writes the initial credit value;
5512 read returns the current value of the credit counter. Must be initialized
5513 to 2 at start-up. */
5514 #define XCM_REG_XX_INIT_CRD 0x20424
5515 /* [RW 6] The maximum number of pending messages; which may be stored in XX
5516 protection. ~xcm_registers_xx_free.xx_free read on read. */
5517 #define XCM_REG_XX_MSG_NUM 0x20428
5518 /* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
5519 #define XCM_REG_XX_OVFL_EVNT_ID 0x20058
5520 #define XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS (0x1<<0)
5521 #define XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS (0x1<<1)
5522 #define XMAC_CTRL_REG_LINE_LOCAL_LPBK (0x1<<2)
5523 #define XMAC_CTRL_REG_RX_EN (0x1<<1)
5524 #define XMAC_CTRL_REG_SOFT_RESET (0x1<<6)
5525 #define XMAC_CTRL_REG_TX_EN (0x1<<0)
5526 #define XMAC_CTRL_REG_XLGMII_ALIGN_ENB (0x1<<7)
5527 #define XMAC_PAUSE_CTRL_REG_RX_PAUSE_EN (0x1<<18)
5528 #define XMAC_PAUSE_CTRL_REG_TX_PAUSE_EN (0x1<<17)
5529 #define XMAC_PFC_CTRL_HI_REG_FORCE_PFC_XON (0x1<<1)
5530 #define XMAC_PFC_CTRL_HI_REG_PFC_REFRESH_EN (0x1<<0)
5531 #define XMAC_PFC_CTRL_HI_REG_PFC_STATS_EN (0x1<<3)
5532 #define XMAC_PFC_CTRL_HI_REG_RX_PFC_EN (0x1<<4)
5533 #define XMAC_PFC_CTRL_HI_REG_TX_PFC_EN (0x1<<5)
5534 #define XMAC_REG_CLEAR_RX_LSS_STATUS 0x60
5535 #define XMAC_REG_CTRL 0
5536 /* [RW 16] Upper 48 bits of ctrl_sa register. Used as the SA in PAUSE/PFC
5537 * packets transmitted by the MAC */
5538 #define XMAC_REG_CTRL_SA_HI 0x2c
5539 /* [RW 32] Lower 48 bits of ctrl_sa register. Used as the SA in PAUSE/PFC
5540 * packets transmitted by the MAC */
5541 #define XMAC_REG_CTRL_SA_LO 0x28
5542 #define XMAC_REG_EEE_CTRL 0xd8
5543 #define XMAC_REG_EEE_TIMERS_HI 0xe4
5544 #define XMAC_REG_PAUSE_CTRL 0x68
5545 #define XMAC_REG_PFC_CTRL 0x70
5546 #define XMAC_REG_PFC_CTRL_HI 0x74
5547 #define XMAC_REG_RX_LSS_CTRL 0x50
5548 #define XMAC_REG_RX_LSS_STATUS 0x58
5549 /* [RW 14] Maximum packet size in receive direction; exclusive of preamble &
5550 * CRC in strip mode */
5551 #define XMAC_REG_RX_MAX_SIZE 0x40
5552 #define XMAC_REG_TX_CTRL 0x20
5553 #define XMAC_RX_LSS_CTRL_REG_LOCAL_FAULT_DISABLE (0x1<<0)
5554 #define XMAC_RX_LSS_CTRL_REG_REMOTE_FAULT_DISABLE (0x1<<1)
5555 /* [RW 16] Indirect access to the XX table of the XX protection mechanism.
5556 The fields are:[4:0] - tail pointer; 9:5] - Link List size; 14:10] -
5557 header pointer. */
5558 #define XCM_REG_XX_TABLE 0x20500
5559 /* [RW 8] The event id for aggregated interrupt 0 */
5560 #define XSDM_REG_AGG_INT_EVENT_0 0x166038
5561 #define XSDM_REG_AGG_INT_EVENT_1 0x16603c
5562 #define XSDM_REG_AGG_INT_EVENT_10 0x166060
5563 #define XSDM_REG_AGG_INT_EVENT_11 0x166064
5564 #define XSDM_REG_AGG_INT_EVENT_12 0x166068
5565 #define XSDM_REG_AGG_INT_EVENT_13 0x16606c
5566 #define XSDM_REG_AGG_INT_EVENT_14 0x166070
5567 #define XSDM_REG_AGG_INT_EVENT_2 0x166040
5568 #define XSDM_REG_AGG_INT_EVENT_3 0x166044
5569 #define XSDM_REG_AGG_INT_EVENT_4 0x166048
5570 #define XSDM_REG_AGG_INT_EVENT_5 0x16604c
5571 #define XSDM_REG_AGG_INT_EVENT_6 0x166050
5572 #define XSDM_REG_AGG_INT_EVENT_7 0x166054
5573 #define XSDM_REG_AGG_INT_EVENT_8 0x166058
5574 #define XSDM_REG_AGG_INT_EVENT_9 0x16605c
5575 /* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
5576 or auto-mask-mode (1) */
5577 #define XSDM_REG_AGG_INT_MODE_0 0x1661b8
5578 #define XSDM_REG_AGG_INT_MODE_1 0x1661bc
5579 /* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
5580 #define XSDM_REG_CFC_RSP_START_ADDR 0x166008
5581 /* [RW 16] The maximum value of the completion counter #0 */
5582 #define XSDM_REG_CMP_COUNTER_MAX0 0x16601c
5583 /* [RW 16] The maximum value of the completion counter #1 */
5584 #define XSDM_REG_CMP_COUNTER_MAX1 0x166020
5585 /* [RW 16] The maximum value of the completion counter #2 */
5586 #define XSDM_REG_CMP_COUNTER_MAX2 0x166024
5587 /* [RW 16] The maximum value of the completion counter #3 */
5588 #define XSDM_REG_CMP_COUNTER_MAX3 0x166028
5589 /* [RW 13] The start address in the internal RAM for the completion
5590 counters. */
5591 #define XSDM_REG_CMP_COUNTER_START_ADDR 0x16600c
5592 #define XSDM_REG_ENABLE_IN1 0x166238
5593 #define XSDM_REG_ENABLE_IN2 0x16623c
5594 #define XSDM_REG_ENABLE_OUT1 0x166240
5595 #define XSDM_REG_ENABLE_OUT2 0x166244
5596 /* [RW 4] The initial number of messages that can be sent to the pxp control
5597 interface without receiving any ACK. */
5598 #define XSDM_REG_INIT_CREDIT_PXP_CTRL 0x1664bc
5599 /* [ST 32] The number of ACK after placement messages received */
5600 #define XSDM_REG_NUM_OF_ACK_AFTER_PLACE 0x16627c
5601 /* [ST 32] The number of packet end messages received from the parser */
5602 #define XSDM_REG_NUM_OF_PKT_END_MSG 0x166274
5603 /* [ST 32] The number of requests received from the pxp async if */
5604 #define XSDM_REG_NUM_OF_PXP_ASYNC_REQ 0x166278
5605 /* [ST 32] The number of commands received in queue 0 */
5606 #define XSDM_REG_NUM_OF_Q0_CMD 0x166248
5607 /* [ST 32] The number of commands received in queue 10 */
5608 #define XSDM_REG_NUM_OF_Q10_CMD 0x16626c
5609 /* [ST 32] The number of commands received in queue 11 */
5610 #define XSDM_REG_NUM_OF_Q11_CMD 0x166270
5611 /* [ST 32] The number of commands received in queue 1 */
5612 #define XSDM_REG_NUM_OF_Q1_CMD 0x16624c
5613 /* [ST 32] The number of commands received in queue 3 */
5614 #define XSDM_REG_NUM_OF_Q3_CMD 0x166250
5615 /* [ST 32] The number of commands received in queue 4 */
5616 #define XSDM_REG_NUM_OF_Q4_CMD 0x166254
5617 /* [ST 32] The number of commands received in queue 5 */
5618 #define XSDM_REG_NUM_OF_Q5_CMD 0x166258
5619 /* [ST 32] The number of commands received in queue 6 */
5620 #define XSDM_REG_NUM_OF_Q6_CMD 0x16625c
5621 /* [ST 32] The number of commands received in queue 7 */
5622 #define XSDM_REG_NUM_OF_Q7_CMD 0x166260
5623 /* [ST 32] The number of commands received in queue 8 */
5624 #define XSDM_REG_NUM_OF_Q8_CMD 0x166264
5625 /* [ST 32] The number of commands received in queue 9 */
5626 #define XSDM_REG_NUM_OF_Q9_CMD 0x166268
5627 /* [RW 13] The start address in the internal RAM for queue counters */
5628 #define XSDM_REG_Q_COUNTER_START_ADDR 0x166010
5629 /* [W 17] Generate an operation after completion; bit-16 is
5630 * AggVectIdx_valid; bits 15:8 are AggVectIdx; bits 7:5 are the TRIG and
5631 * bits 4:0 are the T124Param[4:0] */
5632 #define XSDM_REG_OPERATION_GEN 0x1664c4
5633 /* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
5634 #define XSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0x166548
5635 /* [R 1] parser fifo empty in sdm_sync block */
5636 #define XSDM_REG_SYNC_PARSER_EMPTY 0x166550
5637 /* [R 1] parser serial fifo empty in sdm_sync block */
5638 #define XSDM_REG_SYNC_SYNC_EMPTY 0x166558
5639 /* [RW 32] Tick for timer counter. Applicable only when
5640 ~xsdm_registers_timer_tick_enable.timer_tick_enable =1 */
5641 #define XSDM_REG_TIMER_TICK 0x166000
5642 /* [RW 32] Interrupt mask register #0 read/write */
5643 #define XSDM_REG_XSDM_INT_MASK_0 0x16629c
5644 #define XSDM_REG_XSDM_INT_MASK_1 0x1662ac
5645 /* [R 32] Interrupt register #0 read */
5646 #define XSDM_REG_XSDM_INT_STS_0 0x166290
5647 #define XSDM_REG_XSDM_INT_STS_1 0x1662a0
5648 /* [RW 11] Parity mask register #0 read/write */
5649 #define XSDM_REG_XSDM_PRTY_MASK 0x1662bc
5650 /* [R 11] Parity register #0 read */
5651 #define XSDM_REG_XSDM_PRTY_STS 0x1662b0
5652 /* [RC 11] Parity register #0 read clear */
5653 #define XSDM_REG_XSDM_PRTY_STS_CLR 0x1662b4
5654 /* [RW 5] The number of time_slots in the arbitration cycle */
5655 #define XSEM_REG_ARB_CYCLE_SIZE 0x280034
5656 /* [RW 3] The source that is associated with arbitration element 0. Source
5657 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5658 sleeping thread with priority 1; 4- sleeping thread with priority 2 */
5659 #define XSEM_REG_ARB_ELEMENT0 0x280020
5660 /* [RW 3] The source that is associated with arbitration element 1. Source
5661 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5662 sleeping thread with priority 1; 4- sleeping thread with priority 2.
5663 Could not be equal to register ~xsem_registers_arb_element0.arb_element0 */
5664 #define XSEM_REG_ARB_ELEMENT1 0x280024
5665 /* [RW 3] The source that is associated with arbitration element 2. Source
5666 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5667 sleeping thread with priority 1; 4- sleeping thread with priority 2.
5668 Could not be equal to register ~xsem_registers_arb_element0.arb_element0
5669 and ~xsem_registers_arb_element1.arb_element1 */
5670 #define XSEM_REG_ARB_ELEMENT2 0x280028
5671 /* [RW 3] The source that is associated with arbitration element 3. Source
5672 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5673 sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
5674 not be equal to register ~xsem_registers_arb_element0.arb_element0 and
5675 ~xsem_registers_arb_element1.arb_element1 and
5676 ~xsem_registers_arb_element2.arb_element2 */
5677 #define XSEM_REG_ARB_ELEMENT3 0x28002c
5678 /* [RW 3] The source that is associated with arbitration element 4. Source
5679 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5680 sleeping thread with priority 1; 4- sleeping thread with priority 2.
5681 Could not be equal to register ~xsem_registers_arb_element0.arb_element0
5682 and ~xsem_registers_arb_element1.arb_element1 and
5683 ~xsem_registers_arb_element2.arb_element2 and
5684 ~xsem_registers_arb_element3.arb_element3 */
5685 #define XSEM_REG_ARB_ELEMENT4 0x280030
5686 #define XSEM_REG_ENABLE_IN 0x2800a4
5687 #define XSEM_REG_ENABLE_OUT 0x2800a8
5688 /* [RW 32] This address space contains all registers and memories that are
5689 placed in SEM_FAST block. The SEM_FAST registers are described in
5690 appendix B. In order to access the sem_fast registers the base address
5691 ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
5692 #define XSEM_REG_FAST_MEMORY 0x2a0000
5693 /* [RW 1] Disables input messages from FIC0 May be updated during run_time
5694 by the microcode */
5695 #define XSEM_REG_FIC0_DISABLE 0x280224
5696 /* [RW 1] Disables input messages from FIC1 May be updated during run_time
5697 by the microcode */
5698 #define XSEM_REG_FIC1_DISABLE 0x280234
5699 /* [RW 15] Interrupt table Read and write access to it is not possible in
5700 the middle of the work */
5701 #define XSEM_REG_INT_TABLE 0x280400
5702 /* [ST 24] Statistics register. The number of messages that entered through
5703 FIC0 */
5704 #define XSEM_REG_MSG_NUM_FIC0 0x280000
5705 /* [ST 24] Statistics register. The number of messages that entered through
5706 FIC1 */
5707 #define XSEM_REG_MSG_NUM_FIC1 0x280004
5708 /* [ST 24] Statistics register. The number of messages that were sent to
5709 FOC0 */
5710 #define XSEM_REG_MSG_NUM_FOC0 0x280008
5711 /* [ST 24] Statistics register. The number of messages that were sent to
5712 FOC1 */
5713 #define XSEM_REG_MSG_NUM_FOC1 0x28000c
5714 /* [ST 24] Statistics register. The number of messages that were sent to
5715 FOC2 */
5716 #define XSEM_REG_MSG_NUM_FOC2 0x280010
5717 /* [ST 24] Statistics register. The number of messages that were sent to
5718 FOC3 */
5719 #define XSEM_REG_MSG_NUM_FOC3 0x280014
5720 /* [RW 1] Disables input messages from the passive buffer May be updated
5721 during run_time by the microcode */
5722 #define XSEM_REG_PAS_DISABLE 0x28024c
5723 /* [WB 128] Debug only. Passive buffer memory */
5724 #define XSEM_REG_PASSIVE_BUFFER 0x282000
5725 /* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
5726 #define XSEM_REG_PRAM 0x2c0000
5727 /* [R 16] Valid sleeping threads indication have bit per thread */
5728 #define XSEM_REG_SLEEP_THREADS_VALID 0x28026c
5729 /* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
5730 #define XSEM_REG_SLOW_EXT_STORE_EMPTY 0x2802a0
5731 /* [RW 16] List of free threads . There is a bit per thread. */
5732 #define XSEM_REG_THREADS_LIST 0x2802e4
5733 /* [RW 3] The arbitration scheme of time_slot 0 */
5734 #define XSEM_REG_TS_0_AS 0x280038
5735 /* [RW 3] The arbitration scheme of time_slot 10 */
5736 #define XSEM_REG_TS_10_AS 0x280060
5737 /* [RW 3] The arbitration scheme of time_slot 11 */
5738 #define XSEM_REG_TS_11_AS 0x280064
5739 /* [RW 3] The arbitration scheme of time_slot 12 */
5740 #define XSEM_REG_TS_12_AS 0x280068
5741 /* [RW 3] The arbitration scheme of time_slot 13 */
5742 #define XSEM_REG_TS_13_AS 0x28006c
5743 /* [RW 3] The arbitration scheme of time_slot 14 */
5744 #define XSEM_REG_TS_14_AS 0x280070
5745 /* [RW 3] The arbitration scheme of time_slot 15 */
5746 #define XSEM_REG_TS_15_AS 0x280074
5747 /* [RW 3] The arbitration scheme of time_slot 16 */
5748 #define XSEM_REG_TS_16_AS 0x280078
5749 /* [RW 3] The arbitration scheme of time_slot 17 */
5750 #define XSEM_REG_TS_17_AS 0x28007c
5751 /* [RW 3] The arbitration scheme of time_slot 18 */
5752 #define XSEM_REG_TS_18_AS 0x280080
5753 /* [RW 3] The arbitration scheme of time_slot 1 */
5754 #define XSEM_REG_TS_1_AS 0x28003c
5755 /* [RW 3] The arbitration scheme of time_slot 2 */
5756 #define XSEM_REG_TS_2_AS 0x280040
5757 /* [RW 3] The arbitration scheme of time_slot 3 */
5758 #define XSEM_REG_TS_3_AS 0x280044
5759 /* [RW 3] The arbitration scheme of time_slot 4 */
5760 #define XSEM_REG_TS_4_AS 0x280048
5761 /* [RW 3] The arbitration scheme of time_slot 5 */
5762 #define XSEM_REG_TS_5_AS 0x28004c
5763 /* [RW 3] The arbitration scheme of time_slot 6 */
5764 #define XSEM_REG_TS_6_AS 0x280050
5765 /* [RW 3] The arbitration scheme of time_slot 7 */
5766 #define XSEM_REG_TS_7_AS 0x280054
5767 /* [RW 3] The arbitration scheme of time_slot 8 */
5768 #define XSEM_REG_TS_8_AS 0x280058
5769 /* [RW 3] The arbitration scheme of time_slot 9 */
5770 #define XSEM_REG_TS_9_AS 0x28005c
5771 /* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
5772 * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
5773 #define XSEM_REG_VFPF_ERR_NUM 0x280380
5774 /* [RW 32] Interrupt mask register #0 read/write */
5775 #define XSEM_REG_XSEM_INT_MASK_0 0x280110
5776 #define XSEM_REG_XSEM_INT_MASK_1 0x280120
5777 /* [R 32] Interrupt register #0 read */
5778 #define XSEM_REG_XSEM_INT_STS_0 0x280104
5779 #define XSEM_REG_XSEM_INT_STS_1 0x280114
5780 /* [RW 32] Parity mask register #0 read/write */
5781 #define XSEM_REG_XSEM_PRTY_MASK_0 0x280130
5782 #define XSEM_REG_XSEM_PRTY_MASK_1 0x280140
5783 /* [R 32] Parity register #0 read */
5784 #define XSEM_REG_XSEM_PRTY_STS_0 0x280124
5785 #define XSEM_REG_XSEM_PRTY_STS_1 0x280134
5786 /* [RC 32] Parity register #0 read clear */
5787 #define XSEM_REG_XSEM_PRTY_STS_CLR_0 0x280128
5788 #define XSEM_REG_XSEM_PRTY_STS_CLR_1 0x280138
5789 #define MCPR_ACCESS_LOCK_LOCK (1L<<31)
5790 #define MCPR_NVM_ACCESS_ENABLE_EN (1L<<0)
5791 #define MCPR_NVM_ACCESS_ENABLE_WR_EN (1L<<1)
5792 #define MCPR_NVM_ADDR_NVM_ADDR_VALUE (0xffffffL<<0)
5793 #define MCPR_NVM_CFG4_FLASH_SIZE (0x7L<<0)
5794 #define MCPR_NVM_COMMAND_DOIT (1L<<4)
5795 #define MCPR_NVM_COMMAND_DONE (1L<<3)
5796 #define MCPR_NVM_COMMAND_FIRST (1L<<7)
5797 #define MCPR_NVM_COMMAND_LAST (1L<<8)
5798 #define MCPR_NVM_COMMAND_WR (1L<<5)
5799 #define MCPR_NVM_SW_ARB_ARB_ARB1 (1L<<9)
5800 #define MCPR_NVM_SW_ARB_ARB_REQ_CLR1 (1L<<5)
5801 #define MCPR_NVM_SW_ARB_ARB_REQ_SET1 (1L<<1)
5802 #define BIGMAC_REGISTER_BMAC_CONTROL (0x00<<3)
5803 #define BIGMAC_REGISTER_BMAC_XGXS_CONTROL (0x01<<3)
5804 #define BIGMAC_REGISTER_CNT_MAX_SIZE (0x05<<3)
5805 #define BIGMAC_REGISTER_RX_CONTROL (0x21<<3)
5806 #define BIGMAC_REGISTER_RX_LLFC_MSG_FLDS (0x46<<3)
5807 #define BIGMAC_REGISTER_RX_LSS_STATUS (0x43<<3)
5808 #define BIGMAC_REGISTER_RX_MAX_SIZE (0x23<<3)
5809 #define BIGMAC_REGISTER_RX_STAT_GR64 (0x26<<3)
5810 #define BIGMAC_REGISTER_RX_STAT_GRIPJ (0x42<<3)
5811 #define BIGMAC_REGISTER_TX_CONTROL (0x07<<3)
5812 #define BIGMAC_REGISTER_TX_MAX_SIZE (0x09<<3)
5813 #define BIGMAC_REGISTER_TX_PAUSE_THRESHOLD (0x0A<<3)
5814 #define BIGMAC_REGISTER_TX_SOURCE_ADDR (0x08<<3)
5815 #define BIGMAC_REGISTER_TX_STAT_GTBYT (0x20<<3)
5816 #define BIGMAC_REGISTER_TX_STAT_GTPKT (0x0C<<3)
5817 #define BIGMAC2_REGISTER_BMAC_CONTROL (0x00<<3)
5818 #define BIGMAC2_REGISTER_BMAC_XGXS_CONTROL (0x01<<3)
5819 #define BIGMAC2_REGISTER_CNT_MAX_SIZE (0x05<<3)
5820 #define BIGMAC2_REGISTER_PFC_CONTROL (0x06<<3)
5821 #define BIGMAC2_REGISTER_RX_CONTROL (0x3A<<3)
5822 #define BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS (0x62<<3)
5823 #define BIGMAC2_REGISTER_RX_LSS_STAT (0x3E<<3)
5824 #define BIGMAC2_REGISTER_RX_MAX_SIZE (0x3C<<3)
5825 #define BIGMAC2_REGISTER_RX_STAT_GR64 (0x40<<3)
5826 #define BIGMAC2_REGISTER_RX_STAT_GRIPJ (0x5f<<3)
5827 #define BIGMAC2_REGISTER_RX_STAT_GRPP (0x51<<3)
5828 #define BIGMAC2_REGISTER_TX_CONTROL (0x1C<<3)
5829 #define BIGMAC2_REGISTER_TX_MAX_SIZE (0x1E<<3)
5830 #define BIGMAC2_REGISTER_TX_PAUSE_CONTROL (0x20<<3)
5831 #define BIGMAC2_REGISTER_TX_SOURCE_ADDR (0x1D<<3)
5832 #define BIGMAC2_REGISTER_TX_STAT_GTBYT (0x39<<3)
5833 #define BIGMAC2_REGISTER_TX_STAT_GTPOK (0x22<<3)
5834 #define BIGMAC2_REGISTER_TX_STAT_GTPP (0x24<<3)
5835 #define EMAC_LED_1000MB_OVERRIDE (1L<<1)
5836 #define EMAC_LED_100MB_OVERRIDE (1L<<2)
5837 #define EMAC_LED_10MB_OVERRIDE (1L<<3)
5838 #define EMAC_LED_2500MB_OVERRIDE (1L<<12)
5839 #define EMAC_LED_OVERRIDE (1L<<0)
5840 #define EMAC_LED_TRAFFIC (1L<<6)
5841 #define EMAC_MDIO_COMM_COMMAND_ADDRESS (0L<<26)
5842 #define EMAC_MDIO_COMM_COMMAND_READ_22 (2L<<26)
5843 #define EMAC_MDIO_COMM_COMMAND_READ_45 (3L<<26)
5844 #define EMAC_MDIO_COMM_COMMAND_WRITE_22 (1L<<26)
5845 #define EMAC_MDIO_COMM_COMMAND_WRITE_45 (1L<<26)
5846 #define EMAC_MDIO_COMM_DATA (0xffffL<<0)
5847 #define EMAC_MDIO_COMM_START_BUSY (1L<<29)
5848 #define EMAC_MDIO_MODE_AUTO_POLL (1L<<4)
5849 #define EMAC_MDIO_MODE_CLAUSE_45 (1L<<31)
5850 #define EMAC_MDIO_MODE_CLOCK_CNT (0x3ffL<<16)
5851 #define EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT 16
5852 #define EMAC_MDIO_STATUS_10MB (1L<<1)
5853 #define EMAC_MODE_25G_MODE (1L<<5)
5854 #define EMAC_MODE_HALF_DUPLEX (1L<<1)
5855 #define EMAC_MODE_PORT_GMII (2L<<2)
5856 #define EMAC_MODE_PORT_MII (1L<<2)
5857 #define EMAC_MODE_PORT_MII_10M (3L<<2)
5858 #define EMAC_MODE_RESET (1L<<0)
5859 #define EMAC_REG_EMAC_LED 0xc
5860 #define EMAC_REG_EMAC_MAC_MATCH 0x10
5861 #define EMAC_REG_EMAC_MDIO_COMM 0xac
5862 #define EMAC_REG_EMAC_MDIO_MODE 0xb4
5863 #define EMAC_REG_EMAC_MDIO_STATUS 0xb0
5864 #define EMAC_REG_EMAC_MODE 0x0
5865 #define EMAC_REG_EMAC_RX_MODE 0xc8
5866 #define EMAC_REG_EMAC_RX_MTU_SIZE 0x9c
5867 #define EMAC_REG_EMAC_RX_STAT_AC 0x180
5868 #define EMAC_REG_EMAC_RX_STAT_AC_28 0x1f4
5869 #define EMAC_REG_EMAC_RX_STAT_AC_COUNT 23
5870 #define EMAC_REG_EMAC_TX_MODE 0xbc
5871 #define EMAC_REG_EMAC_TX_STAT_AC 0x280
5872 #define EMAC_REG_EMAC_TX_STAT_AC_COUNT 22
5873 #define EMAC_REG_RX_PFC_MODE 0x320
5874 #define EMAC_REG_RX_PFC_MODE_PRIORITIES (1L<<2)
5875 #define EMAC_REG_RX_PFC_MODE_RX_EN (1L<<1)
5876 #define EMAC_REG_RX_PFC_MODE_TX_EN (1L<<0)
5877 #define EMAC_REG_RX_PFC_PARAM 0x324
5878 #define EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT 0
5879 #define EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT 16
5880 #define EMAC_REG_RX_PFC_STATS_XOFF_RCVD 0x328
5881 #define EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT (0xffff<<0)
5882 #define EMAC_REG_RX_PFC_STATS_XOFF_SENT 0x330
5883 #define EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT (0xffff<<0)
5884 #define EMAC_REG_RX_PFC_STATS_XON_RCVD 0x32c
5885 #define EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT (0xffff<<0)
5886 #define EMAC_REG_RX_PFC_STATS_XON_SENT 0x334
5887 #define EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT (0xffff<<0)
5888 #define EMAC_RX_MODE_FLOW_EN (1L<<2)
5889 #define EMAC_RX_MODE_KEEP_MAC_CONTROL (1L<<3)
5890 #define EMAC_RX_MODE_KEEP_VLAN_TAG (1L<<10)
5891 #define EMAC_RX_MODE_PROMISCUOUS (1L<<8)
5892 #define EMAC_RX_MODE_RESET (1L<<0)
5893 #define EMAC_RX_MTU_SIZE_JUMBO_ENA (1L<<31)
5894 #define EMAC_TX_MODE_EXT_PAUSE_EN (1L<<3)
5895 #define EMAC_TX_MODE_FLOW_EN (1L<<4)
5896 #define EMAC_TX_MODE_RESET (1L<<0)
5897 #define MISC_REGISTERS_GPIO_0 0
5898 #define MISC_REGISTERS_GPIO_1 1
5899 #define MISC_REGISTERS_GPIO_2 2
5900 #define MISC_REGISTERS_GPIO_3 3
5901 #define MISC_REGISTERS_GPIO_CLR_POS 16
5902 #define MISC_REGISTERS_GPIO_FLOAT (0xffL<<24)
5903 #define MISC_REGISTERS_GPIO_FLOAT_POS 24
5904 #define MISC_REGISTERS_GPIO_HIGH 1
5905 #define MISC_REGISTERS_GPIO_INPUT_HI_Z 2
5906 #define MISC_REGISTERS_GPIO_INT_CLR_POS 24
5907 #define MISC_REGISTERS_GPIO_INT_OUTPUT_CLR 0
5908 #define MISC_REGISTERS_GPIO_INT_OUTPUT_SET 1
5909 #define MISC_REGISTERS_GPIO_INT_SET_POS 16
5910 #define MISC_REGISTERS_GPIO_LOW 0
5911 #define MISC_REGISTERS_GPIO_OUTPUT_HIGH 1
5912 #define MISC_REGISTERS_GPIO_OUTPUT_LOW 0
5913 #define MISC_REGISTERS_GPIO_PORT_SHIFT 4
5914 #define MISC_REGISTERS_GPIO_SET_POS 8
5915 #define MISC_REGISTERS_RESET_REG_1_CLEAR 0x588
5916 #define MISC_REGISTERS_RESET_REG_1_RST_BRB1 (0x1<<0)
5917 #define MISC_REGISTERS_RESET_REG_1_RST_DORQ (0x1<<19)
5918 #define MISC_REGISTERS_RESET_REG_1_RST_HC (0x1<<29)
5919 #define MISC_REGISTERS_RESET_REG_1_RST_NIG (0x1<<7)
5920 #define MISC_REGISTERS_RESET_REG_1_RST_PXP (0x1<<26)
5921 #define MISC_REGISTERS_RESET_REG_1_RST_PXPV (0x1<<27)
5922 #define MISC_REGISTERS_RESET_REG_1_SET 0x584
5923 #define MISC_REGISTERS_RESET_REG_2_CLEAR 0x598
5924 #define MISC_REGISTERS_RESET_REG_2_MSTAT0 (0x1<<24)
5925 #define MISC_REGISTERS_RESET_REG_2_MSTAT1 (0x1<<25)
5926 #define MISC_REGISTERS_RESET_REG_2_PGLC (0x1<<19)
5927 #define MISC_REGISTERS_RESET_REG_2_RST_ATC (0x1<<17)
5928 #define MISC_REGISTERS_RESET_REG_2_RST_BMAC0 (0x1<<0)
5929 #define MISC_REGISTERS_RESET_REG_2_RST_BMAC1 (0x1<<1)
5930 #define MISC_REGISTERS_RESET_REG_2_RST_EMAC0 (0x1<<2)
5931 #define MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE (0x1<<14)
5932 #define MISC_REGISTERS_RESET_REG_2_RST_EMAC1 (0x1<<3)
5933 #define MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE (0x1<<15)
5934 #define MISC_REGISTERS_RESET_REG_2_RST_GRC (0x1<<4)
5935 #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B (0x1<<6)
5936 #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE (0x1<<8)
5937 #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU (0x1<<7)
5938 #define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE (0x1<<5)
5939 #define MISC_REGISTERS_RESET_REG_2_RST_MDIO (0x1<<13)
5940 #define MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE (0x1<<11)
5941 #define MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO (0x1<<13)
5942 #define MISC_REGISTERS_RESET_REG_2_RST_RBCN (0x1<<9)
5943 #define MISC_REGISTERS_RESET_REG_2_SET 0x594
5944 #define MISC_REGISTERS_RESET_REG_2_UMAC0 (0x1<<20)
5945 #define MISC_REGISTERS_RESET_REG_2_UMAC1 (0x1<<21)
5946 #define MISC_REGISTERS_RESET_REG_2_XMAC (0x1<<22)
5947 #define MISC_REGISTERS_RESET_REG_2_XMAC_SOFT (0x1<<23)
5948 #define MISC_REGISTERS_RESET_REG_3_CLEAR 0x5a8
5949 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ (0x1<<1)
5950 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN (0x1<<2)
5951 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD (0x1<<3)
5952 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW (0x1<<0)
5953 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ (0x1<<5)
5954 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN (0x1<<6)
5955 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD (0x1<<7)
5956 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW (0x1<<4)
5957 #define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB (0x1<<8)
5958 #define MISC_REGISTERS_RESET_REG_3_SET 0x5a4
5959 #define MISC_REGISTERS_SPIO_4 4
5960 #define MISC_REGISTERS_SPIO_5 5
5961 #define MISC_REGISTERS_SPIO_7 7
5962 #define MISC_REGISTERS_SPIO_CLR_POS 16
5963 #define MISC_REGISTERS_SPIO_FLOAT (0xffL<<24)
5964 #define MISC_REGISTERS_SPIO_FLOAT_POS 24
5965 #define MISC_REGISTERS_SPIO_INPUT_HI_Z 2
5966 #define MISC_REGISTERS_SPIO_INT_OLD_SET_POS 16
5967 #define MISC_REGISTERS_SPIO_OUTPUT_HIGH 1
5968 #define MISC_REGISTERS_SPIO_OUTPUT_LOW 0
5969 #define MISC_REGISTERS_SPIO_SET_POS 8
5970 #define MISC_SPIO_CLR_POS 16
5971 #define MISC_SPIO_FLOAT (0xffL<<24)
5972 #define MISC_SPIO_FLOAT_POS 24
5973 #define MISC_SPIO_INPUT_HI_Z 2
5974 #define MISC_SPIO_INT_OLD_SET_POS 16
5975 #define MISC_SPIO_OUTPUT_HIGH 1
5976 #define MISC_SPIO_OUTPUT_LOW 0
5977 #define MISC_SPIO_SET_POS 8
5978 #define MISC_SPIO_SPIO4 0x10
5979 #define MISC_SPIO_SPIO5 0x20
5980 #define HW_LOCK_MAX_RESOURCE_VALUE 31
5981 #define HW_LOCK_RESOURCE_DCBX_ADMIN_MIB 13
5982 #define HW_LOCK_RESOURCE_DRV_FLAGS 10
5983 #define HW_LOCK_RESOURCE_GPIO 1
5984 #define HW_LOCK_RESOURCE_MDIO 0
5985 #define HW_LOCK_RESOURCE_NVRAM 12
5986 #define HW_LOCK_RESOURCE_PORT0_ATT_MASK 3
5987 #define HW_LOCK_RESOURCE_RECOVERY_LEADER_0 8
5988 #define HW_LOCK_RESOURCE_RECOVERY_LEADER_1 9
5989 #define HW_LOCK_RESOURCE_RECOVERY_REG 11
5990 #define HW_LOCK_RESOURCE_RESET 5
5991 #define HW_LOCK_RESOURCE_SPIO 2
5992 #define AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT (0x1<<4)
5993 #define AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR (0x1<<5)
5994 #define AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT (0x1<<19)
5995 #define AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR (0x1<<18)
5996 #define AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT (0x1<<31)
5997 #define AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR (0x1<<30)
5998 #define AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT (0x1<<9)
5999 #define AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR (0x1<<8)
6000 #define AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT (0x1<<7)
6001 #define AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR (0x1<<6)
6002 #define AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT (0x1<<29)
6003 #define AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR (0x1<<28)
6004 #define AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT (0x1<<1)
6005 #define AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR (0x1<<0)
6006 #define AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR (0x1<<18)
6007 #define AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT (0x1<<11)
6008 #define AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR (0x1<<10)
6009 #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT (0x1<<13)
6010 #define AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR (0x1<<12)
6011 #define AEU_INPUTS_ATTN_BITS_GPIO0_FUNCTION_0 (0x1<<2)
6012 #define AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR (0x1<<12)
6013 #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY (0x1<<28)
6014 #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY (0x1<<31)
6015 #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY (0x1<<29)
6016 #define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY (0x1<<30)
6017 #define AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT (0x1<<15)
6018 #define AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR (0x1<<14)
6019 #define AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR (0x1<<14)
6020 #define AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR (0x1<<20)
6021 #define AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT (0x1<<31)
6022 #define AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR (0x1<<30)
6023 #define AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR (0x1<<0)
6024 #define AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT (0x1<<2)
6025 #define AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR (0x1<<3)
6026 #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT (0x1<<5)
6027 #define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR (0x1<<4)
6028 #define AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT (0x1<<3)
6029 #define AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR (0x1<<2)
6030 #define AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT (0x1<<3)
6031 #define AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR (0x1<<2)
6032 #define AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR (0x1<<22)
6033 #define AEU_INPUTS_ATTN_BITS_SPIO5 (0x1<<15)
6034 #define AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT (0x1<<27)
6035 #define AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR (0x1<<26)
6036 #define AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT (0x1<<5)
6037 #define AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR (0x1<<4)
6038 #define AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT (0x1<<25)
6039 #define AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR (0x1<<24)
6040 #define AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT (0x1<<29)
6041 #define AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR (0x1<<28)
6042 #define AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT (0x1<<23)
6043 #define AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR (0x1<<22)
6044 #define AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT (0x1<<27)
6045 #define AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR (0x1<<26)
6046 #define AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT (0x1<<21)
6047 #define AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR (0x1<<20)
6048 #define AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT (0x1<<25)
6049 #define AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR (0x1<<24)
6050 #define AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR (0x1<<16)
6051 #define AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT (0x1<<9)
6052 #define AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR (0x1<<8)
6053 #define AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT (0x1<<7)
6054 #define AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR (0x1<<6)
6055 #define AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT (0x1<<11)
6056 #define AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR (0x1<<10)
6057
6058 #define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 (0x1<<5)
6059 #define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 (0x1<<9)
6060
6061 #define RESERVED_GENERAL_ATTENTION_BIT_0 0
6062
6063 #define EVEREST_GEN_ATTN_IN_USE_MASK 0x7ffe0
6064 #define EVEREST_LATCHED_ATTN_IN_USE_MASK 0xffe00000
6065
6066 #define RESERVED_GENERAL_ATTENTION_BIT_6 6
6067 #define RESERVED_GENERAL_ATTENTION_BIT_7 7
6068 #define RESERVED_GENERAL_ATTENTION_BIT_8 8
6069 #define RESERVED_GENERAL_ATTENTION_BIT_9 9
6070 #define RESERVED_GENERAL_ATTENTION_BIT_10 10
6071 #define RESERVED_GENERAL_ATTENTION_BIT_11 11
6072 #define RESERVED_GENERAL_ATTENTION_BIT_12 12
6073 #define RESERVED_GENERAL_ATTENTION_BIT_13 13
6074 #define RESERVED_GENERAL_ATTENTION_BIT_14 14
6075 #define RESERVED_GENERAL_ATTENTION_BIT_15 15
6076 #define RESERVED_GENERAL_ATTENTION_BIT_16 16
6077 #define RESERVED_GENERAL_ATTENTION_BIT_17 17
6078 #define RESERVED_GENERAL_ATTENTION_BIT_18 18
6079 #define RESERVED_GENERAL_ATTENTION_BIT_19 19
6080 #define RESERVED_GENERAL_ATTENTION_BIT_20 20
6081 #define RESERVED_GENERAL_ATTENTION_BIT_21 21
6082
6083 /* storm asserts attention bits */
6084 #define TSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_7
6085 #define USTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_8
6086 #define CSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_9
6087 #define XSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_10
6088
6089 /* mcp error attention bit */
6090 #define MCP_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_11
6091
6092 /*E1H NIG status sync attention mapped to group 4-7*/
6093 #define LINK_SYNC_ATTENTION_BIT_FUNC_0 RESERVED_GENERAL_ATTENTION_BIT_12
6094 #define LINK_SYNC_ATTENTION_BIT_FUNC_1 RESERVED_GENERAL_ATTENTION_BIT_13
6095 #define LINK_SYNC_ATTENTION_BIT_FUNC_2 RESERVED_GENERAL_ATTENTION_BIT_14
6096 #define LINK_SYNC_ATTENTION_BIT_FUNC_3 RESERVED_GENERAL_ATTENTION_BIT_15
6097 #define LINK_SYNC_ATTENTION_BIT_FUNC_4 RESERVED_GENERAL_ATTENTION_BIT_16
6098 #define LINK_SYNC_ATTENTION_BIT_FUNC_5 RESERVED_GENERAL_ATTENTION_BIT_17
6099 #define LINK_SYNC_ATTENTION_BIT_FUNC_6 RESERVED_GENERAL_ATTENTION_BIT_18
6100 #define LINK_SYNC_ATTENTION_BIT_FUNC_7 RESERVED_GENERAL_ATTENTION_BIT_19
6101
6102
6103 #define LATCHED_ATTN_RBCR 23
6104 #define LATCHED_ATTN_RBCT 24
6105 #define LATCHED_ATTN_RBCN 25
6106 #define LATCHED_ATTN_RBCU 26
6107 #define LATCHED_ATTN_RBCP 27
6108 #define LATCHED_ATTN_TIMEOUT_GRC 28
6109 #define LATCHED_ATTN_RSVD_GRC 29
6110 #define LATCHED_ATTN_ROM_PARITY_MCP 30
6111 #define LATCHED_ATTN_UM_RX_PARITY_MCP 31
6112 #define LATCHED_ATTN_UM_TX_PARITY_MCP 32
6113 #define LATCHED_ATTN_SCPAD_PARITY_MCP 33
6114
6115 #define GENERAL_ATTEN_WORD(atten_name) ((94 + atten_name) / 32)
6116 #define GENERAL_ATTEN_OFFSET(atten_name)\
6117 (1UL << ((94 + atten_name) % 32))
6118 /*
6119 * This file defines GRC base address for every block.
6120 * This file is included by chipsim, asm microcode and cpp microcode.
6121 * These values are used in Design.xml on regBase attribute
6122 * Use the base with the generated offsets of specific registers.
6123 */
6124
6125 #define GRCBASE_PXPCS 0x000000
6126 #define GRCBASE_PCICONFIG 0x002000
6127 #define GRCBASE_PCIREG 0x002400
6128 #define GRCBASE_EMAC0 0x008000
6129 #define GRCBASE_EMAC1 0x008400
6130 #define GRCBASE_DBU 0x008800
6131 #define GRCBASE_MISC 0x00A000
6132 #define GRCBASE_DBG 0x00C000
6133 #define GRCBASE_NIG 0x010000
6134 #define GRCBASE_XCM 0x020000
6135 #define GRCBASE_PRS 0x040000
6136 #define GRCBASE_SRCH 0x040400
6137 #define GRCBASE_TSDM 0x042000
6138 #define GRCBASE_TCM 0x050000
6139 #define GRCBASE_BRB1 0x060000
6140 #define GRCBASE_MCP 0x080000
6141 #define GRCBASE_UPB 0x0C1000
6142 #define GRCBASE_CSDM 0x0C2000
6143 #define GRCBASE_USDM 0x0C4000
6144 #define GRCBASE_CCM 0x0D0000
6145 #define GRCBASE_UCM 0x0E0000
6146 #define GRCBASE_CDU 0x101000
6147 #define GRCBASE_DMAE 0x102000
6148 #define GRCBASE_PXP 0x103000
6149 #define GRCBASE_CFC 0x104000
6150 #define GRCBASE_HC 0x108000
6151 #define GRCBASE_PXP2 0x120000
6152 #define GRCBASE_PBF 0x140000
6153 #define GRCBASE_UMAC0 0x160000
6154 #define GRCBASE_UMAC1 0x160400
6155 #define GRCBASE_XPB 0x161000
6156 #define GRCBASE_MSTAT0 0x162000
6157 #define GRCBASE_MSTAT1 0x162800
6158 #define GRCBASE_XMAC0 0x163000
6159 #define GRCBASE_XMAC1 0x163800
6160 #define GRCBASE_TIMERS 0x164000
6161 #define GRCBASE_XSDM 0x166000
6162 #define GRCBASE_QM 0x168000
6163 #define GRCBASE_DQ 0x170000
6164 #define GRCBASE_TSEM 0x180000
6165 #define GRCBASE_CSEM 0x200000
6166 #define GRCBASE_XSEM 0x280000
6167 #define GRCBASE_USEM 0x300000
6168 #define GRCBASE_MISC_AEU GRCBASE_MISC
6169
6170
6171 /* offset of configuration space in the pci core register */
6172 #define PCICFG_OFFSET 0x2000
6173 #define PCICFG_VENDOR_ID_OFFSET 0x00
6174 #define PCICFG_DEVICE_ID_OFFSET 0x02
6175 #define PCICFG_COMMAND_OFFSET 0x04
6176 #define PCICFG_COMMAND_IO_SPACE (1<<0)
6177 #define PCICFG_COMMAND_MEM_SPACE (1<<1)
6178 #define PCICFG_COMMAND_BUS_MASTER (1<<2)
6179 #define PCICFG_COMMAND_SPECIAL_CYCLES (1<<3)
6180 #define PCICFG_COMMAND_MWI_CYCLES (1<<4)
6181 #define PCICFG_COMMAND_VGA_SNOOP (1<<5)
6182 #define PCICFG_COMMAND_PERR_ENA (1<<6)
6183 #define PCICFG_COMMAND_STEPPING (1<<7)
6184 #define PCICFG_COMMAND_SERR_ENA (1<<8)
6185 #define PCICFG_COMMAND_FAST_B2B (1<<9)
6186 #define PCICFG_COMMAND_INT_DISABLE (1<<10)
6187 #define PCICFG_COMMAND_RESERVED (0x1f<<11)
6188 #define PCICFG_STATUS_OFFSET 0x06
6189 #define PCICFG_REVISION_ID_OFFSET 0x08
6190 #define PCICFG_REVESION_ID_MASK 0xff
6191 #define PCICFG_REVESION_ID_ERROR_VAL 0xff
6192 #define PCICFG_CACHE_LINE_SIZE 0x0c
6193 #define PCICFG_LATENCY_TIMER 0x0d
6194 #define PCICFG_BAR_1_LOW 0x10
6195 #define PCICFG_BAR_1_HIGH 0x14
6196 #define PCICFG_BAR_2_LOW 0x18
6197 #define PCICFG_BAR_2_HIGH 0x1c
6198 #define PCICFG_SUBSYSTEM_VENDOR_ID_OFFSET 0x2c
6199 #define PCICFG_SUBSYSTEM_ID_OFFSET 0x2e
6200 #define PCICFG_INT_LINE 0x3c
6201 #define PCICFG_INT_PIN 0x3d
6202 #define PCICFG_PM_CAPABILITY 0x48
6203 #define PCICFG_PM_CAPABILITY_VERSION (0x3<<16)
6204 #define PCICFG_PM_CAPABILITY_CLOCK (1<<19)
6205 #define PCICFG_PM_CAPABILITY_RESERVED (1<<20)
6206 #define PCICFG_PM_CAPABILITY_DSI (1<<21)
6207 #define PCICFG_PM_CAPABILITY_AUX_CURRENT (0x7<<22)
6208 #define PCICFG_PM_CAPABILITY_D1_SUPPORT (1<<25)
6209 #define PCICFG_PM_CAPABILITY_D2_SUPPORT (1<<26)
6210 #define PCICFG_PM_CAPABILITY_PME_IN_D0 (1<<27)
6211 #define PCICFG_PM_CAPABILITY_PME_IN_D1 (1<<28)
6212 #define PCICFG_PM_CAPABILITY_PME_IN_D2 (1<<29)
6213 #define PCICFG_PM_CAPABILITY_PME_IN_D3_HOT (1<<30)
6214 #define PCICFG_PM_CAPABILITY_PME_IN_D3_COLD (1<<31)
6215 #define PCICFG_PM_CSR_OFFSET 0x4c
6216 #define PCICFG_PM_CSR_STATE (0x3<<0)
6217 #define PCICFG_PM_CSR_PME_ENABLE (1<<8)
6218 #define PCICFG_PM_CSR_PME_STATUS (1<<15)
6219 #define PCICFG_MSI_CAP_ID_OFFSET 0x58
6220 #define PCICFG_MSI_CONTROL_ENABLE (0x1<<16)
6221 #define PCICFG_MSI_CONTROL_MCAP (0x7<<17)
6222 #define PCICFG_MSI_CONTROL_MENA (0x7<<20)
6223 #define PCICFG_MSI_CONTROL_64_BIT_ADDR_CAP (0x1<<23)
6224 #define PCICFG_MSI_CONTROL_MSI_PVMASK_CAPABLE (0x1<<24)
6225 #define PCICFG_GRC_ADDRESS 0x78
6226 #define PCICFG_GRC_DATA 0x80
6227 #define PCICFG_ME_REGISTER 0x98
6228 #define PCICFG_MSIX_CAP_ID_OFFSET 0xa0
6229 #define PCICFG_MSIX_CONTROL_TABLE_SIZE (0x7ff<<16)
6230 #define PCICFG_MSIX_CONTROL_RESERVED (0x7<<27)
6231 #define PCICFG_MSIX_CONTROL_FUNC_MASK (0x1<<30)
6232 #define PCICFG_MSIX_CONTROL_MSIX_ENABLE (0x1<<31)
6233
6234 #define PCICFG_DEVICE_CONTROL 0xb4
6235 #define PCICFG_DEVICE_STATUS 0xb6
6236 #define PCICFG_DEVICE_STATUS_CORR_ERR_DET (1<<0)
6237 #define PCICFG_DEVICE_STATUS_NON_FATAL_ERR_DET (1<<1)
6238 #define PCICFG_DEVICE_STATUS_FATAL_ERR_DET (1<<2)
6239 #define PCICFG_DEVICE_STATUS_UNSUP_REQ_DET (1<<3)
6240 #define PCICFG_DEVICE_STATUS_AUX_PWR_DET (1<<4)
6241 #define PCICFG_DEVICE_STATUS_NO_PEND (1<<5)
6242 #define PCICFG_LINK_CONTROL 0xbc
6243
6244
6245 #define BAR_USTRORM_INTMEM 0x400000
6246 #define BAR_CSTRORM_INTMEM 0x410000
6247 #define BAR_XSTRORM_INTMEM 0x420000
6248 #define BAR_TSTRORM_INTMEM 0x430000
6249
6250 /* for accessing the IGU in case of status block ACK */
6251 #define BAR_IGU_INTMEM 0x440000
6252
6253 #define BAR_DOORBELL_OFFSET 0x800000
6254
6255 #define BAR_ME_REGISTER 0x450000
6256
6257 /* config_2 offset */
6258 #define GRC_CONFIG_2_SIZE_REG 0x408
6259 #define PCI_CONFIG_2_BAR1_SIZE (0xfL<<0)
6260 #define PCI_CONFIG_2_BAR1_SIZE_DISABLED (0L<<0)
6261 #define PCI_CONFIG_2_BAR1_SIZE_64K (1L<<0)
6262 #define PCI_CONFIG_2_BAR1_SIZE_128K (2L<<0)
6263 #define PCI_CONFIG_2_BAR1_SIZE_256K (3L<<0)
6264 #define PCI_CONFIG_2_BAR1_SIZE_512K (4L<<0)
6265 #define PCI_CONFIG_2_BAR1_SIZE_1M (5L<<0)
6266 #define PCI_CONFIG_2_BAR1_SIZE_2M (6L<<0)
6267 #define PCI_CONFIG_2_BAR1_SIZE_4M (7L<<0)
6268 #define PCI_CONFIG_2_BAR1_SIZE_8M (8L<<0)
6269 #define PCI_CONFIG_2_BAR1_SIZE_16M (9L<<0)
6270 #define PCI_CONFIG_2_BAR1_SIZE_32M (10L<<0)
6271 #define PCI_CONFIG_2_BAR1_SIZE_64M (11L<<0)
6272 #define PCI_CONFIG_2_BAR1_SIZE_128M (12L<<0)
6273 #define PCI_CONFIG_2_BAR1_SIZE_256M (13L<<0)
6274 #define PCI_CONFIG_2_BAR1_SIZE_512M (14L<<0)
6275 #define PCI_CONFIG_2_BAR1_SIZE_1G (15L<<0)
6276 #define PCI_CONFIG_2_BAR1_64ENA (1L<<4)
6277 #define PCI_CONFIG_2_EXP_ROM_RETRY (1L<<5)
6278 #define PCI_CONFIG_2_CFG_CYCLE_RETRY (1L<<6)
6279 #define PCI_CONFIG_2_FIRST_CFG_DONE (1L<<7)
6280 #define PCI_CONFIG_2_EXP_ROM_SIZE (0xffL<<8)
6281 #define PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED (0L<<8)
6282 #define PCI_CONFIG_2_EXP_ROM_SIZE_2K (1L<<8)
6283 #define PCI_CONFIG_2_EXP_ROM_SIZE_4K (2L<<8)
6284 #define PCI_CONFIG_2_EXP_ROM_SIZE_8K (3L<<8)
6285 #define PCI_CONFIG_2_EXP_ROM_SIZE_16K (4L<<8)
6286 #define PCI_CONFIG_2_EXP_ROM_SIZE_32K (5L<<8)
6287 #define PCI_CONFIG_2_EXP_ROM_SIZE_64K (6L<<8)
6288 #define PCI_CONFIG_2_EXP_ROM_SIZE_128K (7L<<8)
6289 #define PCI_CONFIG_2_EXP_ROM_SIZE_256K (8L<<8)
6290 #define PCI_CONFIG_2_EXP_ROM_SIZE_512K (9L<<8)
6291 #define PCI_CONFIG_2_EXP_ROM_SIZE_1M (10L<<8)
6292 #define PCI_CONFIG_2_EXP_ROM_SIZE_2M (11L<<8)
6293 #define PCI_CONFIG_2_EXP_ROM_SIZE_4M (12L<<8)
6294 #define PCI_CONFIG_2_EXP_ROM_SIZE_8M (13L<<8)
6295 #define PCI_CONFIG_2_EXP_ROM_SIZE_16M (14L<<8)
6296 #define PCI_CONFIG_2_EXP_ROM_SIZE_32M (15L<<8)
6297 #define PCI_CONFIG_2_BAR_PREFETCH (1L<<16)
6298 #define PCI_CONFIG_2_RESERVED0 (0x7fffL<<17)
6299
6300 /* config_3 offset */
6301 #define GRC_CONFIG_3_SIZE_REG 0x40c
6302 #define PCI_CONFIG_3_STICKY_BYTE (0xffL<<0)
6303 #define PCI_CONFIG_3_FORCE_PME (1L<<24)
6304 #define PCI_CONFIG_3_PME_STATUS (1L<<25)
6305 #define PCI_CONFIG_3_PME_ENABLE (1L<<26)
6306 #define PCI_CONFIG_3_PM_STATE (0x3L<<27)
6307 #define PCI_CONFIG_3_VAUX_PRESET (1L<<30)
6308 #define PCI_CONFIG_3_PCI_POWER (1L<<31)
6309
6310 #define GRC_BAR2_CONFIG 0x4e0
6311 #define PCI_CONFIG_2_BAR2_SIZE (0xfL<<0)
6312 #define PCI_CONFIG_2_BAR2_SIZE_DISABLED (0L<<0)
6313 #define PCI_CONFIG_2_BAR2_SIZE_64K (1L<<0)
6314 #define PCI_CONFIG_2_BAR2_SIZE_128K (2L<<0)
6315 #define PCI_CONFIG_2_BAR2_SIZE_256K (3L<<0)
6316 #define PCI_CONFIG_2_BAR2_SIZE_512K (4L<<0)
6317 #define PCI_CONFIG_2_BAR2_SIZE_1M (5L<<0)
6318 #define PCI_CONFIG_2_BAR2_SIZE_2M (6L<<0)
6319 #define PCI_CONFIG_2_BAR2_SIZE_4M (7L<<0)
6320 #define PCI_CONFIG_2_BAR2_SIZE_8M (8L<<0)
6321 #define PCI_CONFIG_2_BAR2_SIZE_16M (9L<<0)
6322 #define PCI_CONFIG_2_BAR2_SIZE_32M (10L<<0)
6323 #define PCI_CONFIG_2_BAR2_SIZE_64M (11L<<0)
6324 #define PCI_CONFIG_2_BAR2_SIZE_128M (12L<<0)
6325 #define PCI_CONFIG_2_BAR2_SIZE_256M (13L<<0)
6326 #define PCI_CONFIG_2_BAR2_SIZE_512M (14L<<0)
6327 #define PCI_CONFIG_2_BAR2_SIZE_1G (15L<<0)
6328 #define PCI_CONFIG_2_BAR2_64ENA (1L<<4)
6329
6330 #define PCI_PM_DATA_A 0x410
6331 #define PCI_PM_DATA_B 0x414
6332 #define PCI_ID_VAL1 0x434
6333 #define PCI_ID_VAL2 0x438
6334 #define GRC_CONFIG_REG_PF_INIT_VF 0x624
6335 #define GRC_CR_PF_INIT_VF_PF_FIRST_VF_NUM_MASK 0xf
6336 /* First VF_NUM for PF is encoded in this register.
6337 * The number of VFs assigned to a PF is assumed to be a multiple of 8.
6338 * Software should program these bits based on Total Number of VFs \
6339 * programmed for each PF.
6340 * Since registers from 0x000-0x7ff are split across functions, each PF will
6341 * have the same location for the same 4 bits
6342 */
6343
6344 #define PXPCS_TL_CONTROL_5 0x814
6345 #define PXPCS_TL_CONTROL_5_UNKNOWNTYPE_ERR_ATTN (1 << 29) /*WC*/
6346 #define PXPCS_TL_CONTROL_5_BOUNDARY4K_ERR_ATTN (1 << 28) /*WC*/
6347 #define PXPCS_TL_CONTROL_5_MRRS_ERR_ATTN (1 << 27) /*WC*/
6348 #define PXPCS_TL_CONTROL_5_MPS_ERR_ATTN (1 << 26) /*WC*/
6349 #define PXPCS_TL_CONTROL_5_TTX_BRIDGE_FORWARD_ERR (1 << 25) /*WC*/
6350 #define PXPCS_TL_CONTROL_5_TTX_TXINTF_OVERFLOW (1 << 24) /*WC*/
6351 #define PXPCS_TL_CONTROL_5_PHY_ERR_ATTN (1 << 23) /*RO*/
6352 #define PXPCS_TL_CONTROL_5_DL_ERR_ATTN (1 << 22) /*RO*/
6353 #define PXPCS_TL_CONTROL_5_TTX_ERR_NP_TAG_IN_USE (1 << 21) /*WC*/
6354 #define PXPCS_TL_CONTROL_5_TRX_ERR_UNEXP_RTAG (1 << 20) /*WC*/
6355 #define PXPCS_TL_CONTROL_5_PRI_SIG_TARGET_ABORT1 (1 << 19) /*WC*/
6356 #define PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 (1 << 18) /*WC*/
6357 #define PXPCS_TL_CONTROL_5_ERR_ECRC1 (1 << 17) /*WC*/
6358 #define PXPCS_TL_CONTROL_5_ERR_MALF_TLP1 (1 << 16) /*WC*/
6359 #define PXPCS_TL_CONTROL_5_ERR_RX_OFLOW1 (1 << 15) /*WC*/
6360 #define PXPCS_TL_CONTROL_5_ERR_UNEXP_CPL1 (1 << 14) /*WC*/
6361 #define PXPCS_TL_CONTROL_5_ERR_MASTER_ABRT1 (1 << 13) /*WC*/
6362 #define PXPCS_TL_CONTROL_5_ERR_CPL_TIMEOUT1 (1 << 12) /*WC*/
6363 #define PXPCS_TL_CONTROL_5_ERR_FC_PRTL1 (1 << 11) /*WC*/
6364 #define PXPCS_TL_CONTROL_5_ERR_PSND_TLP1 (1 << 10) /*WC*/
6365 #define PXPCS_TL_CONTROL_5_PRI_SIG_TARGET_ABORT (1 << 9) /*WC*/
6366 #define PXPCS_TL_CONTROL_5_ERR_UNSPPORT (1 << 8) /*WC*/
6367 #define PXPCS_TL_CONTROL_5_ERR_ECRC (1 << 7) /*WC*/
6368 #define PXPCS_TL_CONTROL_5_ERR_MALF_TLP (1 << 6) /*WC*/
6369 #define PXPCS_TL_CONTROL_5_ERR_RX_OFLOW (1 << 5) /*WC*/
6370 #define PXPCS_TL_CONTROL_5_ERR_UNEXP_CPL (1 << 4) /*WC*/
6371 #define PXPCS_TL_CONTROL_5_ERR_MASTER_ABRT (1 << 3) /*WC*/
6372 #define PXPCS_TL_CONTROL_5_ERR_CPL_TIMEOUT (1 << 2) /*WC*/
6373 #define PXPCS_TL_CONTROL_5_ERR_FC_PRTL (1 << 1) /*WC*/
6374 #define PXPCS_TL_CONTROL_5_ERR_PSND_TLP (1 << 0) /*WC*/
6375
6376
6377 #define PXPCS_TL_FUNC345_STAT 0x854
6378 #define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT4 (1 << 29) /* WC */
6379 #define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4\
6380 (1 << 28) /* Unsupported Request Error Status in function4, if \
6381 set, generate pcie_err_attn output when this error is seen. WC */
6382 #define PXPCS_TL_FUNC345_STAT_ERR_ECRC4\
6383 (1 << 27) /* ECRC Error TLP Status Status in function 4, if set, \
6384 generate pcie_err_attn output when this error is seen.. WC */
6385 #define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP4\
6386 (1 << 26) /* Malformed TLP Status Status in function 4, if set, \
6387 generate pcie_err_attn output when this error is seen.. WC */
6388 #define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW4\
6389 (1 << 25) /* Receiver Overflow Status Status in function 4, if \
6390 set, generate pcie_err_attn output when this error is seen.. WC \
6391 */
6392 #define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL4\
6393 (1 << 24) /* Unexpected Completion Status Status in function 4, \
6394 if set, generate pcie_err_attn output when this error is seen. WC \
6395 */
6396 #define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT4\
6397 (1 << 23) /* Receive UR Statusin function 4. If set, generate \
6398 pcie_err_attn output when this error is seen. WC */
6399 #define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT4\
6400 (1 << 22) /* Completer Timeout Status Status in function 4, if \
6401 set, generate pcie_err_attn output when this error is seen. WC */
6402 #define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL4\
6403 (1 << 21) /* Flow Control Protocol Error Status Status in \
6404 function 4, if set, generate pcie_err_attn output when this error \
6405 is seen. WC */
6406 #define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP4\
6407 (1 << 20) /* Poisoned Error Status Status in function 4, if set, \
6408 generate pcie_err_attn output when this error is seen.. WC */
6409 #define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT3 (1 << 19) /* WC */
6410 #define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3\
6411 (1 << 18) /* Unsupported Request Error Status in function3, if \
6412 set, generate pcie_err_attn output when this error is seen. WC */
6413 #define PXPCS_TL_FUNC345_STAT_ERR_ECRC3\
6414 (1 << 17) /* ECRC Error TLP Status Status in function 3, if set, \
6415 generate pcie_err_attn output when this error is seen.. WC */
6416 #define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP3\
6417 (1 << 16) /* Malformed TLP Status Status in function 3, if set, \
6418 generate pcie_err_attn output when this error is seen.. WC */
6419 #define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW3\
6420 (1 << 15) /* Receiver Overflow Status Status in function 3, if \
6421 set, generate pcie_err_attn output when this error is seen.. WC \
6422 */
6423 #define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL3\
6424 (1 << 14) /* Unexpected Completion Status Status in function 3, \
6425 if set, generate pcie_err_attn output when this error is seen. WC \
6426 */
6427 #define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT3\
6428 (1 << 13) /* Receive UR Statusin function 3. If set, generate \
6429 pcie_err_attn output when this error is seen. WC */
6430 #define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT3\
6431 (1 << 12) /* Completer Timeout Status Status in function 3, if \
6432 set, generate pcie_err_attn output when this error is seen. WC */
6433 #define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL3\
6434 (1 << 11) /* Flow Control Protocol Error Status Status in \
6435 function 3, if set, generate pcie_err_attn output when this error \
6436 is seen. WC */
6437 #define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP3\
6438 (1 << 10) /* Poisoned Error Status Status in function 3, if set, \
6439 generate pcie_err_attn output when this error is seen.. WC */
6440 #define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT2 (1 << 9) /* WC */
6441 #define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2\
6442 (1 << 8) /* Unsupported Request Error Status for Function 2, if \
6443 set, generate pcie_err_attn output when this error is seen. WC */
6444 #define PXPCS_TL_FUNC345_STAT_ERR_ECRC2\
6445 (1 << 7) /* ECRC Error TLP Status Status for Function 2, if set, \
6446 generate pcie_err_attn output when this error is seen.. WC */
6447 #define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP2\
6448 (1 << 6) /* Malformed TLP Status Status for Function 2, if set, \
6449 generate pcie_err_attn output when this error is seen.. WC */
6450 #define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW2\
6451 (1 << 5) /* Receiver Overflow Status Status for Function 2, if \
6452 set, generate pcie_err_attn output when this error is seen.. WC \
6453 */
6454 #define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL2\
6455 (1 << 4) /* Unexpected Completion Status Status for Function 2, \
6456 if set, generate pcie_err_attn output when this error is seen. WC \
6457 */
6458 #define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT2\
6459 (1 << 3) /* Receive UR Statusfor Function 2. If set, generate \
6460 pcie_err_attn output when this error is seen. WC */
6461 #define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT2\
6462 (1 << 2) /* Completer Timeout Status Status for Function 2, if \
6463 set, generate pcie_err_attn output when this error is seen. WC */
6464 #define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL2\
6465 (1 << 1) /* Flow Control Protocol Error Status Status for \
6466 Function 2, if set, generate pcie_err_attn output when this error \
6467 is seen. WC */
6468 #define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP2\
6469 (1 << 0) /* Poisoned Error Status Status for Function 2, if set, \
6470 generate pcie_err_attn output when this error is seen.. WC */
6471
6472
6473 #define PXPCS_TL_FUNC678_STAT 0x85C
6474 #define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT7 (1 << 29) /* WC */
6475 #define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7\
6476 (1 << 28) /* Unsupported Request Error Status in function7, if \
6477 set, generate pcie_err_attn output when this error is seen. WC */
6478 #define PXPCS_TL_FUNC678_STAT_ERR_ECRC7\
6479 (1 << 27) /* ECRC Error TLP Status Status in function 7, if set, \
6480 generate pcie_err_attn output when this error is seen.. WC */
6481 #define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP7\
6482 (1 << 26) /* Malformed TLP Status Status in function 7, if set, \
6483 generate pcie_err_attn output when this error is seen.. WC */
6484 #define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW7\
6485 (1 << 25) /* Receiver Overflow Status Status in function 7, if \
6486 set, generate pcie_err_attn output when this error is seen.. WC \
6487 */
6488 #define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL7\
6489 (1 << 24) /* Unexpected Completion Status Status in function 7, \
6490 if set, generate pcie_err_attn output when this error is seen. WC \
6491 */
6492 #define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT7\
6493 (1 << 23) /* Receive UR Statusin function 7. If set, generate \
6494 pcie_err_attn output when this error is seen. WC */
6495 #define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT7\
6496 (1 << 22) /* Completer Timeout Status Status in function 7, if \
6497 set, generate pcie_err_attn output when this error is seen. WC */
6498 #define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL7\
6499 (1 << 21) /* Flow Control Protocol Error Status Status in \
6500 function 7, if set, generate pcie_err_attn output when this error \
6501 is seen. WC */
6502 #define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP7\
6503 (1 << 20) /* Poisoned Error Status Status in function 7, if set, \
6504 generate pcie_err_attn output when this error is seen.. WC */
6505 #define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT6 (1 << 19) /* WC */
6506 #define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6\
6507 (1 << 18) /* Unsupported Request Error Status in function6, if \
6508 set, generate pcie_err_attn output when this error is seen. WC */
6509 #define PXPCS_TL_FUNC678_STAT_ERR_ECRC6\
6510 (1 << 17) /* ECRC Error TLP Status Status in function 6, if set, \
6511 generate pcie_err_attn output when this error is seen.. WC */
6512 #define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP6\
6513 (1 << 16) /* Malformed TLP Status Status in function 6, if set, \
6514 generate pcie_err_attn output when this error is seen.. WC */
6515 #define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW6\
6516 (1 << 15) /* Receiver Overflow Status Status in function 6, if \
6517 set, generate pcie_err_attn output when this error is seen.. WC \
6518 */
6519 #define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL6\
6520 (1 << 14) /* Unexpected Completion Status Status in function 6, \
6521 if set, generate pcie_err_attn output when this error is seen. WC \
6522 */
6523 #define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT6\
6524 (1 << 13) /* Receive UR Statusin function 6. If set, generate \
6525 pcie_err_attn output when this error is seen. WC */
6526 #define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT6\
6527 (1 << 12) /* Completer Timeout Status Status in function 6, if \
6528 set, generate pcie_err_attn output when this error is seen. WC */
6529 #define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL6\
6530 (1 << 11) /* Flow Control Protocol Error Status Status in \
6531 function 6, if set, generate pcie_err_attn output when this error \
6532 is seen. WC */
6533 #define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP6\
6534 (1 << 10) /* Poisoned Error Status Status in function 6, if set, \
6535 generate pcie_err_attn output when this error is seen.. WC */
6536 #define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT5 (1 << 9) /* WC */
6537 #define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5\
6538 (1 << 8) /* Unsupported Request Error Status for Function 5, if \
6539 set, generate pcie_err_attn output when this error is seen. WC */
6540 #define PXPCS_TL_FUNC678_STAT_ERR_ECRC5\
6541 (1 << 7) /* ECRC Error TLP Status Status for Function 5, if set, \
6542 generate pcie_err_attn output when this error is seen.. WC */
6543 #define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP5\
6544 (1 << 6) /* Malformed TLP Status Status for Function 5, if set, \
6545 generate pcie_err_attn output when this error is seen.. WC */
6546 #define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW5\
6547 (1 << 5) /* Receiver Overflow Status Status for Function 5, if \
6548 set, generate pcie_err_attn output when this error is seen.. WC \
6549 */
6550 #define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL5\
6551 (1 << 4) /* Unexpected Completion Status Status for Function 5, \
6552 if set, generate pcie_err_attn output when this error is seen. WC \
6553 */
6554 #define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT5\
6555 (1 << 3) /* Receive UR Statusfor Function 5. If set, generate \
6556 pcie_err_attn output when this error is seen. WC */
6557 #define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT5\
6558 (1 << 2) /* Completer Timeout Status Status for Function 5, if \
6559 set, generate pcie_err_attn output when this error is seen. WC */
6560 #define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL5\
6561 (1 << 1) /* Flow Control Protocol Error Status Status for \
6562 Function 5, if set, generate pcie_err_attn output when this error \
6563 is seen. WC */
6564 #define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP5\
6565 (1 << 0) /* Poisoned Error Status Status for Function 5, if set, \
6566 generate pcie_err_attn output when this error is seen.. WC */
6567
6568
6569 #define BAR_USTRORM_INTMEM 0x400000
6570 #define BAR_CSTRORM_INTMEM 0x410000
6571 #define BAR_XSTRORM_INTMEM 0x420000
6572 #define BAR_TSTRORM_INTMEM 0x430000
6573
6574 /* for accessing the IGU in case of status block ACK */
6575 #define BAR_IGU_INTMEM 0x440000
6576
6577 #define BAR_DOORBELL_OFFSET 0x800000
6578
6579 #define BAR_ME_REGISTER 0x450000
6580 #define ME_REG_PF_NUM_SHIFT 0
6581 #define ME_REG_PF_NUM\
6582 (7L<<ME_REG_PF_NUM_SHIFT) /* Relative PF Num */
6583 #define ME_REG_VF_VALID (1<<8)
6584 #define ME_REG_VF_NUM_SHIFT 9
6585 #define ME_REG_VF_NUM_MASK (0x3f<<ME_REG_VF_NUM_SHIFT)
6586 #define ME_REG_VF_ERR (0x1<<3)
6587 #define ME_REG_ABS_PF_NUM_SHIFT 16
6588 #define ME_REG_ABS_PF_NUM\
6589 (7L<<ME_REG_ABS_PF_NUM_SHIFT) /* Absolute PF Num */
6590
6591
6592 #define PXP_VF_ADDR_IGU_START 0
6593 #define PXP_VF_ADDR_IGU_SIZE 0x3000
6594 #define PXP_VF_ADDR_IGU_END\
6595 ((PXP_VF_ADDR_IGU_START) + (PXP_VF_ADDR_IGU_SIZE) - 1)
6596
6597 #define PXP_VF_ADDR_USDM_QUEUES_START 0x3000
6598 #define PXP_VF_ADDR_USDM_QUEUES_SIZE\
6599 (PXP_VF_ADRR_NUM_QUEUES * PXP_ADDR_QUEUE_SIZE)
6600 #define PXP_VF_ADDR_USDM_QUEUES_END\
6601 ((PXP_VF_ADDR_USDM_QUEUES_START) + (PXP_VF_ADDR_USDM_QUEUES_SIZE) - 1)
6602
6603 #define PXP_VF_ADDR_CSDM_GLOBAL_START 0x7600
6604 #define PXP_VF_ADDR_CSDM_GLOBAL_SIZE (PXP_ADDR_REG_SIZE)
6605 #define PXP_VF_ADDR_CSDM_GLOBAL_END\
6606 ((PXP_VF_ADDR_CSDM_GLOBAL_START) + (PXP_VF_ADDR_CSDM_GLOBAL_SIZE) - 1)
6607
6608 #define PXP_VF_ADDR_DB_START 0x7c00
6609 #define PXP_VF_ADDR_DB_SIZE 0x200
6610 #define PXP_VF_ADDR_DB_END\
6611 ((PXP_VF_ADDR_DB_START) + (PXP_VF_ADDR_DB_SIZE) - 1)
6612
6613 #define MDIO_REG_BANK_CL73_IEEEB0 0x0
6614 #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL 0x0
6615 #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN 0x0200
6616 #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN 0x1000
6617 #define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_MAIN_RST 0x8000
6618
6619 #define MDIO_REG_BANK_CL73_IEEEB1 0x10
6620 #define MDIO_CL73_IEEEB1_AN_ADV1 0x00
6621 #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE 0x0400
6622 #define MDIO_CL73_IEEEB1_AN_ADV1_ASYMMETRIC 0x0800
6623 #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH 0x0C00
6624 #define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK 0x0C00
6625 #define MDIO_CL73_IEEEB1_AN_ADV2 0x01
6626 #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M 0x0000
6627 #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX 0x0020
6628 #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 0x0040
6629 #define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR 0x0080
6630 #define MDIO_CL73_IEEEB1_AN_LP_ADV1 0x03
6631 #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE 0x0400
6632 #define MDIO_CL73_IEEEB1_AN_LP_ADV1_ASYMMETRIC 0x0800
6633 #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_BOTH 0x0C00
6634 #define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK 0x0C00
6635 #define MDIO_CL73_IEEEB1_AN_LP_ADV2 0x04
6636
6637 #define MDIO_REG_BANK_RX0 0x80b0
6638 #define MDIO_RX0_RX_STATUS 0x10
6639 #define MDIO_RX0_RX_STATUS_SIGDET 0x8000
6640 #define MDIO_RX0_RX_STATUS_RX_SEQ_DONE 0x1000
6641 #define MDIO_RX0_RX_EQ_BOOST 0x1c
6642 #define MDIO_RX0_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6643 #define MDIO_RX0_RX_EQ_BOOST_OFFSET_CTRL 0x10
6644
6645 #define MDIO_REG_BANK_RX1 0x80c0
6646 #define MDIO_RX1_RX_EQ_BOOST 0x1c
6647 #define MDIO_RX1_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6648 #define MDIO_RX1_RX_EQ_BOOST_OFFSET_CTRL 0x10
6649
6650 #define MDIO_REG_BANK_RX2 0x80d0
6651 #define MDIO_RX2_RX_EQ_BOOST 0x1c
6652 #define MDIO_RX2_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6653 #define MDIO_RX2_RX_EQ_BOOST_OFFSET_CTRL 0x10
6654
6655 #define MDIO_REG_BANK_RX3 0x80e0
6656 #define MDIO_RX3_RX_EQ_BOOST 0x1c
6657 #define MDIO_RX3_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6658 #define MDIO_RX3_RX_EQ_BOOST_OFFSET_CTRL 0x10
6659
6660 #define MDIO_REG_BANK_RX_ALL 0x80f0
6661 #define MDIO_RX_ALL_RX_EQ_BOOST 0x1c
6662 #define MDIO_RX_ALL_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6663 #define MDIO_RX_ALL_RX_EQ_BOOST_OFFSET_CTRL 0x10
6664
6665 #define MDIO_REG_BANK_TX0 0x8060
6666 #define MDIO_TX0_TX_DRIVER 0x17
6667 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
6668 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
6669 #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
6670 #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
6671 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
6672 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
6673 #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
6674 #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
6675 #define MDIO_TX0_TX_DRIVER_ICBUF1T 1
6676
6677 #define MDIO_REG_BANK_TX1 0x8070
6678 #define MDIO_TX1_TX_DRIVER 0x17
6679 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
6680 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
6681 #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
6682 #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
6683 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
6684 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
6685 #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
6686 #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
6687 #define MDIO_TX0_TX_DRIVER_ICBUF1T 1
6688
6689 #define MDIO_REG_BANK_TX2 0x8080
6690 #define MDIO_TX2_TX_DRIVER 0x17
6691 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
6692 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
6693 #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
6694 #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
6695 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
6696 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
6697 #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
6698 #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
6699 #define MDIO_TX0_TX_DRIVER_ICBUF1T 1
6700
6701 #define MDIO_REG_BANK_TX3 0x8090
6702 #define MDIO_TX3_TX_DRIVER 0x17
6703 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
6704 #define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
6705 #define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
6706 #define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
6707 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
6708 #define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
6709 #define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
6710 #define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
6711 #define MDIO_TX0_TX_DRIVER_ICBUF1T 1
6712
6713 #define MDIO_REG_BANK_XGXS_BLOCK0 0x8000
6714 #define MDIO_BLOCK0_XGXS_CONTROL 0x10
6715
6716 #define MDIO_REG_BANK_XGXS_BLOCK1 0x8010
6717 #define MDIO_BLOCK1_LANE_CTRL0 0x15
6718 #define MDIO_BLOCK1_LANE_CTRL1 0x16
6719 #define MDIO_BLOCK1_LANE_CTRL2 0x17
6720 #define MDIO_BLOCK1_LANE_PRBS 0x19
6721
6722 #define MDIO_REG_BANK_XGXS_BLOCK2 0x8100
6723 #define MDIO_XGXS_BLOCK2_RX_LN_SWAP 0x10
6724 #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE 0x8000
6725 #define MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE 0x4000
6726 #define MDIO_XGXS_BLOCK2_TX_LN_SWAP 0x11
6727 #define MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE 0x8000
6728 #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G 0x14
6729 #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS 0x0001
6730 #define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS 0x0010
6731 #define MDIO_XGXS_BLOCK2_TEST_MODE_LANE 0x15
6732
6733 #define MDIO_REG_BANK_GP_STATUS 0x8120
6734 #define MDIO_GP_STATUS_TOP_AN_STATUS1 0x1B
6735 #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE 0x0001
6736 #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE 0x0002
6737 #define MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS 0x0004
6738 #define MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS 0x0008
6739 #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE 0x0010
6740 #define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_LP_NP_BAM_ABLE 0x0020
6741 #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE 0x0040
6742 #define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE 0x0080
6743 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK 0x3f00
6744 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M 0x0000
6745 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M 0x0100
6746 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G 0x0200
6747 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G 0x0300
6748 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G 0x0400
6749 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G 0x0500
6750 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG 0x0600
6751 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4 0x0700
6752 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG 0x0800
6753 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G 0x0900
6754 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G 0x0A00
6755 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G 0x0B00
6756 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G 0x0C00
6757 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX 0x0D00
6758 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4 0x0E00
6759 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR 0x0F00
6760 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI 0x1B00
6761 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS 0x1E00
6762 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI 0x1F00
6763 #define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_KR2 0x3900
6764
6765
6766 #define MDIO_REG_BANK_10G_PARALLEL_DETECT 0x8130
6767 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS 0x10
6768 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK 0x8000
6769 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL 0x11
6770 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN 0x1
6771 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK 0x13
6772 #define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT (0xb71<<1)
6773
6774 #define MDIO_REG_BANK_SERDES_DIGITAL 0x8300
6775 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1 0x10
6776 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE 0x0001
6777 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_TBI_IF 0x0002
6778 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN 0x0004
6779 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT 0x0008
6780 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET 0x0010
6781 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE 0x0020
6782 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2 0x11
6783 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN 0x0001
6784 #define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_AN_FST_TMR 0x0040
6785 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1 0x14
6786 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SGMII 0x0001
6787 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_LINK 0x0002
6788 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_DUPLEX 0x0004
6789 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_MASK 0x0018
6790 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_SHIFT 3
6791 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_2_5G 0x0018
6792 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_1G 0x0010
6793 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_100M 0x0008
6794 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_10M 0x0000
6795 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2 0x15
6796 #define MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED 0x0002
6797 #define MDIO_SERDES_DIGITAL_MISC1 0x18
6798 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_MASK 0xE000
6799 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_25M 0x0000
6800 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_100M 0x2000
6801 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_125M 0x4000
6802 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M 0x6000
6803 #define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_187_5M 0x8000
6804 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL 0x0010
6805 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK 0x000f
6806 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_2_5G 0x0000
6807 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_5G 0x0001
6808 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_6G 0x0002
6809 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_HIG 0x0003
6810 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4 0x0004
6811 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12G 0x0005
6812 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12_5G 0x0006
6813 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G 0x0007
6814 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_15G 0x0008
6815 #define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_16G 0x0009
6816
6817 #define MDIO_REG_BANK_OVER_1G 0x8320
6818 #define MDIO_OVER_1G_DIGCTL_3_4 0x14
6819 #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_MASK 0xffe0
6820 #define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_SHIFT 5
6821 #define MDIO_OVER_1G_UP1 0x19
6822 #define MDIO_OVER_1G_UP1_2_5G 0x0001
6823 #define MDIO_OVER_1G_UP1_5G 0x0002
6824 #define MDIO_OVER_1G_UP1_6G 0x0004
6825 #define MDIO_OVER_1G_UP1_10G 0x0010
6826 #define MDIO_OVER_1G_UP1_10GH 0x0008
6827 #define MDIO_OVER_1G_UP1_12G 0x0020
6828 #define MDIO_OVER_1G_UP1_12_5G 0x0040
6829 #define MDIO_OVER_1G_UP1_13G 0x0080
6830 #define MDIO_OVER_1G_UP1_15G 0x0100
6831 #define MDIO_OVER_1G_UP1_16G 0x0200
6832 #define MDIO_OVER_1G_UP2 0x1A
6833 #define MDIO_OVER_1G_UP2_IPREDRIVER_MASK 0x0007
6834 #define MDIO_OVER_1G_UP2_IDRIVER_MASK 0x0038
6835 #define MDIO_OVER_1G_UP2_PREEMPHASIS_MASK 0x03C0
6836 #define MDIO_OVER_1G_UP3 0x1B
6837 #define MDIO_OVER_1G_UP3_HIGIG2 0x0001
6838 #define MDIO_OVER_1G_LP_UP1 0x1C
6839 #define MDIO_OVER_1G_LP_UP2 0x1D
6840 #define MDIO_OVER_1G_LP_UP2_MR_ADV_OVER_1G_MASK 0x03ff
6841 #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK 0x0780
6842 #define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT 7
6843 #define MDIO_OVER_1G_LP_UP3 0x1E
6844
6845 #define MDIO_REG_BANK_REMOTE_PHY 0x8330
6846 #define MDIO_REMOTE_PHY_MISC_RX_STATUS 0x10
6847 #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG 0x0010
6848 #define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG 0x0600
6849
6850 #define MDIO_REG_BANK_BAM_NEXT_PAGE 0x8350
6851 #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL 0x10
6852 #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE 0x0001
6853 #define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN 0x0002
6854
6855 #define MDIO_REG_BANK_CL73_USERB0 0x8370
6856 #define MDIO_CL73_USERB0_CL73_UCTRL 0x10
6857 #define MDIO_CL73_USERB0_CL73_UCTRL_USTAT1_MUXSEL 0x0002
6858 #define MDIO_CL73_USERB0_CL73_USTAT1 0x11
6859 #define MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK 0x0100
6860 #define MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37 0x0400
6861 #define MDIO_CL73_USERB0_CL73_BAM_CTRL1 0x12
6862 #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN 0x8000
6863 #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN 0x4000
6864 #define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN 0x2000
6865 #define MDIO_CL73_USERB0_CL73_BAM_CTRL3 0x14
6866 #define MDIO_CL73_USERB0_CL73_BAM_CTRL3_USE_CL73_HCD_MR 0x0001
6867
6868 #define MDIO_REG_BANK_AER_BLOCK 0xFFD0
6869 #define MDIO_AER_BLOCK_AER_REG 0x1E
6870
6871 #define MDIO_REG_BANK_COMBO_IEEE0 0xFFE0
6872 #define MDIO_COMBO_IEEE0_MII_CONTROL 0x10
6873 #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK 0x2040
6874 #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_10 0x0000
6875 #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100 0x2000
6876 #define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000 0x0040
6877 #define MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX 0x0100
6878 #define MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN 0x0200
6879 #define MDIO_COMBO_IEEO_MII_CONTROL_AN_EN 0x1000
6880 #define MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK 0x4000
6881 #define MDIO_COMBO_IEEO_MII_CONTROL_RESET 0x8000
6882 #define MDIO_COMBO_IEEE0_MII_STATUS 0x11
6883 #define MDIO_COMBO_IEEE0_MII_STATUS_LINK_PASS 0x0004
6884 #define MDIO_COMBO_IEEE0_MII_STATUS_AUTONEG_COMPLETE 0x0020
6885 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV 0x14
6886 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX 0x0020
6887 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_HALF_DUPLEX 0x0040
6888 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK 0x0180
6889 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE 0x0000
6890 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC 0x0080
6891 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC 0x0100
6892 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH 0x0180
6893 #define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_NEXT_PAGE 0x8000
6894 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1 0x15
6895 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_NEXT_PAGE 0x8000
6896 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_ACK 0x4000
6897 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_MASK 0x0180
6898 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_NONE 0x0000
6899 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_BOTH 0x0180
6900 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_HALF_DUP_CAP 0x0040
6901 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_FULL_DUP_CAP 0x0020
6902 /*WhenthelinkpartnerisinSGMIImode(bit0=1),then
6903 bit15=link,bit12=duplex,bits11:10=speed,bit14=acknowledge.
6904 Theotherbitsarereservedandshouldbezero*/
6905 #define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_SGMII_MODE 0x0001
6906
6907
6908 #define MDIO_PMA_DEVAD 0x1
6909 /*ieee*/
6910 #define MDIO_PMA_REG_CTRL 0x0
6911 #define MDIO_PMA_REG_STATUS 0x1
6912 #define MDIO_PMA_REG_10G_CTRL2 0x7
6913 #define MDIO_PMA_REG_TX_DISABLE 0x0009
6914 #define MDIO_PMA_REG_RX_SD 0xa
6915 /*bcm*/
6916 #define MDIO_PMA_REG_BCM_CTRL 0x0096
6917 #define MDIO_PMA_REG_FEC_CTRL 0x00ab
6918 #define MDIO_PMA_REG_PHY_IDENTIFIER 0xc800
6919 #define MDIO_PMA_REG_DIGITAL_CTRL 0xc808
6920 #define MDIO_PMA_REG_DIGITAL_STATUS 0xc809
6921 #define MDIO_PMA_REG_TX_POWER_DOWN 0xca02
6922 #define MDIO_PMA_REG_CMU_PLL_BYPASS 0xca09
6923 #define MDIO_PMA_REG_MISC_CTRL 0xca0a
6924 #define MDIO_PMA_REG_GEN_CTRL 0xca10
6925 #define MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP 0x0188
6926 #define MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET 0x018a
6927 #define MDIO_PMA_REG_M8051_MSGIN_REG 0xca12
6928 #define MDIO_PMA_REG_M8051_MSGOUT_REG 0xca13
6929 #define MDIO_PMA_REG_ROM_VER1 0xca19
6930 #define MDIO_PMA_REG_ROM_VER2 0xca1a
6931 #define MDIO_PMA_REG_EDC_FFE_MAIN 0xca1b
6932 #define MDIO_PMA_REG_PLL_BANDWIDTH 0xca1d
6933 #define MDIO_PMA_REG_PLL_CTRL 0xca1e
6934 #define MDIO_PMA_REG_MISC_CTRL0 0xca23
6935 #define MDIO_PMA_REG_LRM_MODE 0xca3f
6936 #define MDIO_PMA_REG_CDR_BANDWIDTH 0xca46
6937 #define MDIO_PMA_REG_MISC_CTRL1 0xca85
6938
6939 #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL 0x8000
6940 #define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK 0x000c
6941 #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE 0x0000
6942 #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE 0x0004
6943 #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IN_PROGRESS 0x0008
6944 #define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_FAILED 0x000c
6945 #define MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT 0x8002
6946 #define MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR 0x8003
6947 #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF 0xc820
6948 #define MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK 0xff
6949 #define MDIO_PMA_REG_8726_TX_CTRL1 0xca01
6950 #define MDIO_PMA_REG_8726_TX_CTRL2 0xca05
6951
6952 #define MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR 0x8005
6953 #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF 0x8007
6954 #define MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK 0xff
6955 #define MDIO_PMA_REG_8727_TX_CTRL1 0xca02
6956 #define MDIO_PMA_REG_8727_TX_CTRL2 0xca05
6957 #define MDIO_PMA_REG_8727_PCS_OPT_CTRL 0xc808
6958 #define MDIO_PMA_REG_8727_GPIO_CTRL 0xc80e
6959 #define MDIO_PMA_REG_8727_PCS_GP 0xc842
6960 #define MDIO_PMA_REG_8727_OPT_CFG_REG 0xc8e4
6961
6962 #define MDIO_AN_REG_8727_MISC_CTRL 0x8309
6963
6964 #define MDIO_PMA_REG_8073_CHIP_REV 0xc801
6965 #define MDIO_PMA_REG_8073_SPEED_LINK_STATUS 0xc820
6966 #define MDIO_PMA_REG_8073_XAUI_WA 0xc841
6967 #define MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL 0xcd08
6968
6969 #define MDIO_PMA_REG_7101_RESET 0xc000
6970 #define MDIO_PMA_REG_7107_LED_CNTL 0xc007
6971 #define MDIO_PMA_REG_7107_LINK_LED_CNTL 0xc009
6972 #define MDIO_PMA_REG_7101_VER1 0xc026
6973 #define MDIO_PMA_REG_7101_VER2 0xc027
6974
6975 #define MDIO_PMA_REG_8481_PMD_SIGNAL 0xa811
6976 #define MDIO_PMA_REG_8481_LED1_MASK 0xa82c
6977 #define MDIO_PMA_REG_8481_LED2_MASK 0xa82f
6978 #define MDIO_PMA_REG_8481_LED3_MASK 0xa832
6979 #define MDIO_PMA_REG_8481_LED3_BLINK 0xa834
6980 #define MDIO_PMA_REG_8481_LED5_MASK 0xa838
6981 #define MDIO_PMA_REG_8481_SIGNAL_MASK 0xa835
6982 #define MDIO_PMA_REG_8481_LINK_SIGNAL 0xa83b
6983 #define MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK 0x800
6984 #define MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT 11
6985
6986
6987 #define MDIO_WIS_DEVAD 0x2
6988 /*bcm*/
6989 #define MDIO_WIS_REG_LASI_CNTL 0x9002
6990 #define MDIO_WIS_REG_LASI_STATUS 0x9005
6991
6992 #define MDIO_PCS_DEVAD 0x3
6993 #define MDIO_PCS_REG_STATUS 0x0020
6994 #define MDIO_PCS_REG_LASI_STATUS 0x9005
6995 #define MDIO_PCS_REG_7101_DSP_ACCESS 0xD000
6996 #define MDIO_PCS_REG_7101_SPI_MUX 0xD008
6997 #define MDIO_PCS_REG_7101_SPI_CTRL_ADDR 0xE12A
6998 #define MDIO_PCS_REG_7101_SPI_RESET_BIT (5)
6999 #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR 0xE02A
7000 #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_WRITE_ENABLE_CMD (6)
7001 #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_BULK_ERASE_CMD (0xC7)
7002 #define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_PAGE_PROGRAM_CMD (2)
7003 #define MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR 0xE028
7004
7005
7006 #define MDIO_XS_DEVAD 0x4
7007 #define MDIO_XS_PLL_SEQUENCER 0x8000
7008 #define MDIO_XS_SFX7101_XGXS_TEST1 0xc00a
7009
7010 #define MDIO_XS_8706_REG_BANK_RX0 0x80bc
7011 #define MDIO_XS_8706_REG_BANK_RX1 0x80cc
7012 #define MDIO_XS_8706_REG_BANK_RX2 0x80dc
7013 #define MDIO_XS_8706_REG_BANK_RX3 0x80ec
7014 #define MDIO_XS_8706_REG_BANK_RXA 0x80fc
7015
7016 #define MDIO_XS_REG_8073_RX_CTRL_PCIE 0x80FA
7017
7018 #define MDIO_AN_DEVAD 0x7
7019 /*ieee*/
7020 #define MDIO_AN_REG_CTRL 0x0000
7021 #define MDIO_AN_REG_STATUS 0x0001
7022 #define MDIO_AN_REG_STATUS_AN_COMPLETE 0x0020
7023 #define MDIO_AN_REG_ADV_PAUSE 0x0010
7024 #define MDIO_AN_REG_ADV_PAUSE_PAUSE 0x0400
7025 #define MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC 0x0800
7026 #define MDIO_AN_REG_ADV_PAUSE_BOTH 0x0C00
7027 #define MDIO_AN_REG_ADV_PAUSE_MASK 0x0C00
7028 #define MDIO_AN_REG_ADV 0x0011
7029 #define MDIO_AN_REG_ADV2 0x0012
7030 #define MDIO_AN_REG_LP_AUTO_NEG 0x0013
7031 #define MDIO_AN_REG_LP_AUTO_NEG2 0x0014
7032 #define MDIO_AN_REG_MASTER_STATUS 0x0021
7033 #define MDIO_AN_REG_EEE_ADV 0x003c
7034 #define MDIO_AN_REG_LP_EEE_ADV 0x003d
7035 /*bcm*/
7036 #define MDIO_AN_REG_LINK_STATUS 0x8304
7037 #define MDIO_AN_REG_CL37_CL73 0x8370
7038 #define MDIO_AN_REG_CL37_AN 0xffe0
7039 #define MDIO_AN_REG_CL37_FC_LD 0xffe4
7040 #define MDIO_AN_REG_CL37_FC_LP 0xffe5
7041 #define MDIO_AN_REG_1000T_STATUS 0xffea
7042
7043 #define MDIO_AN_REG_8073_2_5G 0x8329
7044 #define MDIO_AN_REG_8073_BAM 0x8350
7045
7046 #define MDIO_AN_REG_8481_10GBASE_T_AN_CTRL 0x0020
7047 #define MDIO_AN_REG_8481_LEGACY_MII_CTRL 0xffe0
7048 #define MDIO_AN_REG_8481_MII_CTRL_FORCE_1G 0x40
7049 #define MDIO_AN_REG_8481_LEGACY_MII_STATUS 0xffe1
7050 #define MDIO_AN_REG_8481_LEGACY_AN_ADV 0xffe4
7051 #define MDIO_AN_REG_8481_LEGACY_AN_EXPANSION 0xffe6
7052 #define MDIO_AN_REG_8481_1000T_CTRL 0xffe9
7053 #define MDIO_AN_REG_8481_1G_100T_EXT_CTRL 0xfff0
7054 #define MIDO_AN_REG_8481_EXT_CTRL_FORCE_LEDS_OFF 0x0008
7055 #define MDIO_AN_REG_8481_EXPANSION_REG_RD_RW 0xfff5
7056 #define MDIO_AN_REG_8481_EXPANSION_REG_ACCESS 0xfff7
7057 #define MDIO_AN_REG_8481_AUX_CTRL 0xfff8
7058 #define MDIO_AN_REG_8481_LEGACY_SHADOW 0xfffc
7059
7060 /* BCM84823 only */
7061 #define MDIO_CTL_DEVAD 0x1e
7062 #define MDIO_CTL_REG_84823_MEDIA 0x401a
7063 #define MDIO_CTL_REG_84823_MEDIA_MAC_MASK 0x0018
7064 /* These pins configure the BCM84823 interface to MAC after reset. */
7065 #define MDIO_CTL_REG_84823_CTRL_MAC_XFI 0x0008
7066 #define MDIO_CTL_REG_84823_MEDIA_MAC_XAUI_M 0x0010
7067 /* These pins configure the BCM84823 interface to Line after reset. */
7068 #define MDIO_CTL_REG_84823_MEDIA_LINE_MASK 0x0060
7069 #define MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L 0x0020
7070 #define MDIO_CTL_REG_84823_MEDIA_LINE_XFI 0x0040
7071 /* When this pin is active high during reset, 10GBASE-T core is power
7072 * down, When it is active low the 10GBASE-T is power up
7073 */
7074 #define MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN 0x0080
7075 #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK 0x0100
7076 #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER 0x0000
7077 #define MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER 0x0100
7078 #define MDIO_CTL_REG_84823_MEDIA_FIBER_1G 0x1000
7079 #define MDIO_CTL_REG_84823_USER_CTRL_REG 0x4005
7080 #define MDIO_CTL_REG_84823_USER_CTRL_CMS 0x0080
7081 #define MDIO_PMA_REG_84823_CTL_SLOW_CLK_CNT_HIGH 0xa82b
7082 #define MDIO_PMA_REG_84823_BLINK_RATE_VAL_15P9HZ 0x2f
7083 #define MDIO_PMA_REG_84823_CTL_LED_CTL_1 0xa8e3
7084 #define MDIO_PMA_REG_84833_CTL_LED_CTL_1 0xa8ec
7085 #define MDIO_PMA_REG_84823_LED3_STRETCH_EN 0x0080
7086
7087 /* BCM84833 only */
7088 #define MDIO_84833_TOP_CFG_FW_REV 0x400f
7089 #define MDIO_84833_TOP_CFG_FW_EEE 0x10b1
7090 #define MDIO_84833_TOP_CFG_FW_NO_EEE 0x1f81
7091 #define MDIO_84833_TOP_CFG_XGPHY_STRAP1 0x401a
7092 #define MDIO_84833_SUPER_ISOLATE 0x8000
7093 /* These are mailbox register set used by 84833. */
7094 #define MDIO_84833_TOP_CFG_SCRATCH_REG0 0x4005
7095 #define MDIO_84833_TOP_CFG_SCRATCH_REG1 0x4006
7096 #define MDIO_84833_TOP_CFG_SCRATCH_REG2 0x4007
7097 #define MDIO_84833_TOP_CFG_SCRATCH_REG3 0x4008
7098 #define MDIO_84833_TOP_CFG_SCRATCH_REG4 0x4009
7099 #define MDIO_84833_TOP_CFG_SCRATCH_REG26 0x4037
7100 #define MDIO_84833_TOP_CFG_SCRATCH_REG27 0x4038
7101 #define MDIO_84833_TOP_CFG_SCRATCH_REG28 0x4039
7102 #define MDIO_84833_TOP_CFG_SCRATCH_REG29 0x403a
7103 #define MDIO_84833_TOP_CFG_SCRATCH_REG30 0x403b
7104 #define MDIO_84833_TOP_CFG_SCRATCH_REG31 0x403c
7105 #define MDIO_84833_CMD_HDLR_COMMAND MDIO_84833_TOP_CFG_SCRATCH_REG0
7106 #define MDIO_84833_CMD_HDLR_STATUS MDIO_84833_TOP_CFG_SCRATCH_REG26
7107 #define MDIO_84833_CMD_HDLR_DATA1 MDIO_84833_TOP_CFG_SCRATCH_REG27
7108 #define MDIO_84833_CMD_HDLR_DATA2 MDIO_84833_TOP_CFG_SCRATCH_REG28
7109 #define MDIO_84833_CMD_HDLR_DATA3 MDIO_84833_TOP_CFG_SCRATCH_REG29
7110 #define MDIO_84833_CMD_HDLR_DATA4 MDIO_84833_TOP_CFG_SCRATCH_REG30
7111 #define MDIO_84833_CMD_HDLR_DATA5 MDIO_84833_TOP_CFG_SCRATCH_REG31
7112
7113 /* Mailbox command set used by 84833. */
7114 #define PHY84833_CMD_SET_PAIR_SWAP 0x8001
7115 #define PHY84833_CMD_GET_EEE_MODE 0x8008
7116 #define PHY84833_CMD_SET_EEE_MODE 0x8009
7117 /* Mailbox status set used by 84833. */
7118 #define PHY84833_STATUS_CMD_RECEIVED 0x0001
7119 #define PHY84833_STATUS_CMD_IN_PROGRESS 0x0002
7120 #define PHY84833_STATUS_CMD_COMPLETE_PASS 0x0004
7121 #define PHY84833_STATUS_CMD_COMPLETE_ERROR 0x0008
7122 #define PHY84833_STATUS_CMD_OPEN_FOR_CMDS 0x0010
7123 #define PHY84833_STATUS_CMD_SYSTEM_BOOT 0x0020
7124 #define PHY84833_STATUS_CMD_NOT_OPEN_FOR_CMDS 0x0040
7125 #define PHY84833_STATUS_CMD_CLEAR_COMPLETE 0x0080
7126 #define PHY84833_STATUS_CMD_OPEN_OVERRIDE 0xa5a5
7127
7128
7129 /* Warpcore clause 45 addressing */
7130 #define MDIO_WC_DEVAD 0x3
7131 #define MDIO_WC_REG_IEEE0BLK_MIICNTL 0x0
7132 #define MDIO_WC_REG_IEEE0BLK_AUTONEGNP 0x7
7133 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT0 0x10
7134 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1 0x11
7135 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT2 0x12
7136 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_ABILITY 0x4000
7137 #define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_REQ 0x8000
7138 #define MDIO_WC_REG_PCS_STATUS2 0x0021
7139 #define MDIO_WC_REG_PMD_KR_CONTROL 0x0096
7140 #define MDIO_WC_REG_XGXSBLK0_XGXSCONTROL 0x8000
7141 #define MDIO_WC_REG_XGXSBLK0_MISCCONTROL1 0x800e
7142 #define MDIO_WC_REG_XGXSBLK1_DESKEW 0x8010
7143 #define MDIO_WC_REG_XGXSBLK1_LANECTRL0 0x8015
7144 #define MDIO_WC_REG_XGXSBLK1_LANECTRL1 0x8016
7145 #define MDIO_WC_REG_XGXSBLK1_LANECTRL2 0x8017
7146 #define MDIO_WC_REG_TX0_ANA_CTRL0 0x8061
7147 #define MDIO_WC_REG_TX1_ANA_CTRL0 0x8071
7148 #define MDIO_WC_REG_TX2_ANA_CTRL0 0x8081
7149 #define MDIO_WC_REG_TX3_ANA_CTRL0 0x8091
7150 #define MDIO_WC_REG_TX0_TX_DRIVER 0x8067
7151 #define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET 0x04
7152 #define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_MASK 0x00f0
7153 #define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET 0x08
7154 #define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
7155 #define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET 0x0c
7156 #define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_MASK 0x7000
7157 #define MDIO_WC_REG_TX1_TX_DRIVER 0x8077
7158 #define MDIO_WC_REG_TX2_TX_DRIVER 0x8087
7159 #define MDIO_WC_REG_TX3_TX_DRIVER 0x8097
7160 #define MDIO_WC_REG_RX0_ANARXCONTROL1G 0x80b9
7161 #define MDIO_WC_REG_RX2_ANARXCONTROL1G 0x80d9
7162 #define MDIO_WC_REG_RX0_PCI_CTRL 0x80ba
7163 #define MDIO_WC_REG_RX1_PCI_CTRL 0x80ca
7164 #define MDIO_WC_REG_RX2_PCI_CTRL 0x80da
7165 #define MDIO_WC_REG_RX3_PCI_CTRL 0x80ea
7166 #define MDIO_WC_REG_XGXSBLK2_UNICORE_MODE_10G 0x8104
7167 #define MDIO_WC_REG_XGXS_STATUS3 0x8129
7168 #define MDIO_WC_REG_PAR_DET_10G_STATUS 0x8130
7169 #define MDIO_WC_REG_PAR_DET_10G_CTRL 0x8131
7170 #define MDIO_WC_REG_XGXS_X2_CONTROL2 0x8141
7171 #define MDIO_WC_REG_XGXS_X2_CONTROL3 0x8142
7172 #define MDIO_WC_REG_XGXS_RX_LN_SWAP1 0x816B
7173 #define MDIO_WC_REG_XGXS_TX_LN_SWAP1 0x8169
7174 #define MDIO_WC_REG_GP2_STATUS_GP_2_0 0x81d0
7175 #define MDIO_WC_REG_GP2_STATUS_GP_2_1 0x81d1
7176 #define MDIO_WC_REG_GP2_STATUS_GP_2_2 0x81d2
7177 #define MDIO_WC_REG_GP2_STATUS_GP_2_3 0x81d3
7178 #define MDIO_WC_REG_GP2_STATUS_GP_2_4 0x81d4
7179 #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL73_AN_CMPL 0x1000
7180 #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_AN_CMPL 0x0100
7181 #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_LP_AN_CAP 0x0010
7182 #define MDIO_WC_REG_GP2_STATUS_GP_2_4_CL37_AN_CAP 0x1
7183 #define MDIO_WC_REG_UC_INFO_B0_DEAD_TRAP 0x81EE
7184 #define MDIO_WC_REG_UC_INFO_B1_VERSION 0x81F0
7185 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE 0x81F2
7186 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE0_OFFSET 0x0
7187 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT 0x0
7188 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_OPT_LR 0x1
7189 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC 0x2
7190 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_XLAUI 0x3
7191 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_LONG_CH_6G 0x4
7192 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE1_OFFSET 0x4
7193 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE2_OFFSET 0x8
7194 #define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE3_OFFSET 0xc
7195 #define MDIO_WC_REG_UC_INFO_B1_CRC 0x81FE
7196 #define MDIO_WC_REG_DSC_SMC 0x8213
7197 #define MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0 0x821e
7198 #define MDIO_WC_REG_TX_FIR_TAP 0x82e2
7199 #define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET 0x00
7200 #define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_MASK 0x000f
7201 #define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET 0x04
7202 #define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_MASK 0x03f0
7203 #define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET 0x0a
7204 #define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_MASK 0x7c00
7205 #define MDIO_WC_REG_TX_FIR_TAP_ENABLE 0x8000
7206 #define MDIO_WC_REG_CL72_USERB0_CL72_TX_FIR_TAP 0x82e2
7207 #define MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL 0x82e3
7208 #define MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL 0x82e6
7209 #define MDIO_WC_REG_CL72_USERB0_CL72_BR_DEF_CTRL 0x82e7
7210 #define MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL 0x82e8
7211 #define MDIO_WC_REG_CL72_USERB0_CL72_MISC4_CONTROL 0x82ec
7212 #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1 0x8300
7213 #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2 0x8301
7214 #define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3 0x8302
7215 #define MDIO_WC_REG_SERDESDIGITAL_STATUS1000X1 0x8304
7216 #define MDIO_WC_REG_SERDESDIGITAL_MISC1 0x8308
7217 #define MDIO_WC_REG_SERDESDIGITAL_MISC2 0x8309
7218 #define MDIO_WC_REG_DIGITAL3_UP1 0x8329
7219 #define MDIO_WC_REG_DIGITAL3_LP_UP1 0x832c
7220 #define MDIO_WC_REG_DIGITAL4_MISC3 0x833c
7221 #define MDIO_WC_REG_DIGITAL4_MISC5 0x833e
7222 #define MDIO_WC_REG_DIGITAL5_MISC6 0x8345
7223 #define MDIO_WC_REG_DIGITAL5_MISC7 0x8349
7224 #define MDIO_WC_REG_DIGITAL5_LINK_STATUS 0x834d
7225 #define MDIO_WC_REG_DIGITAL5_ACTUAL_SPEED 0x834e
7226 #define MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL 0x8350
7227 #define MDIO_WC_REG_CL49_USERB0_CTRL 0x8368
7228 #define MDIO_WC_REG_CL73_USERB0_CTRL 0x8370
7229 #define MDIO_WC_REG_CL73_USERB0_USTAT 0x8371
7230 #define MDIO_WC_REG_CL73_BAM_CTRL1 0x8372
7231 #define MDIO_WC_REG_CL73_BAM_CTRL2 0x8373
7232 #define MDIO_WC_REG_CL73_BAM_CTRL3 0x8374
7233 #define MDIO_WC_REG_CL73_BAM_CODE_FIELD 0x837b
7234 #define MDIO_WC_REG_EEE_COMBO_CONTROL0 0x8390
7235 #define MDIO_WC_REG_TX66_CONTROL 0x83b0
7236 #define MDIO_WC_REG_RX66_CONTROL 0x83c0
7237 #define MDIO_WC_REG_RX66_SCW0 0x83c2
7238 #define MDIO_WC_REG_RX66_SCW1 0x83c3
7239 #define MDIO_WC_REG_RX66_SCW2 0x83c4
7240 #define MDIO_WC_REG_RX66_SCW3 0x83c5
7241 #define MDIO_WC_REG_RX66_SCW0_MASK 0x83c6
7242 #define MDIO_WC_REG_RX66_SCW1_MASK 0x83c7
7243 #define MDIO_WC_REG_RX66_SCW2_MASK 0x83c8
7244 #define MDIO_WC_REG_RX66_SCW3_MASK 0x83c9
7245 #define MDIO_WC_REG_FX100_CTRL1 0x8400
7246 #define MDIO_WC_REG_FX100_CTRL3 0x8402
7247 #define MDIO_WC_REG_CL82_USERB1_TX_CTRL5 0x8436
7248 #define MDIO_WC_REG_CL82_USERB1_TX_CTRL6 0x8437
7249 #define MDIO_WC_REG_CL82_USERB1_TX_CTRL7 0x8438
7250 #define MDIO_WC_REG_CL82_USERB1_TX_CTRL9 0x8439
7251 #define MDIO_WC_REG_CL82_USERB1_RX_CTRL10 0x843a
7252 #define MDIO_WC_REG_CL82_USERB1_RX_CTRL11 0x843b
7253 #define MDIO_WC_REG_ETA_CL73_OUI1 0x8453
7254 #define MDIO_WC_REG_ETA_CL73_OUI2 0x8454
7255 #define MDIO_WC_REG_ETA_CL73_OUI3 0x8455
7256 #define MDIO_WC_REG_ETA_CL73_LD_BAM_CODE 0x8456
7257 #define MDIO_WC_REG_ETA_CL73_LD_UD_CODE 0x8457
7258 #define MDIO_WC_REG_MICROBLK_CMD 0xffc2
7259 #define MDIO_WC_REG_MICROBLK_DL_STATUS 0xffc5
7260 #define MDIO_WC_REG_MICROBLK_CMD3 0xffcc
7261
7262 #define MDIO_WC_REG_AERBLK_AER 0xffde
7263 #define MDIO_WC_REG_COMBO_IEEE0_MIICTRL 0xffe0
7264 #define MDIO_WC_REG_COMBO_IEEE0_MIIISTAT 0xffe1
7265
7266 #define MDIO_WC0_XGXS_BLK2_LANE_RESET 0x810A
7267 #define MDIO_WC0_XGXS_BLK2_LANE_RESET_RX_BITSHIFT 0
7268 #define MDIO_WC0_XGXS_BLK2_LANE_RESET_TX_BITSHIFT 4
7269
7270 #define MDIO_WC0_XGXS_BLK6_XGXS_X2_CONTROL2 0x8141
7271
7272 #define DIGITAL5_ACTUAL_SPEED_TX_MASK 0x003f
7273
7274 /* 54618se */
7275 #define MDIO_REG_GPHY_PHYID_LSB 0x3
7276 #define MDIO_REG_GPHY_ID_54618SE 0x5cd5
7277 #define MDIO_REG_GPHY_CL45_ADDR_REG 0xd
7278 #define MDIO_REG_GPHY_CL45_DATA_REG 0xe
7279 #define MDIO_REG_GPHY_EEE_RESOLVED 0x803e
7280 #define MDIO_REG_GPHY_EXP_ACCESS_GATE 0x15
7281 #define MDIO_REG_GPHY_EXP_ACCESS 0x17
7282 #define MDIO_REG_GPHY_EXP_ACCESS_TOP 0xd00
7283 #define MDIO_REG_GPHY_EXP_TOP_2K_BUF 0x40
7284 #define MDIO_REG_GPHY_AUX_STATUS 0x19
7285 #define MDIO_REG_INTR_STATUS 0x1a
7286 #define MDIO_REG_INTR_MASK 0x1b
7287 #define MDIO_REG_INTR_MASK_LINK_STATUS (0x1 << 1)
7288 #define MDIO_REG_GPHY_SHADOW 0x1c
7289 #define MDIO_REG_GPHY_SHADOW_LED_SEL1 (0x0d << 10)
7290 #define MDIO_REG_GPHY_SHADOW_LED_SEL2 (0x0e << 10)
7291 #define MDIO_REG_GPHY_SHADOW_WR_ENA (0x1 << 15)
7292 #define MDIO_REG_GPHY_SHADOW_AUTO_DET_MED (0x1e << 10)
7293 #define MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD (0x1 << 8)
7294
7295 #define IGU_FUNC_BASE 0x0400
7296
7297 #define IGU_ADDR_MSIX 0x0000
7298 #define IGU_ADDR_INT_ACK 0x0200
7299 #define IGU_ADDR_PROD_UPD 0x0201
7300 #define IGU_ADDR_ATTN_BITS_UPD 0x0202
7301 #define IGU_ADDR_ATTN_BITS_SET 0x0203
7302 #define IGU_ADDR_ATTN_BITS_CLR 0x0204
7303 #define IGU_ADDR_COALESCE_NOW 0x0205
7304 #define IGU_ADDR_SIMD_MASK 0x0206
7305 #define IGU_ADDR_SIMD_NOMASK 0x0207
7306 #define IGU_ADDR_MSI_CTL 0x0210
7307 #define IGU_ADDR_MSI_ADDR_LO 0x0211
7308 #define IGU_ADDR_MSI_ADDR_HI 0x0212
7309 #define IGU_ADDR_MSI_DATA 0x0213
7310
7311 #define IGU_USE_REGISTER_ustorm_type_0_sb_cleanup 0
7312 #define IGU_USE_REGISTER_ustorm_type_1_sb_cleanup 1
7313 #define IGU_USE_REGISTER_cstorm_type_0_sb_cleanup 2
7314 #define IGU_USE_REGISTER_cstorm_type_1_sb_cleanup 3
7315
7316 #define COMMAND_REG_INT_ACK 0x0
7317 #define COMMAND_REG_PROD_UPD 0x4
7318 #define COMMAND_REG_ATTN_BITS_UPD 0x8
7319 #define COMMAND_REG_ATTN_BITS_SET 0xc
7320 #define COMMAND_REG_ATTN_BITS_CLR 0x10
7321 #define COMMAND_REG_COALESCE_NOW 0x14
7322 #define COMMAND_REG_SIMD_MASK 0x18
7323 #define COMMAND_REG_SIMD_NOMASK 0x1c
7324
7325
7326 #define IGU_MEM_BASE 0x0000
7327
7328 #define IGU_MEM_MSIX_BASE 0x0000
7329 #define IGU_MEM_MSIX_UPPER 0x007f
7330 #define IGU_MEM_MSIX_RESERVED_UPPER 0x01ff
7331
7332 #define IGU_MEM_PBA_MSIX_BASE 0x0200
7333 #define IGU_MEM_PBA_MSIX_UPPER 0x0200
7334
7335 #define IGU_CMD_BACKWARD_COMP_PROD_UPD 0x0201
7336 #define IGU_MEM_PBA_MSIX_RESERVED_UPPER 0x03ff
7337
7338 #define IGU_CMD_INT_ACK_BASE 0x0400
7339 #define IGU_CMD_INT_ACK_UPPER\
7340 (IGU_CMD_INT_ACK_BASE + MAX_SB_PER_PORT * NUM_OF_PORTS_PER_PATH - 1)
7341 #define IGU_CMD_INT_ACK_RESERVED_UPPER 0x04ff
7342
7343 #define IGU_CMD_E2_PROD_UPD_BASE 0x0500
7344 #define IGU_CMD_E2_PROD_UPD_UPPER\
7345 (IGU_CMD_E2_PROD_UPD_BASE + MAX_SB_PER_PORT * NUM_OF_PORTS_PER_PATH - 1)
7346 #define IGU_CMD_E2_PROD_UPD_RESERVED_UPPER 0x059f
7347
7348 #define IGU_CMD_ATTN_BIT_UPD_UPPER 0x05a0
7349 #define IGU_CMD_ATTN_BIT_SET_UPPER 0x05a1
7350 #define IGU_CMD_ATTN_BIT_CLR_UPPER 0x05a2
7351
7352 #define IGU_REG_SISR_MDPC_WMASK_UPPER 0x05a3
7353 #define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER 0x05a4
7354 #define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER 0x05a5
7355 #define IGU_REG_SISR_MDPC_WOMASK_UPPER 0x05a6
7356
7357 #define IGU_REG_RESERVED_UPPER 0x05ff
7358 /* Fields of IGU PF CONFIGRATION REGISTER */
7359 #define IGU_PF_CONF_FUNC_EN (0x1<<0) /* function enable */
7360 #define IGU_PF_CONF_MSI_MSIX_EN (0x1<<1) /* MSI/MSIX enable */
7361 #define IGU_PF_CONF_INT_LINE_EN (0x1<<2) /* INT enable */
7362 #define IGU_PF_CONF_ATTN_BIT_EN (0x1<<3) /* attention enable */
7363 #define IGU_PF_CONF_SINGLE_ISR_EN (0x1<<4) /* single ISR mode enable */
7364 #define IGU_PF_CONF_SIMD_MODE (0x1<<5) /* simd all ones mode */
7365
7366 /* Fields of IGU VF CONFIGRATION REGISTER */
7367 #define IGU_VF_CONF_FUNC_EN (0x1<<0) /* function enable */
7368 #define IGU_VF_CONF_MSI_MSIX_EN (0x1<<1) /* MSI/MSIX enable */
7369 #define IGU_VF_CONF_PARENT_MASK (0x3<<2) /* Parent PF */
7370 #define IGU_VF_CONF_PARENT_SHIFT 2 /* Parent PF */
7371 #define IGU_VF_CONF_SINGLE_ISR_EN (0x1<<4) /* single ISR mode enable */
7372
7373
7374 #define IGU_BC_DSB_NUM_SEGS 5
7375 #define IGU_BC_NDSB_NUM_SEGS 2
7376 #define IGU_NORM_DSB_NUM_SEGS 2
7377 #define IGU_NORM_NDSB_NUM_SEGS 1
7378 #define IGU_BC_BASE_DSB_PROD 128
7379 #define IGU_NORM_BASE_DSB_PROD 136
7380
7381 /* FID (if VF - [6] = 0; [5:0] = VF number; if PF - [6] = 1; \
7382 [5:2] = 0; [1:0] = PF number) */
7383 #define IGU_FID_ENCODE_IS_PF (0x1<<6)
7384 #define IGU_FID_ENCODE_IS_PF_SHIFT 6
7385 #define IGU_FID_VF_NUM_MASK (0x3f)
7386 #define IGU_FID_PF_NUM_MASK (0x7)
7387
7388 #define IGU_REG_MAPPING_MEMORY_VALID (1<<0)
7389 #define IGU_REG_MAPPING_MEMORY_VECTOR_MASK (0x3F<<1)
7390 #define IGU_REG_MAPPING_MEMORY_VECTOR_SHIFT 1
7391 #define IGU_REG_MAPPING_MEMORY_FID_MASK (0x7F<<7)
7392 #define IGU_REG_MAPPING_MEMORY_FID_SHIFT 7
7393
7394
7395 #define CDU_REGION_NUMBER_XCM_AG 2
7396 #define CDU_REGION_NUMBER_UCM_AG 4
7397
7398
7399 /* String-to-compress [31:8] = CID (all 24 bits)
7400 * String-to-compress [7:4] = Region
7401 * String-to-compress [3:0] = Type
7402 */
7403 #define CDU_VALID_DATA(_cid, _region, _type)\
7404 (((_cid) << 8) | (((_region)&0xf)<<4) | (((_type)&0xf)))
7405 #define CDU_CRC8(_cid, _region, _type)\
7406 (calc_crc8(CDU_VALID_DATA(_cid, _region, _type), 0xff))
7407 #define CDU_RSRVD_VALUE_TYPE_A(_cid, _region, _type)\
7408 (0x80 | ((CDU_CRC8(_cid, _region, _type)) & 0x7f))
7409 #define CDU_RSRVD_VALUE_TYPE_B(_crc, _type)\
7410 (0x80 | ((_type)&0xf << 3) | ((CDU_CRC8(_cid, _region, _type)) & 0x7))
7411 #define CDU_RSRVD_INVALIDATE_CONTEXT_VALUE(_val) ((_val) & ~0x80)
7412
7413 /******************************************************************************
7414 * Description:
7415 * Calculates crc 8 on a word value: polynomial 0-1-2-8
7416 * Code was translated from Verilog.
7417 * Return:
7418 *****************************************************************************/
7419 static inline u8 calc_crc8(u32 data, u8 crc)
7420 {
7421 u8 D[32];
7422 u8 NewCRC[8];
7423 u8 C[8];
7424 u8 crc_res;
7425 u8 i;
7426
7427 /* split the data into 31 bits */
7428 for (i = 0; i < 32; i++) {
7429 D[i] = (u8)(data & 1);
7430 data = data >> 1;
7431 }
7432
7433 /* split the crc into 8 bits */
7434 for (i = 0; i < 8; i++) {
7435 C[i] = crc & 1;
7436 crc = crc >> 1;
7437 }
7438
7439 NewCRC[0] = D[31] ^ D[30] ^ D[28] ^ D[23] ^ D[21] ^ D[19] ^ D[18] ^
7440 D[16] ^ D[14] ^ D[12] ^ D[8] ^ D[7] ^ D[6] ^ D[0] ^ C[4] ^
7441 C[6] ^ C[7];
7442 NewCRC[1] = D[30] ^ D[29] ^ D[28] ^ D[24] ^ D[23] ^ D[22] ^ D[21] ^
7443 D[20] ^ D[18] ^ D[17] ^ D[16] ^ D[15] ^ D[14] ^ D[13] ^
7444 D[12] ^ D[9] ^ D[6] ^ D[1] ^ D[0] ^ C[0] ^ C[4] ^ C[5] ^
7445 C[6];
7446 NewCRC[2] = D[29] ^ D[28] ^ D[25] ^ D[24] ^ D[22] ^ D[17] ^ D[15] ^
7447 D[13] ^ D[12] ^ D[10] ^ D[8] ^ D[6] ^ D[2] ^ D[1] ^ D[0] ^
7448 C[0] ^ C[1] ^ C[4] ^ C[5];
7449 NewCRC[3] = D[30] ^ D[29] ^ D[26] ^ D[25] ^ D[23] ^ D[18] ^ D[16] ^
7450 D[14] ^ D[13] ^ D[11] ^ D[9] ^ D[7] ^ D[3] ^ D[2] ^ D[1] ^
7451 C[1] ^ C[2] ^ C[5] ^ C[6];
7452 NewCRC[4] = D[31] ^ D[30] ^ D[27] ^ D[26] ^ D[24] ^ D[19] ^ D[17] ^
7453 D[15] ^ D[14] ^ D[12] ^ D[10] ^ D[8] ^ D[4] ^ D[3] ^ D[2] ^
7454 C[0] ^ C[2] ^ C[3] ^ C[6] ^ C[7];
7455 NewCRC[5] = D[31] ^ D[28] ^ D[27] ^ D[25] ^ D[20] ^ D[18] ^ D[16] ^
7456 D[15] ^ D[13] ^ D[11] ^ D[9] ^ D[5] ^ D[4] ^ D[3] ^ C[1] ^
7457 C[3] ^ C[4] ^ C[7];
7458 NewCRC[6] = D[29] ^ D[28] ^ D[26] ^ D[21] ^ D[19] ^ D[17] ^ D[16] ^
7459 D[14] ^ D[12] ^ D[10] ^ D[6] ^ D[5] ^ D[4] ^ C[2] ^ C[4] ^
7460 C[5];
7461 NewCRC[7] = D[30] ^ D[29] ^ D[27] ^ D[22] ^ D[20] ^ D[18] ^ D[17] ^
7462 D[15] ^ D[13] ^ D[11] ^ D[7] ^ D[6] ^ D[5] ^ C[3] ^ C[5] ^
7463 C[6];
7464
7465 crc_res = 0;
7466 for (i = 0; i < 8; i++)
7467 crc_res |= (NewCRC[i] << i);
7468
7469 return crc_res;
7470 }
7471
7472
7473 #endif /* BNX2X_REG_H */