TOMOYO: Fix wrong domainname validation.
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / drivers / gpu / drm / radeon / radeon_kms.c
1 /*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28 #include "drmP.h"
29 #include "drm_sarea.h"
30 #include "radeon.h"
31 #include "radeon_drm.h"
32
33 #include <linux/vga_switcheroo.h>
34 #include <linux/slab.h>
35
36 int radeon_driver_unload_kms(struct drm_device *dev)
37 {
38 struct radeon_device *rdev = dev->dev_private;
39
40 if (rdev == NULL)
41 return 0;
42 radeon_modeset_fini(rdev);
43 radeon_device_fini(rdev);
44 kfree(rdev);
45 dev->dev_private = NULL;
46 return 0;
47 }
48
49 int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
50 {
51 struct radeon_device *rdev;
52 int r, acpi_status;
53
54 rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
55 if (rdev == NULL) {
56 return -ENOMEM;
57 }
58 dev->dev_private = (void *)rdev;
59
60 /* update BUS flag */
61 if (drm_pci_device_is_agp(dev)) {
62 flags |= RADEON_IS_AGP;
63 } else if (drm_pci_device_is_pcie(dev)) {
64 flags |= RADEON_IS_PCIE;
65 } else {
66 flags |= RADEON_IS_PCI;
67 }
68
69 /* radeon_device_init should report only fatal error
70 * like memory allocation failure or iomapping failure,
71 * or memory manager initialization failure, it must
72 * properly initialize the GPU MC controller and permit
73 * VRAM allocation
74 */
75 r = radeon_device_init(rdev, dev, dev->pdev, flags);
76 if (r) {
77 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
78 goto out;
79 }
80
81 /* Call ACPI methods */
82 acpi_status = radeon_acpi_init(rdev);
83 if (acpi_status)
84 dev_dbg(&dev->pdev->dev, "Error during ACPI methods call\n");
85
86 /* Again modeset_init should fail only on fatal error
87 * otherwise it should provide enough functionalities
88 * for shadowfb to run
89 */
90 r = radeon_modeset_init(rdev);
91 if (r)
92 dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
93 out:
94 if (r)
95 radeon_driver_unload_kms(dev);
96 return r;
97 }
98
99 static void radeon_set_filp_rights(struct drm_device *dev,
100 struct drm_file **owner,
101 struct drm_file *applier,
102 uint32_t *value)
103 {
104 mutex_lock(&dev->struct_mutex);
105 if (*value == 1) {
106 /* wants rights */
107 if (!*owner)
108 *owner = applier;
109 } else if (*value == 0) {
110 /* revokes rights */
111 if (*owner == applier)
112 *owner = NULL;
113 }
114 *value = *owner == applier ? 1 : 0;
115 mutex_unlock(&dev->struct_mutex);
116 }
117
118 /*
119 * Userspace get information ioctl
120 */
121 int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
122 {
123 struct radeon_device *rdev = dev->dev_private;
124 struct drm_radeon_info *info;
125 struct radeon_mode_info *minfo = &rdev->mode_info;
126 uint32_t *value_ptr;
127 uint32_t value;
128 struct drm_crtc *crtc;
129 int i, found;
130
131 info = data;
132 value_ptr = (uint32_t *)((unsigned long)info->value);
133 if (DRM_COPY_FROM_USER(&value, value_ptr, sizeof(value)))
134 return -EFAULT;
135
136 switch (info->request) {
137 case RADEON_INFO_DEVICE_ID:
138 value = dev->pci_device;
139 break;
140 case RADEON_INFO_NUM_GB_PIPES:
141 value = rdev->num_gb_pipes;
142 break;
143 case RADEON_INFO_NUM_Z_PIPES:
144 value = rdev->num_z_pipes;
145 break;
146 case RADEON_INFO_ACCEL_WORKING:
147 /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
148 if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
149 value = false;
150 else
151 value = rdev->accel_working;
152 break;
153 case RADEON_INFO_CRTC_FROM_ID:
154 for (i = 0, found = 0; i < rdev->num_crtc; i++) {
155 crtc = (struct drm_crtc *)minfo->crtcs[i];
156 if (crtc && crtc->base.id == value) {
157 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
158 value = radeon_crtc->crtc_id;
159 found = 1;
160 break;
161 }
162 }
163 if (!found) {
164 DRM_DEBUG_KMS("unknown crtc id %d\n", value);
165 return -EINVAL;
166 }
167 break;
168 case RADEON_INFO_ACCEL_WORKING2:
169 value = rdev->accel_working;
170 break;
171 case RADEON_INFO_TILING_CONFIG:
172 if (rdev->family >= CHIP_CAYMAN)
173 value = rdev->config.cayman.tile_config;
174 else if (rdev->family >= CHIP_CEDAR)
175 value = rdev->config.evergreen.tile_config;
176 else if (rdev->family >= CHIP_RV770)
177 value = rdev->config.rv770.tile_config;
178 else if (rdev->family >= CHIP_R600)
179 value = rdev->config.r600.tile_config;
180 else {
181 DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
182 return -EINVAL;
183 }
184 break;
185 case RADEON_INFO_WANT_HYPERZ:
186 /* The "value" here is both an input and output parameter.
187 * If the input value is 1, filp requests hyper-z access.
188 * If the input value is 0, filp revokes its hyper-z access.
189 *
190 * When returning, the value is 1 if filp owns hyper-z access,
191 * 0 otherwise. */
192 if (value >= 2) {
193 DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", value);
194 return -EINVAL;
195 }
196 radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, &value);
197 break;
198 case RADEON_INFO_WANT_CMASK:
199 /* The same logic as Hyper-Z. */
200 if (value >= 2) {
201 DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", value);
202 return -EINVAL;
203 }
204 radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, &value);
205 break;
206 case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
207 /* return clock value in KHz */
208 value = rdev->clock.spll.reference_freq * 10;
209 break;
210 case RADEON_INFO_NUM_BACKENDS:
211 if (rdev->family >= CHIP_CAYMAN)
212 value = rdev->config.cayman.max_backends_per_se *
213 rdev->config.cayman.max_shader_engines;
214 else if (rdev->family >= CHIP_CEDAR)
215 value = rdev->config.evergreen.max_backends;
216 else if (rdev->family >= CHIP_RV770)
217 value = rdev->config.rv770.max_backends;
218 else if (rdev->family >= CHIP_R600)
219 value = rdev->config.r600.max_backends;
220 else {
221 return -EINVAL;
222 }
223 break;
224 default:
225 DRM_DEBUG_KMS("Invalid request %d\n", info->request);
226 return -EINVAL;
227 }
228 if (DRM_COPY_TO_USER(value_ptr, &value, sizeof(uint32_t))) {
229 DRM_ERROR("copy_to_user\n");
230 return -EFAULT;
231 }
232 return 0;
233 }
234
235
236 /*
237 * Outdated mess for old drm with Xorg being in charge (void function now).
238 */
239 int radeon_driver_firstopen_kms(struct drm_device *dev)
240 {
241 return 0;
242 }
243
244
245 void radeon_driver_lastclose_kms(struct drm_device *dev)
246 {
247 vga_switcheroo_process_delayed_switch();
248 }
249
250 int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
251 {
252 return 0;
253 }
254
255 void radeon_driver_postclose_kms(struct drm_device *dev,
256 struct drm_file *file_priv)
257 {
258 }
259
260 void radeon_driver_preclose_kms(struct drm_device *dev,
261 struct drm_file *file_priv)
262 {
263 struct radeon_device *rdev = dev->dev_private;
264 if (rdev->hyperz_filp == file_priv)
265 rdev->hyperz_filp = NULL;
266 if (rdev->cmask_filp == file_priv)
267 rdev->cmask_filp = NULL;
268 }
269
270 /*
271 * VBlank related functions.
272 */
273 u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
274 {
275 struct radeon_device *rdev = dev->dev_private;
276
277 if (crtc < 0 || crtc >= rdev->num_crtc) {
278 DRM_ERROR("Invalid crtc %d\n", crtc);
279 return -EINVAL;
280 }
281
282 return radeon_get_vblank_counter(rdev, crtc);
283 }
284
285 int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
286 {
287 struct radeon_device *rdev = dev->dev_private;
288
289 if (crtc < 0 || crtc >= rdev->num_crtc) {
290 DRM_ERROR("Invalid crtc %d\n", crtc);
291 return -EINVAL;
292 }
293
294 rdev->irq.crtc_vblank_int[crtc] = true;
295
296 return radeon_irq_set(rdev);
297 }
298
299 void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
300 {
301 struct radeon_device *rdev = dev->dev_private;
302
303 if (crtc < 0 || crtc >= rdev->num_crtc) {
304 DRM_ERROR("Invalid crtc %d\n", crtc);
305 return;
306 }
307
308 rdev->irq.crtc_vblank_int[crtc] = false;
309
310 radeon_irq_set(rdev);
311 }
312
313 int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
314 int *max_error,
315 struct timeval *vblank_time,
316 unsigned flags)
317 {
318 struct drm_crtc *drmcrtc;
319 struct radeon_device *rdev = dev->dev_private;
320
321 if (crtc < 0 || crtc >= dev->num_crtcs) {
322 DRM_ERROR("Invalid crtc %d\n", crtc);
323 return -EINVAL;
324 }
325
326 /* Get associated drm_crtc: */
327 drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
328
329 /* Helper routine in DRM core does all the work: */
330 return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
331 vblank_time, flags,
332 drmcrtc);
333 }
334
335 /*
336 * IOCTL.
337 */
338 int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
339 struct drm_file *file_priv)
340 {
341 /* Not valid in KMS. */
342 return -EINVAL;
343 }
344
345 #define KMS_INVALID_IOCTL(name) \
346 int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
347 { \
348 DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
349 return -EINVAL; \
350 }
351
352 /*
353 * All these ioctls are invalid in kms world.
354 */
355 KMS_INVALID_IOCTL(radeon_cp_init_kms)
356 KMS_INVALID_IOCTL(radeon_cp_start_kms)
357 KMS_INVALID_IOCTL(radeon_cp_stop_kms)
358 KMS_INVALID_IOCTL(radeon_cp_reset_kms)
359 KMS_INVALID_IOCTL(radeon_cp_idle_kms)
360 KMS_INVALID_IOCTL(radeon_cp_resume_kms)
361 KMS_INVALID_IOCTL(radeon_engine_reset_kms)
362 KMS_INVALID_IOCTL(radeon_fullscreen_kms)
363 KMS_INVALID_IOCTL(radeon_cp_swap_kms)
364 KMS_INVALID_IOCTL(radeon_cp_clear_kms)
365 KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
366 KMS_INVALID_IOCTL(radeon_cp_indices_kms)
367 KMS_INVALID_IOCTL(radeon_cp_texture_kms)
368 KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
369 KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
370 KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
371 KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
372 KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
373 KMS_INVALID_IOCTL(radeon_cp_flip_kms)
374 KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
375 KMS_INVALID_IOCTL(radeon_mem_free_kms)
376 KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
377 KMS_INVALID_IOCTL(radeon_irq_emit_kms)
378 KMS_INVALID_IOCTL(radeon_irq_wait_kms)
379 KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
380 KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
381 KMS_INVALID_IOCTL(radeon_surface_free_kms)
382
383
384 struct drm_ioctl_desc radeon_ioctls_kms[] = {
385 DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
386 DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
387 DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
388 DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
389 DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
390 DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
391 DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
392 DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
393 DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
394 DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
395 DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
396 DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
397 DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
398 DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
399 DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
400 DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
401 DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
402 DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
403 DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
404 DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
405 DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
406 DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
407 DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
408 DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
409 DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
410 DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
411 DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
412 /* KMS */
413 DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
414 DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
415 DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
416 DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
417 DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
418 DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
419 DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
420 DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
421 DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
422 DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
423 DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
424 DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
425 };
426 int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);