Merge tag 'drm-intel-next-2015-04-23-fixed' of git://anongit.freedesktop.org/drm...
[GitHub/LineageOS/android_kernel_motorola_exynos9610.git] / drivers / gpu / drm / i915 / i915_reg.h
1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25 #ifndef _I915_REG_H_
26 #define _I915_REG_H_
27
28 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29 #define _PLANE(plane, a, b) _PIPE(plane, a, b)
30 #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
31 #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32 #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
34 #define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
36
37 #define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46 #define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47 #define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
50
51 /* PCI config space */
52
53 #define HPLLCC 0xc0 /* 855 only */
54 #define GC_CLOCK_CONTROL_MASK (0xf << 0)
55 #define GC_CLOCK_133_200 (0 << 0)
56 #define GC_CLOCK_100_200 (1 << 0)
57 #define GC_CLOCK_100_133 (2 << 0)
58 #define GC_CLOCK_166_250 (3 << 0)
59 #define GCFGC2 0xda
60 #define GCFGC 0xf0 /* 915+ only */
61 #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
62 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
63 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
64 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
65 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
66 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
67 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
68 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
69 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
70 #define GC_DISPLAY_CLOCK_MASK (7 << 4)
71 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
72 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
73 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
74 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
75 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
76 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
77 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
78 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
79 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
80 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
81 #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
82 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
83 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
84 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
85 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
86 #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
87 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
90 #define GCDGMBUS 0xcc
91 #define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
92
93
94 /* Graphics reset regs */
95 #define I915_GDRST 0xc0 /* PCI config register */
96 #define GRDOM_FULL (0<<2)
97 #define GRDOM_RENDER (1<<2)
98 #define GRDOM_MEDIA (3<<2)
99 #define GRDOM_MASK (3<<2)
100 #define GRDOM_RESET_STATUS (1<<1)
101 #define GRDOM_RESET_ENABLE (1<<0)
102
103 #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
104 #define ILK_GRDOM_FULL (0<<1)
105 #define ILK_GRDOM_RENDER (1<<1)
106 #define ILK_GRDOM_MEDIA (3<<1)
107 #define ILK_GRDOM_MASK (3<<1)
108 #define ILK_GRDOM_RESET_ENABLE (1<<0)
109
110 #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
111 #define GEN6_MBC_SNPCR_SHIFT 21
112 #define GEN6_MBC_SNPCR_MASK (3<<21)
113 #define GEN6_MBC_SNPCR_MAX (0<<21)
114 #define GEN6_MBC_SNPCR_MED (1<<21)
115 #define GEN6_MBC_SNPCR_LOW (2<<21)
116 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
117
118 #define VLV_G3DCTL 0x9024
119 #define VLV_GSCKGCTL 0x9028
120
121 #define GEN6_MBCTL 0x0907c
122 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
123 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
124 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
125 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
126 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
127
128 #define GEN6_GDRST 0x941c
129 #define GEN6_GRDOM_FULL (1 << 0)
130 #define GEN6_GRDOM_RENDER (1 << 1)
131 #define GEN6_GRDOM_MEDIA (1 << 2)
132 #define GEN6_GRDOM_BLT (1 << 3)
133
134 #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
135 #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
136 #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
137 #define PP_DIR_DCLV_2G 0xffffffff
138
139 #define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
140 #define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
141
142 #define GEN8_R_PWR_CLK_STATE 0x20C8
143 #define GEN8_RPCS_ENABLE (1 << 31)
144 #define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
145 #define GEN8_RPCS_S_CNT_SHIFT 15
146 #define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
147 #define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
148 #define GEN8_RPCS_SS_CNT_SHIFT 8
149 #define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
150 #define GEN8_RPCS_EU_MAX_SHIFT 4
151 #define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
152 #define GEN8_RPCS_EU_MIN_SHIFT 0
153 #define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
154
155 #define GAM_ECOCHK 0x4090
156 #define BDW_DISABLE_HDC_INVALIDATION (1<<25)
157 #define ECOCHK_SNB_BIT (1<<10)
158 #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
159 #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
160 #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
161 #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
162 #define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
163 #define ECOCHK_PPGTT_UC_HSW (0x1<<3)
164 #define ECOCHK_PPGTT_WT_HSW (0x2<<3)
165 #define ECOCHK_PPGTT_WB_HSW (0x3<<3)
166
167 #define GAC_ECO_BITS 0x14090
168 #define ECOBITS_SNB_BIT (1<<13)
169 #define ECOBITS_PPGTT_CACHE64B (3<<8)
170 #define ECOBITS_PPGTT_CACHE4B (0<<8)
171
172 #define GAB_CTL 0x24000
173 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
174
175 #define GEN7_BIOS_RESERVED 0x1082C0
176 #define GEN7_BIOS_RESERVED_1M (0 << 5)
177 #define GEN7_BIOS_RESERVED_256K (1 << 5)
178 #define GEN8_BIOS_RESERVED_SHIFT 7
179 #define GEN7_BIOS_RESERVED_MASK 0x1
180 #define GEN8_BIOS_RESERVED_MASK 0x3
181
182
183 /* VGA stuff */
184
185 #define VGA_ST01_MDA 0x3ba
186 #define VGA_ST01_CGA 0x3da
187
188 #define VGA_MSR_WRITE 0x3c2
189 #define VGA_MSR_READ 0x3cc
190 #define VGA_MSR_MEM_EN (1<<1)
191 #define VGA_MSR_CGA_MODE (1<<0)
192
193 #define VGA_SR_INDEX 0x3c4
194 #define SR01 1
195 #define VGA_SR_DATA 0x3c5
196
197 #define VGA_AR_INDEX 0x3c0
198 #define VGA_AR_VID_EN (1<<5)
199 #define VGA_AR_DATA_WRITE 0x3c0
200 #define VGA_AR_DATA_READ 0x3c1
201
202 #define VGA_GR_INDEX 0x3ce
203 #define VGA_GR_DATA 0x3cf
204 /* GR05 */
205 #define VGA_GR_MEM_READ_MODE_SHIFT 3
206 #define VGA_GR_MEM_READ_MODE_PLANE 1
207 /* GR06 */
208 #define VGA_GR_MEM_MODE_MASK 0xc
209 #define VGA_GR_MEM_MODE_SHIFT 2
210 #define VGA_GR_MEM_A0000_AFFFF 0
211 #define VGA_GR_MEM_A0000_BFFFF 1
212 #define VGA_GR_MEM_B0000_B7FFF 2
213 #define VGA_GR_MEM_B0000_BFFFF 3
214
215 #define VGA_DACMASK 0x3c6
216 #define VGA_DACRX 0x3c7
217 #define VGA_DACWX 0x3c8
218 #define VGA_DACDATA 0x3c9
219
220 #define VGA_CR_INDEX_MDA 0x3b4
221 #define VGA_CR_DATA_MDA 0x3b5
222 #define VGA_CR_INDEX_CGA 0x3d4
223 #define VGA_CR_DATA_CGA 0x3d5
224
225 /*
226 * Instruction field definitions used by the command parser
227 */
228 #define INSTR_CLIENT_SHIFT 29
229 #define INSTR_CLIENT_MASK 0xE0000000
230 #define INSTR_MI_CLIENT 0x0
231 #define INSTR_BC_CLIENT 0x2
232 #define INSTR_RC_CLIENT 0x3
233 #define INSTR_SUBCLIENT_SHIFT 27
234 #define INSTR_SUBCLIENT_MASK 0x18000000
235 #define INSTR_MEDIA_SUBCLIENT 0x2
236 #define INSTR_26_TO_24_MASK 0x7000000
237 #define INSTR_26_TO_24_SHIFT 24
238
239 /*
240 * Memory interface instructions used by the kernel
241 */
242 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
243 /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
244 #define MI_GLOBAL_GTT (1<<22)
245
246 #define MI_NOOP MI_INSTR(0, 0)
247 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
248 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
249 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
250 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
251 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
252 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
253 #define MI_FLUSH MI_INSTR(0x04, 0)
254 #define MI_READ_FLUSH (1 << 0)
255 #define MI_EXE_FLUSH (1 << 1)
256 #define MI_NO_WRITE_FLUSH (1 << 2)
257 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
258 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
259 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
260 #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
261 #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
262 #define MI_ARB_ENABLE (1<<0)
263 #define MI_ARB_DISABLE (0<<0)
264 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
265 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
266 #define MI_SUSPEND_FLUSH_EN (1<<0)
267 #define MI_SET_APPID MI_INSTR(0x0e, 0)
268 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
269 #define MI_OVERLAY_CONTINUE (0x0<<21)
270 #define MI_OVERLAY_ON (0x1<<21)
271 #define MI_OVERLAY_OFF (0x2<<21)
272 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
273 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
274 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
275 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
276 /* IVB has funny definitions for which plane to flip. */
277 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
278 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
279 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
280 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
281 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
282 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
283 /* SKL ones */
284 #define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
285 #define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
286 #define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
287 #define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
288 #define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
289 #define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
290 #define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
291 #define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
292 #define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
293 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
294 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
295 #define MI_SEMAPHORE_UPDATE (1<<21)
296 #define MI_SEMAPHORE_COMPARE (1<<20)
297 #define MI_SEMAPHORE_REGISTER (1<<18)
298 #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
299 #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
300 #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
301 #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
302 #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
303 #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
304 #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
305 #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
306 #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
307 #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
308 #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
309 #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
310 #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
311 #define MI_SEMAPHORE_SYNC_MASK (3<<16)
312 #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
313 #define MI_MM_SPACE_GTT (1<<8)
314 #define MI_MM_SPACE_PHYSICAL (0<<8)
315 #define MI_SAVE_EXT_STATE_EN (1<<3)
316 #define MI_RESTORE_EXT_STATE_EN (1<<2)
317 #define MI_FORCE_RESTORE (1<<1)
318 #define MI_RESTORE_INHIBIT (1<<0)
319 #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
320 #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
321 #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
322 #define MI_SEMAPHORE_POLL (1<<15)
323 #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
324 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
325 #define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
326 #define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
327 #define MI_USE_GGTT (1 << 22) /* g4x+ */
328 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
329 #define MI_STORE_DWORD_INDEX_SHIFT 2
330 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
331 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
332 * simply ignores the register load under certain conditions.
333 * - One can actually load arbitrary many arbitrary registers: Simply issue x
334 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
335 */
336 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
337 #define MI_LRI_FORCE_POSTED (1<<12)
338 #define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
339 #define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
340 #define MI_SRM_LRM_GLOBAL_GTT (1<<22)
341 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
342 #define MI_FLUSH_DW_STORE_INDEX (1<<21)
343 #define MI_INVALIDATE_TLB (1<<18)
344 #define MI_FLUSH_DW_OP_STOREDW (1<<14)
345 #define MI_FLUSH_DW_OP_MASK (3<<14)
346 #define MI_FLUSH_DW_NOTIFY (1<<8)
347 #define MI_INVALIDATE_BSD (1<<7)
348 #define MI_FLUSH_DW_USE_GTT (1<<2)
349 #define MI_FLUSH_DW_USE_PPGTT (0<<2)
350 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
351 #define MI_BATCH_NON_SECURE (1)
352 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
353 #define MI_BATCH_NON_SECURE_I965 (1<<8)
354 #define MI_BATCH_PPGTT_HSW (1<<8)
355 #define MI_BATCH_NON_SECURE_HSW (1<<13)
356 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
357 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
358 #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
359
360 #define MI_PREDICATE_SRC0 (0x2400)
361 #define MI_PREDICATE_SRC1 (0x2408)
362
363 #define MI_PREDICATE_RESULT_2 (0x2214)
364 #define LOWER_SLICE_ENABLED (1<<0)
365 #define LOWER_SLICE_DISABLED (0<<0)
366
367 /*
368 * 3D instructions used by the kernel
369 */
370 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
371
372 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
373 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
374 #define SC_UPDATE_SCISSOR (0x1<<1)
375 #define SC_ENABLE_MASK (0x1<<0)
376 #define SC_ENABLE (0x1<<0)
377 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
378 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
379 #define SCI_YMIN_MASK (0xffff<<16)
380 #define SCI_XMIN_MASK (0xffff<<0)
381 #define SCI_YMAX_MASK (0xffff<<16)
382 #define SCI_XMAX_MASK (0xffff<<0)
383 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
384 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
385 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
386 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
387 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
388 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
389 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
390 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
391 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
392
393 #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
394 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
395 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
396 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
397 #define BLT_WRITE_A (2<<20)
398 #define BLT_WRITE_RGB (1<<20)
399 #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
400 #define BLT_DEPTH_8 (0<<24)
401 #define BLT_DEPTH_16_565 (1<<24)
402 #define BLT_DEPTH_16_1555 (2<<24)
403 #define BLT_DEPTH_32 (3<<24)
404 #define BLT_ROP_SRC_COPY (0xcc<<16)
405 #define BLT_ROP_COLOR_COPY (0xf0<<16)
406 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
407 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
408 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
409 #define ASYNC_FLIP (1<<22)
410 #define DISPLAY_PLANE_A (0<<20)
411 #define DISPLAY_PLANE_B (1<<20)
412 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
413 #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
414 #define PIPE_CONTROL_MMIO_WRITE (1<<23)
415 #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
416 #define PIPE_CONTROL_CS_STALL (1<<20)
417 #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
418 #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
419 #define PIPE_CONTROL_QW_WRITE (1<<14)
420 #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
421 #define PIPE_CONTROL_DEPTH_STALL (1<<13)
422 #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
423 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
424 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
425 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
426 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
427 #define PIPE_CONTROL_NOTIFY (1<<8)
428 #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
429 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
430 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
431 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
432 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
433 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
434 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
435
436 /*
437 * Commands used only by the command parser
438 */
439 #define MI_SET_PREDICATE MI_INSTR(0x01, 0)
440 #define MI_ARB_CHECK MI_INSTR(0x05, 0)
441 #define MI_RS_CONTROL MI_INSTR(0x06, 0)
442 #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
443 #define MI_PREDICATE MI_INSTR(0x0C, 0)
444 #define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
445 #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
446 #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
447 #define MI_URB_CLEAR MI_INSTR(0x19, 0)
448 #define MI_UPDATE_GTT MI_INSTR(0x23, 0)
449 #define MI_CLFLUSH MI_INSTR(0x27, 0)
450 #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
451 #define MI_REPORT_PERF_COUNT_GGTT (1<<0)
452 #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
453 #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
454 #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
455 #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
456 #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
457 #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
458
459 #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
460 #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
461 #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
462 #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
463 #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
464 #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
465 #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
466 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
467 #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
468 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
469 #define GFX_OP_3DSTATE_SO_DECL_LIST \
470 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
471
472 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
473 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
474 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
475 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
476 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
477 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
478 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
479 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
480 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
481 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
482
483 #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
484
485 #define COLOR_BLT ((0x2<<29)|(0x40<<22))
486 #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
487
488 /*
489 * Registers used only by the command parser
490 */
491 #define BCS_SWCTRL 0x22200
492
493 #define GPGPU_THREADS_DISPATCHED 0x2290
494 #define HS_INVOCATION_COUNT 0x2300
495 #define DS_INVOCATION_COUNT 0x2308
496 #define IA_VERTICES_COUNT 0x2310
497 #define IA_PRIMITIVES_COUNT 0x2318
498 #define VS_INVOCATION_COUNT 0x2320
499 #define GS_INVOCATION_COUNT 0x2328
500 #define GS_PRIMITIVES_COUNT 0x2330
501 #define CL_INVOCATION_COUNT 0x2338
502 #define CL_PRIMITIVES_COUNT 0x2340
503 #define PS_INVOCATION_COUNT 0x2348
504 #define PS_DEPTH_COUNT 0x2350
505
506 /* There are the 4 64-bit counter registers, one for each stream output */
507 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
508
509 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
510
511 #define GEN7_3DPRIM_END_OFFSET 0x2420
512 #define GEN7_3DPRIM_START_VERTEX 0x2430
513 #define GEN7_3DPRIM_VERTEX_COUNT 0x2434
514 #define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
515 #define GEN7_3DPRIM_START_INSTANCE 0x243C
516 #define GEN7_3DPRIM_BASE_VERTEX 0x2440
517
518 #define OACONTROL 0x2360
519
520 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
521 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
522 #define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
523 _GEN7_PIPEA_DE_LOAD_SL, \
524 _GEN7_PIPEB_DE_LOAD_SL)
525
526 /*
527 * Reset registers
528 */
529 #define DEBUG_RESET_I830 0x6070
530 #define DEBUG_RESET_FULL (1<<7)
531 #define DEBUG_RESET_RENDER (1<<8)
532 #define DEBUG_RESET_DISPLAY (1<<9)
533
534 /*
535 * IOSF sideband
536 */
537 #define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
538 #define IOSF_DEVFN_SHIFT 24
539 #define IOSF_OPCODE_SHIFT 16
540 #define IOSF_PORT_SHIFT 8
541 #define IOSF_BYTE_ENABLES_SHIFT 4
542 #define IOSF_BAR_SHIFT 1
543 #define IOSF_SB_BUSY (1<<0)
544 #define IOSF_PORT_BUNIT 0x3
545 #define IOSF_PORT_PUNIT 0x4
546 #define IOSF_PORT_NC 0x11
547 #define IOSF_PORT_DPIO 0x12
548 #define IOSF_PORT_DPIO_2 0x1a
549 #define IOSF_PORT_GPIO_NC 0x13
550 #define IOSF_PORT_CCK 0x14
551 #define IOSF_PORT_CCU 0xA9
552 #define IOSF_PORT_GPS_CORE 0x48
553 #define IOSF_PORT_FLISDSI 0x1B
554 #define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
555 #define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
556
557 /* See configdb bunit SB addr map */
558 #define BUNIT_REG_BISOC 0x11
559
560 #define PUNIT_REG_DSPFREQ 0x36
561 #define DSPFREQSTAT_SHIFT_CHV 24
562 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
563 #define DSPFREQGUAR_SHIFT_CHV 8
564 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
565 #define DSPFREQSTAT_SHIFT 30
566 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
567 #define DSPFREQGUAR_SHIFT 14
568 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
569 #define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
570 #define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
571 #define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
572 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
573 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
574 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
575 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
576 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
577 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
578 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
579 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
580 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
581 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
582 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
583 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
584
585 /* See the PUNIT HAS v0.8 for the below bits */
586 enum punit_power_well {
587 PUNIT_POWER_WELL_RENDER = 0,
588 PUNIT_POWER_WELL_MEDIA = 1,
589 PUNIT_POWER_WELL_DISP2D = 3,
590 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
591 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
592 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
593 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
594 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
595 PUNIT_POWER_WELL_DPIO_RX0 = 10,
596 PUNIT_POWER_WELL_DPIO_RX1 = 11,
597 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
598 /* FIXME: guesswork below */
599 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
600 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
601 PUNIT_POWER_WELL_DPIO_RX2 = 15,
602
603 PUNIT_POWER_WELL_NUM,
604 };
605
606 enum skl_disp_power_wells {
607 SKL_DISP_PW_MISC_IO,
608 SKL_DISP_PW_DDI_A_E,
609 SKL_DISP_PW_DDI_B,
610 SKL_DISP_PW_DDI_C,
611 SKL_DISP_PW_DDI_D,
612 SKL_DISP_PW_1 = 14,
613 SKL_DISP_PW_2,
614 };
615
616 #define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
617 #define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
618
619 #define PUNIT_REG_PWRGT_CTRL 0x60
620 #define PUNIT_REG_PWRGT_STATUS 0x61
621 #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
622 #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
623 #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
624 #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
625 #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
626
627 #define PUNIT_REG_GPU_LFM 0xd3
628 #define PUNIT_REG_GPU_FREQ_REQ 0xd4
629 #define PUNIT_REG_GPU_FREQ_STS 0xd8
630 #define GPLLENABLE (1<<4)
631 #define GENFREQSTATUS (1<<0)
632 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
633 #define PUNIT_REG_CZ_TIMESTAMP 0xce
634
635 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
636 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
637
638 #define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
639 #define FB_GFX_FREQ_FUSE_MASK 0xff
640 #define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
641 #define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
642 #define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
643
644 #define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
645 #define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
646
647 #define PUNIT_REG_DDR_SETUP2 0x139
648 #define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
649 #define FORCE_DDR_LOW_FREQ (1 << 1)
650 #define FORCE_DDR_HIGH_FREQ (1 << 0)
651
652 #define PUNIT_GPU_STATUS_REG 0xdb
653 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
654 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
655 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
656 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
657
658 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
659 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
660 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
661
662 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
663 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
664 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
665 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
666 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
667 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
668 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
669 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
670 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
671 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
672
673 #define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
674
675 /* vlv2 north clock has */
676 #define CCK_FUSE_REG 0x8
677 #define CCK_FUSE_HPLL_FREQ_MASK 0x3
678 #define CCK_REG_DSI_PLL_FUSE 0x44
679 #define CCK_REG_DSI_PLL_CONTROL 0x48
680 #define DSI_PLL_VCO_EN (1 << 31)
681 #define DSI_PLL_LDO_GATE (1 << 30)
682 #define DSI_PLL_P1_POST_DIV_SHIFT 17
683 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
684 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
685 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
686 #define DSI_PLL_MUX_MASK (3 << 9)
687 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
688 #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
689 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
690 #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
691 #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
692 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
693 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
694 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
695 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
696 #define DSI_PLL_LOCK (1 << 0)
697 #define CCK_REG_DSI_PLL_DIVIDER 0x4c
698 #define DSI_PLL_LFSR (1 << 31)
699 #define DSI_PLL_FRACTION_EN (1 << 30)
700 #define DSI_PLL_FRAC_COUNTER_SHIFT 27
701 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
702 #define DSI_PLL_USYNC_CNT_SHIFT 18
703 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
704 #define DSI_PLL_N1_DIV_SHIFT 16
705 #define DSI_PLL_N1_DIV_MASK (3 << 16)
706 #define DSI_PLL_M1_DIV_SHIFT 0
707 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
708 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
709 #define DISPLAY_TRUNK_FORCE_ON (1 << 17)
710 #define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
711 #define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
712 #define DISPLAY_FREQUENCY_STATUS_SHIFT 8
713 #define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
714
715 /**
716 * DOC: DPIO
717 *
718 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
719 * ports. DPIO is the name given to such a display PHY. These PHYs
720 * don't follow the standard programming model using direct MMIO
721 * registers, and instead their registers must be accessed trough IOSF
722 * sideband. VLV has one such PHY for driving ports B and C, and CHV
723 * adds another PHY for driving port D. Each PHY responds to specific
724 * IOSF-SB port.
725 *
726 * Each display PHY is made up of one or two channels. Each channel
727 * houses a common lane part which contains the PLL and other common
728 * logic. CH0 common lane also contains the IOSF-SB logic for the
729 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
730 * must be running when any DPIO registers are accessed.
731 *
732 * In addition to having their own registers, the PHYs are also
733 * controlled through some dedicated signals from the display
734 * controller. These include PLL reference clock enable, PLL enable,
735 * and CRI clock selection, for example.
736 *
737 * Eeach channel also has two splines (also called data lanes), and
738 * each spline is made up of one Physical Access Coding Sub-Layer
739 * (PCS) block and two TX lanes. So each channel has two PCS blocks
740 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
741 * data/clock pairs depending on the output type.
742 *
743 * Additionally the PHY also contains an AUX lane with AUX blocks
744 * for each channel. This is used for DP AUX communication, but
745 * this fact isn't really relevant for the driver since AUX is
746 * controlled from the display controller side. No DPIO registers
747 * need to be accessed during AUX communication,
748 *
749 * Generally on VLV/CHV the common lane corresponds to the pipe and
750 * the spline (PCS/TX) corresponds to the port.
751 *
752 * For dual channel PHY (VLV/CHV):
753 *
754 * pipe A == CMN/PLL/REF CH0
755 *
756 * pipe B == CMN/PLL/REF CH1
757 *
758 * port B == PCS/TX CH0
759 *
760 * port C == PCS/TX CH1
761 *
762 * This is especially important when we cross the streams
763 * ie. drive port B with pipe B, or port C with pipe A.
764 *
765 * For single channel PHY (CHV):
766 *
767 * pipe C == CMN/PLL/REF CH0
768 *
769 * port D == PCS/TX CH0
770 *
771 * On BXT the entire PHY channel corresponds to the port. That means
772 * the PLL is also now associated with the port rather than the pipe,
773 * and so the clock needs to be routed to the appropriate transcoder.
774 * Port A PLL is directly connected to transcoder EDP and port B/C
775 * PLLs can be routed to any transcoder A/B/C.
776 *
777 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
778 * digital port D (CHV) or port A (BXT).
779 */
780 /*
781 * Dual channel PHY (VLV/CHV/BXT)
782 * ---------------------------------
783 * | CH0 | CH1 |
784 * | CMN/PLL/REF | CMN/PLL/REF |
785 * |---------------|---------------| Display PHY
786 * | PCS01 | PCS23 | PCS01 | PCS23 |
787 * |-------|-------|-------|-------|
788 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
789 * ---------------------------------
790 * | DDI0 | DDI1 | DP/HDMI ports
791 * ---------------------------------
792 *
793 * Single channel PHY (CHV/BXT)
794 * -----------------
795 * | CH0 |
796 * | CMN/PLL/REF |
797 * |---------------| Display PHY
798 * | PCS01 | PCS23 |
799 * |-------|-------|
800 * |TX0|TX1|TX2|TX3|
801 * -----------------
802 * | DDI2 | DP/HDMI port
803 * -----------------
804 */
805 #define DPIO_DEVFN 0
806
807 #define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
808 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
809 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
810 #define DPIO_SFR_BYPASS (1<<1)
811 #define DPIO_CMNRST (1<<0)
812
813 #define DPIO_PHY(pipe) ((pipe) >> 1)
814 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
815
816 /*
817 * Per pipe/PLL DPIO regs
818 */
819 #define _VLV_PLL_DW3_CH0 0x800c
820 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
821 #define DPIO_POST_DIV_DAC 0
822 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
823 #define DPIO_POST_DIV_LVDS1 2
824 #define DPIO_POST_DIV_LVDS2 3
825 #define DPIO_K_SHIFT (24) /* 4 bits */
826 #define DPIO_P1_SHIFT (21) /* 3 bits */
827 #define DPIO_P2_SHIFT (16) /* 5 bits */
828 #define DPIO_N_SHIFT (12) /* 4 bits */
829 #define DPIO_ENABLE_CALIBRATION (1<<11)
830 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
831 #define DPIO_M2DIV_MASK 0xff
832 #define _VLV_PLL_DW3_CH1 0x802c
833 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
834
835 #define _VLV_PLL_DW5_CH0 0x8014
836 #define DPIO_REFSEL_OVERRIDE 27
837 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
838 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
839 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
840 #define DPIO_PLL_REFCLK_SEL_MASK 3
841 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
842 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
843 #define _VLV_PLL_DW5_CH1 0x8034
844 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
845
846 #define _VLV_PLL_DW7_CH0 0x801c
847 #define _VLV_PLL_DW7_CH1 0x803c
848 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
849
850 #define _VLV_PLL_DW8_CH0 0x8040
851 #define _VLV_PLL_DW8_CH1 0x8060
852 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
853
854 #define VLV_PLL_DW9_BCAST 0xc044
855 #define _VLV_PLL_DW9_CH0 0x8044
856 #define _VLV_PLL_DW9_CH1 0x8064
857 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
858
859 #define _VLV_PLL_DW10_CH0 0x8048
860 #define _VLV_PLL_DW10_CH1 0x8068
861 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
862
863 #define _VLV_PLL_DW11_CH0 0x804c
864 #define _VLV_PLL_DW11_CH1 0x806c
865 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
866
867 /* Spec for ref block start counts at DW10 */
868 #define VLV_REF_DW13 0x80ac
869
870 #define VLV_CMN_DW0 0x8100
871
872 /*
873 * Per DDI channel DPIO regs
874 */
875
876 #define _VLV_PCS_DW0_CH0 0x8200
877 #define _VLV_PCS_DW0_CH1 0x8400
878 #define DPIO_PCS_TX_LANE2_RESET (1<<16)
879 #define DPIO_PCS_TX_LANE1_RESET (1<<7)
880 #define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
881 #define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
882 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
883
884 #define _VLV_PCS01_DW0_CH0 0x200
885 #define _VLV_PCS23_DW0_CH0 0x400
886 #define _VLV_PCS01_DW0_CH1 0x2600
887 #define _VLV_PCS23_DW0_CH1 0x2800
888 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
889 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
890
891 #define _VLV_PCS_DW1_CH0 0x8204
892 #define _VLV_PCS_DW1_CH1 0x8404
893 #define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
894 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
895 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
896 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
897 #define DPIO_PCS_CLK_SOFT_RESET (1<<5)
898 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
899
900 #define _VLV_PCS01_DW1_CH0 0x204
901 #define _VLV_PCS23_DW1_CH0 0x404
902 #define _VLV_PCS01_DW1_CH1 0x2604
903 #define _VLV_PCS23_DW1_CH1 0x2804
904 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
905 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
906
907 #define _VLV_PCS_DW8_CH0 0x8220
908 #define _VLV_PCS_DW8_CH1 0x8420
909 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
910 #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
911 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
912
913 #define _VLV_PCS01_DW8_CH0 0x0220
914 #define _VLV_PCS23_DW8_CH0 0x0420
915 #define _VLV_PCS01_DW8_CH1 0x2620
916 #define _VLV_PCS23_DW8_CH1 0x2820
917 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
918 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
919
920 #define _VLV_PCS_DW9_CH0 0x8224
921 #define _VLV_PCS_DW9_CH1 0x8424
922 #define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
923 #define DPIO_PCS_TX2MARGIN_000 (0<<13)
924 #define DPIO_PCS_TX2MARGIN_101 (1<<13)
925 #define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
926 #define DPIO_PCS_TX1MARGIN_000 (0<<10)
927 #define DPIO_PCS_TX1MARGIN_101 (1<<10)
928 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
929
930 #define _VLV_PCS01_DW9_CH0 0x224
931 #define _VLV_PCS23_DW9_CH0 0x424
932 #define _VLV_PCS01_DW9_CH1 0x2624
933 #define _VLV_PCS23_DW9_CH1 0x2824
934 #define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
935 #define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
936
937 #define _CHV_PCS_DW10_CH0 0x8228
938 #define _CHV_PCS_DW10_CH1 0x8428
939 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
940 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
941 #define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
942 #define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
943 #define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
944 #define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
945 #define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
946 #define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
947 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
948
949 #define _VLV_PCS01_DW10_CH0 0x0228
950 #define _VLV_PCS23_DW10_CH0 0x0428
951 #define _VLV_PCS01_DW10_CH1 0x2628
952 #define _VLV_PCS23_DW10_CH1 0x2828
953 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
954 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
955
956 #define _VLV_PCS_DW11_CH0 0x822c
957 #define _VLV_PCS_DW11_CH1 0x842c
958 #define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
959 #define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
960 #define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
961 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
962
963 #define _VLV_PCS01_DW11_CH0 0x022c
964 #define _VLV_PCS23_DW11_CH0 0x042c
965 #define _VLV_PCS01_DW11_CH1 0x262c
966 #define _VLV_PCS23_DW11_CH1 0x282c
967 #define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
968 #define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
969
970 #define _VLV_PCS_DW12_CH0 0x8230
971 #define _VLV_PCS_DW12_CH1 0x8430
972 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
973
974 #define _VLV_PCS_DW14_CH0 0x8238
975 #define _VLV_PCS_DW14_CH1 0x8438
976 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
977
978 #define _VLV_PCS_DW23_CH0 0x825c
979 #define _VLV_PCS_DW23_CH1 0x845c
980 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
981
982 #define _VLV_TX_DW2_CH0 0x8288
983 #define _VLV_TX_DW2_CH1 0x8488
984 #define DPIO_SWING_MARGIN000_SHIFT 16
985 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
986 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
987 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
988
989 #define _VLV_TX_DW3_CH0 0x828c
990 #define _VLV_TX_DW3_CH1 0x848c
991 /* The following bit for CHV phy */
992 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
993 #define DPIO_SWING_MARGIN101_SHIFT 16
994 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
995 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
996
997 #define _VLV_TX_DW4_CH0 0x8290
998 #define _VLV_TX_DW4_CH1 0x8490
999 #define DPIO_SWING_DEEMPH9P5_SHIFT 24
1000 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1001 #define DPIO_SWING_DEEMPH6P0_SHIFT 16
1002 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
1003 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1004
1005 #define _VLV_TX3_DW4_CH0 0x690
1006 #define _VLV_TX3_DW4_CH1 0x2a90
1007 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1008
1009 #define _VLV_TX_DW5_CH0 0x8294
1010 #define _VLV_TX_DW5_CH1 0x8494
1011 #define DPIO_TX_OCALINIT_EN (1<<31)
1012 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1013
1014 #define _VLV_TX_DW11_CH0 0x82ac
1015 #define _VLV_TX_DW11_CH1 0x84ac
1016 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1017
1018 #define _VLV_TX_DW14_CH0 0x82b8
1019 #define _VLV_TX_DW14_CH1 0x84b8
1020 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
1021
1022 /* CHV dpPhy registers */
1023 #define _CHV_PLL_DW0_CH0 0x8000
1024 #define _CHV_PLL_DW0_CH1 0x8180
1025 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1026
1027 #define _CHV_PLL_DW1_CH0 0x8004
1028 #define _CHV_PLL_DW1_CH1 0x8184
1029 #define DPIO_CHV_N_DIV_SHIFT 8
1030 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1031 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1032
1033 #define _CHV_PLL_DW2_CH0 0x8008
1034 #define _CHV_PLL_DW2_CH1 0x8188
1035 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1036
1037 #define _CHV_PLL_DW3_CH0 0x800c
1038 #define _CHV_PLL_DW3_CH1 0x818c
1039 #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1040 #define DPIO_CHV_FIRST_MOD (0 << 8)
1041 #define DPIO_CHV_SECOND_MOD (1 << 8)
1042 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1043 #define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
1044 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1045
1046 #define _CHV_PLL_DW6_CH0 0x8018
1047 #define _CHV_PLL_DW6_CH1 0x8198
1048 #define DPIO_CHV_GAIN_CTRL_SHIFT 16
1049 #define DPIO_CHV_INT_COEFF_SHIFT 8
1050 #define DPIO_CHV_PROP_COEFF_SHIFT 0
1051 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1052
1053 #define _CHV_PLL_DW8_CH0 0x8020
1054 #define _CHV_PLL_DW8_CH1 0x81A0
1055 #define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1056 #define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
1057 #define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1058
1059 #define _CHV_PLL_DW9_CH0 0x8024
1060 #define _CHV_PLL_DW9_CH1 0x81A4
1061 #define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
1062 #define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
1063 #define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1064 #define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1065
1066 #define _CHV_CMN_DW5_CH0 0x8114
1067 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1068 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1069 #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1070 #define CHV_BUFRIGHTENA1_MASK (3 << 20)
1071 #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1072 #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1073 #define CHV_BUFLEFTENA1_FORCE (3 << 22)
1074 #define CHV_BUFLEFTENA1_MASK (3 << 22)
1075
1076 #define _CHV_CMN_DW13_CH0 0x8134
1077 #define _CHV_CMN_DW0_CH1 0x8080
1078 #define DPIO_CHV_S1_DIV_SHIFT 21
1079 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1080 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1081 #define DPIO_CHV_K_DIV_SHIFT 4
1082 #define DPIO_PLL_FREQLOCK (1 << 1)
1083 #define DPIO_PLL_LOCK (1 << 0)
1084 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1085
1086 #define _CHV_CMN_DW14_CH0 0x8138
1087 #define _CHV_CMN_DW1_CH1 0x8084
1088 #define DPIO_AFC_RECAL (1 << 14)
1089 #define DPIO_DCLKP_EN (1 << 13)
1090 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1091 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1092 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1093 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1094 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1095 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1096 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1097 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
1098 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1099
1100 #define _CHV_CMN_DW19_CH0 0x814c
1101 #define _CHV_CMN_DW6_CH1 0x8098
1102 #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1103 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1104
1105 #define CHV_CMN_DW30 0x8178
1106 #define DPIO_LRC_BYPASS (1 << 3)
1107
1108 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1109 (lane) * 0x200 + (offset))
1110
1111 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1112 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1113 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1114 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1115 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1116 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1117 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1118 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1119 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1120 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1121 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
1122 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1123 #define DPIO_FRC_LATENCY_SHFIT 8
1124 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1125 #define DPIO_UPAR_SHIFT 30
1126
1127 /* BXT PHY registers */
1128 #define _BXT_PHY(phy, a, b) _PIPE((phy), (a), (b))
1129
1130 #define BXT_P_CR_GT_DISP_PWRON 0x138090
1131 #define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1132
1133 #define _PHY_CTL_FAMILY_EDP 0x64C80
1134 #define _PHY_CTL_FAMILY_DDI 0x64C90
1135 #define COMMON_RESET_DIS (1 << 31)
1136 #define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1137 _PHY_CTL_FAMILY_EDP)
1138
1139 /* BXT PHY PLL registers */
1140 #define _PORT_PLL_A 0x46074
1141 #define _PORT_PLL_B 0x46078
1142 #define _PORT_PLL_C 0x4607c
1143 #define PORT_PLL_ENABLE (1 << 31)
1144 #define PORT_PLL_LOCK (1 << 30)
1145 #define PORT_PLL_REF_SEL (1 << 27)
1146 #define BXT_PORT_PLL_ENABLE(port) _PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1147
1148 #define _PORT_PLL_EBB_0_A 0x162034
1149 #define _PORT_PLL_EBB_0_B 0x6C034
1150 #define _PORT_PLL_EBB_0_C 0x6C340
1151 #define PORT_PLL_P1_MASK (0x07 << 13)
1152 #define PORT_PLL_P1(x) ((x) << 13)
1153 #define PORT_PLL_P2_MASK (0x1f << 8)
1154 #define PORT_PLL_P2(x) ((x) << 8)
1155 #define BXT_PORT_PLL_EBB_0(port) _PORT3(port, _PORT_PLL_EBB_0_A, \
1156 _PORT_PLL_EBB_0_B, \
1157 _PORT_PLL_EBB_0_C)
1158
1159 #define _PORT_PLL_EBB_4_A 0x162038
1160 #define _PORT_PLL_EBB_4_B 0x6C038
1161 #define _PORT_PLL_EBB_4_C 0x6C344
1162 #define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1163 #define PORT_PLL_RECALIBRATE (1 << 14)
1164 #define BXT_PORT_PLL_EBB_4(port) _PORT3(port, _PORT_PLL_EBB_4_A, \
1165 _PORT_PLL_EBB_4_B, \
1166 _PORT_PLL_EBB_4_C)
1167
1168 #define _PORT_PLL_0_A 0x162100
1169 #define _PORT_PLL_0_B 0x6C100
1170 #define _PORT_PLL_0_C 0x6C380
1171 /* PORT_PLL_0_A */
1172 #define PORT_PLL_M2_MASK 0xFF
1173 /* PORT_PLL_1_A */
1174 #define PORT_PLL_N_MASK (0x0F << 8)
1175 #define PORT_PLL_N(x) ((x) << 8)
1176 /* PORT_PLL_2_A */
1177 #define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1178 /* PORT_PLL_3_A */
1179 #define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1180 /* PORT_PLL_6_A */
1181 #define PORT_PLL_PROP_COEFF_MASK 0xF
1182 #define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1183 #define PORT_PLL_INT_COEFF(x) ((x) << 8)
1184 #define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1185 #define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1186 /* PORT_PLL_8_A */
1187 #define PORT_PLL_TARGET_CNT_MASK 0x3FF
1188 #define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1189 _PORT_PLL_0_B, \
1190 _PORT_PLL_0_C)
1191 #define BXT_PORT_PLL(port, idx) (_PORT_PLL_BASE(port) + (idx) * 4)
1192
1193 /* BXT PHY common lane registers */
1194 #define _PORT_CL1CM_DW0_A 0x162000
1195 #define _PORT_CL1CM_DW0_BC 0x6C000
1196 #define PHY_POWER_GOOD (1 << 16)
1197 #define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1198 _PORT_CL1CM_DW0_A)
1199
1200 #define _PORT_CL1CM_DW9_A 0x162024
1201 #define _PORT_CL1CM_DW9_BC 0x6C024
1202 #define IREF0RC_OFFSET_SHIFT 8
1203 #define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1204 #define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1205 _PORT_CL1CM_DW9_A)
1206
1207 #define _PORT_CL1CM_DW10_A 0x162028
1208 #define _PORT_CL1CM_DW10_BC 0x6C028
1209 #define IREF1RC_OFFSET_SHIFT 8
1210 #define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1211 #define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1212 _PORT_CL1CM_DW10_A)
1213
1214 #define _PORT_CL1CM_DW28_A 0x162070
1215 #define _PORT_CL1CM_DW28_BC 0x6C070
1216 #define OCL1_POWER_DOWN_EN (1 << 23)
1217 #define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1218 #define SUS_CLK_CONFIG 0x3
1219 #define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1220 _PORT_CL1CM_DW28_A)
1221
1222 #define _PORT_CL1CM_DW30_A 0x162078
1223 #define _PORT_CL1CM_DW30_BC 0x6C078
1224 #define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1225 #define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1226 _PORT_CL1CM_DW30_A)
1227
1228 /* Defined for PHY0 only */
1229 #define BXT_PORT_CL2CM_DW6_BC 0x6C358
1230 #define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1231
1232 /* BXT PHY Ref registers */
1233 #define _PORT_REF_DW3_A 0x16218C
1234 #define _PORT_REF_DW3_BC 0x6C18C
1235 #define GRC_DONE (1 << 22)
1236 #define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1237 _PORT_REF_DW3_A)
1238
1239 #define _PORT_REF_DW6_A 0x162198
1240 #define _PORT_REF_DW6_BC 0x6C198
1241 /*
1242 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1243 * after testing.
1244 */
1245 #define GRC_CODE_SHIFT 23
1246 #define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1247 #define GRC_CODE_FAST_SHIFT 16
1248 #define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1249 #define GRC_CODE_SLOW_SHIFT 8
1250 #define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1251 #define GRC_CODE_NOM_MASK 0xFF
1252 #define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1253 _PORT_REF_DW6_A)
1254
1255 #define _PORT_REF_DW8_A 0x1621A0
1256 #define _PORT_REF_DW8_BC 0x6C1A0
1257 #define GRC_DIS (1 << 15)
1258 #define GRC_RDY_OVRD (1 << 1)
1259 #define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1260 _PORT_REF_DW8_A)
1261
1262 /* BXT PHY PCS registers */
1263 #define _PORT_PCS_DW10_LN01_A 0x162428
1264 #define _PORT_PCS_DW10_LN01_B 0x6C428
1265 #define _PORT_PCS_DW10_LN01_C 0x6C828
1266 #define _PORT_PCS_DW10_GRP_A 0x162C28
1267 #define _PORT_PCS_DW10_GRP_B 0x6CC28
1268 #define _PORT_PCS_DW10_GRP_C 0x6CE28
1269 #define BXT_PORT_PCS_DW10_LN01(port) _PORT3(port, _PORT_PCS_DW10_LN01_A, \
1270 _PORT_PCS_DW10_LN01_B, \
1271 _PORT_PCS_DW10_LN01_C)
1272 #define BXT_PORT_PCS_DW10_GRP(port) _PORT3(port, _PORT_PCS_DW10_GRP_A, \
1273 _PORT_PCS_DW10_GRP_B, \
1274 _PORT_PCS_DW10_GRP_C)
1275 #define TX2_SWING_CALC_INIT (1 << 31)
1276 #define TX1_SWING_CALC_INIT (1 << 30)
1277
1278 #define _PORT_PCS_DW12_LN01_A 0x162430
1279 #define _PORT_PCS_DW12_LN01_B 0x6C430
1280 #define _PORT_PCS_DW12_LN01_C 0x6C830
1281 #define _PORT_PCS_DW12_LN23_A 0x162630
1282 #define _PORT_PCS_DW12_LN23_B 0x6C630
1283 #define _PORT_PCS_DW12_LN23_C 0x6CA30
1284 #define _PORT_PCS_DW12_GRP_A 0x162c30
1285 #define _PORT_PCS_DW12_GRP_B 0x6CC30
1286 #define _PORT_PCS_DW12_GRP_C 0x6CE30
1287 #define LANESTAGGER_STRAP_OVRD (1 << 6)
1288 #define LANE_STAGGER_MASK 0x1F
1289 #define BXT_PORT_PCS_DW12_LN01(port) _PORT3(port, _PORT_PCS_DW12_LN01_A, \
1290 _PORT_PCS_DW12_LN01_B, \
1291 _PORT_PCS_DW12_LN01_C)
1292 #define BXT_PORT_PCS_DW12_LN23(port) _PORT3(port, _PORT_PCS_DW12_LN23_A, \
1293 _PORT_PCS_DW12_LN23_B, \
1294 _PORT_PCS_DW12_LN23_C)
1295 #define BXT_PORT_PCS_DW12_GRP(port) _PORT3(port, _PORT_PCS_DW12_GRP_A, \
1296 _PORT_PCS_DW12_GRP_B, \
1297 _PORT_PCS_DW12_GRP_C)
1298
1299 /* BXT PHY TX registers */
1300 #define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1301 ((lane) & 1) * 0x80)
1302
1303 #define _PORT_TX_DW2_LN0_A 0x162508
1304 #define _PORT_TX_DW2_LN0_B 0x6C508
1305 #define _PORT_TX_DW2_LN0_C 0x6C908
1306 #define _PORT_TX_DW2_GRP_A 0x162D08
1307 #define _PORT_TX_DW2_GRP_B 0x6CD08
1308 #define _PORT_TX_DW2_GRP_C 0x6CF08
1309 #define BXT_PORT_TX_DW2_GRP(port) _PORT3(port, _PORT_TX_DW2_GRP_A, \
1310 _PORT_TX_DW2_GRP_B, \
1311 _PORT_TX_DW2_GRP_C)
1312 #define BXT_PORT_TX_DW2_LN0(port) _PORT3(port, _PORT_TX_DW2_LN0_A, \
1313 _PORT_TX_DW2_LN0_B, \
1314 _PORT_TX_DW2_LN0_C)
1315 #define MARGIN_000_SHIFT 16
1316 #define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1317 #define UNIQ_TRANS_SCALE_SHIFT 8
1318 #define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1319
1320 #define _PORT_TX_DW3_LN0_A 0x16250C
1321 #define _PORT_TX_DW3_LN0_B 0x6C50C
1322 #define _PORT_TX_DW3_LN0_C 0x6C90C
1323 #define _PORT_TX_DW3_GRP_A 0x162D0C
1324 #define _PORT_TX_DW3_GRP_B 0x6CD0C
1325 #define _PORT_TX_DW3_GRP_C 0x6CF0C
1326 #define BXT_PORT_TX_DW3_GRP(port) _PORT3(port, _PORT_TX_DW3_GRP_A, \
1327 _PORT_TX_DW3_GRP_B, \
1328 _PORT_TX_DW3_GRP_C)
1329 #define BXT_PORT_TX_DW3_LN0(port) _PORT3(port, _PORT_TX_DW3_LN0_A, \
1330 _PORT_TX_DW3_LN0_B, \
1331 _PORT_TX_DW3_LN0_C)
1332 #define UNIQE_TRANGE_EN_METHOD (1 << 27)
1333
1334 #define _PORT_TX_DW4_LN0_A 0x162510
1335 #define _PORT_TX_DW4_LN0_B 0x6C510
1336 #define _PORT_TX_DW4_LN0_C 0x6C910
1337 #define _PORT_TX_DW4_GRP_A 0x162D10
1338 #define _PORT_TX_DW4_GRP_B 0x6CD10
1339 #define _PORT_TX_DW4_GRP_C 0x6CF10
1340 #define BXT_PORT_TX_DW4_LN0(port) _PORT3(port, _PORT_TX_DW4_LN0_A, \
1341 _PORT_TX_DW4_LN0_B, \
1342 _PORT_TX_DW4_LN0_C)
1343 #define BXT_PORT_TX_DW4_GRP(port) _PORT3(port, _PORT_TX_DW4_GRP_A, \
1344 _PORT_TX_DW4_GRP_B, \
1345 _PORT_TX_DW4_GRP_C)
1346 #define DEEMPH_SHIFT 24
1347 #define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1348
1349 #define _PORT_TX_DW14_LN0_A 0x162538
1350 #define _PORT_TX_DW14_LN0_B 0x6C538
1351 #define _PORT_TX_DW14_LN0_C 0x6C938
1352 #define LATENCY_OPTIM_SHIFT 30
1353 #define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1354 #define BXT_PORT_TX_DW14_LN(port, lane) (_PORT3((port), _PORT_TX_DW14_LN0_A, \
1355 _PORT_TX_DW14_LN0_B, \
1356 _PORT_TX_DW14_LN0_C) + \
1357 _BXT_LANE_OFFSET(lane))
1358
1359 /*
1360 * Fence registers
1361 */
1362 #define FENCE_REG_830_0 0x2000
1363 #define FENCE_REG_945_8 0x3000
1364 #define I830_FENCE_START_MASK 0x07f80000
1365 #define I830_FENCE_TILING_Y_SHIFT 12
1366 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
1367 #define I830_FENCE_PITCH_SHIFT 4
1368 #define I830_FENCE_REG_VALID (1<<0)
1369 #define I915_FENCE_MAX_PITCH_VAL 4
1370 #define I830_FENCE_MAX_PITCH_VAL 6
1371 #define I830_FENCE_MAX_SIZE_VAL (1<<8)
1372
1373 #define I915_FENCE_START_MASK 0x0ff00000
1374 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
1375
1376 #define FENCE_REG_965_0 0x03000
1377 #define I965_FENCE_PITCH_SHIFT 2
1378 #define I965_FENCE_TILING_Y_SHIFT 1
1379 #define I965_FENCE_REG_VALID (1<<0)
1380 #define I965_FENCE_MAX_PITCH_VAL 0x0400
1381
1382 #define FENCE_REG_SANDYBRIDGE_0 0x100000
1383 #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
1384 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
1385
1386
1387 /* control register for cpu gtt access */
1388 #define TILECTL 0x101000
1389 #define TILECTL_SWZCTL (1 << 0)
1390 #define TILECTL_TLBPF (1 << 1)
1391 #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1392 #define TILECTL_BACKSNOOP_DIS (1 << 3)
1393
1394 /*
1395 * Instruction and interrupt control regs
1396 */
1397 #define PGTBL_CTL 0x02020
1398 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1399 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
1400 #define PGTBL_ER 0x02024
1401 #define PRB0_BASE (0x2030-0x30)
1402 #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1403 #define PRB2_BASE (0x2050-0x30) /* gen3 */
1404 #define SRB0_BASE (0x2100-0x30) /* gen2 */
1405 #define SRB1_BASE (0x2110-0x30) /* gen2 */
1406 #define SRB2_BASE (0x2120-0x30) /* 830 */
1407 #define SRB3_BASE (0x2130-0x30) /* 830 */
1408 #define RENDER_RING_BASE 0x02000
1409 #define BSD_RING_BASE 0x04000
1410 #define GEN6_BSD_RING_BASE 0x12000
1411 #define GEN8_BSD2_RING_BASE 0x1c000
1412 #define VEBOX_RING_BASE 0x1a000
1413 #define BLT_RING_BASE 0x22000
1414 #define RING_TAIL(base) ((base)+0x30)
1415 #define RING_HEAD(base) ((base)+0x34)
1416 #define RING_START(base) ((base)+0x38)
1417 #define RING_CTL(base) ((base)+0x3c)
1418 #define RING_SYNC_0(base) ((base)+0x40)
1419 #define RING_SYNC_1(base) ((base)+0x44)
1420 #define RING_SYNC_2(base) ((base)+0x48)
1421 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1422 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1423 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1424 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1425 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1426 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1427 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1428 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1429 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1430 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1431 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1432 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
1433 #define GEN6_NOSYNC 0
1434 #define RING_PSMI_CTL(base) ((base)+0x50)
1435 #define RING_MAX_IDLE(base) ((base)+0x54)
1436 #define RING_HWS_PGA(base) ((base)+0x80)
1437 #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
1438
1439 #define GEN7_WR_WATERMARK 0x4028
1440 #define GEN7_GFX_PRIO_CTRL 0x402C
1441 #define ARB_MODE 0x4030
1442 #define ARB_MODE_SWIZZLE_SNB (1<<4)
1443 #define ARB_MODE_SWIZZLE_IVB (1<<5)
1444 #define GEN7_GFX_PEND_TLB0 0x4034
1445 #define GEN7_GFX_PEND_TLB1 0x4038
1446 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1447 #define GEN7_LRA_LIMITS_BASE 0x403C
1448 #define GEN7_LRA_LIMITS_REG_NUM 13
1449 #define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1450 #define GEN7_GFX_MAX_REQ_COUNT 0x4074
1451
1452 #define GAMTARBMODE 0x04a08
1453 #define ARB_MODE_BWGTLB_DISABLE (1<<9)
1454 #define ARB_MODE_SWIZZLE_BDW (1<<1)
1455 #define RENDER_HWS_PGA_GEN7 (0x04080)
1456 #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
1457 #define RING_FAULT_GTTSEL_MASK (1<<11)
1458 #define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1459 #define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1460 #define RING_FAULT_VALID (1<<0)
1461 #define DONE_REG 0x40b0
1462 #define GEN8_PRIVATE_PAT 0x40e0
1463 #define BSD_HWS_PGA_GEN7 (0x04180)
1464 #define BLT_HWS_PGA_GEN7 (0x04280)
1465 #define VEBOX_HWS_PGA_GEN7 (0x04380)
1466 #define RING_ACTHD(base) ((base)+0x74)
1467 #define RING_ACTHD_UDW(base) ((base)+0x5c)
1468 #define RING_NOPID(base) ((base)+0x94)
1469 #define RING_IMR(base) ((base)+0xa8)
1470 #define RING_HWSTAM(base) ((base)+0x98)
1471 #define RING_TIMESTAMP(base) ((base)+0x358)
1472 #define TAIL_ADDR 0x001FFFF8
1473 #define HEAD_WRAP_COUNT 0xFFE00000
1474 #define HEAD_WRAP_ONE 0x00200000
1475 #define HEAD_ADDR 0x001FFFFC
1476 #define RING_NR_PAGES 0x001FF000
1477 #define RING_REPORT_MASK 0x00000006
1478 #define RING_REPORT_64K 0x00000002
1479 #define RING_REPORT_128K 0x00000004
1480 #define RING_NO_REPORT 0x00000000
1481 #define RING_VALID_MASK 0x00000001
1482 #define RING_VALID 0x00000001
1483 #define RING_INVALID 0x00000000
1484 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1485 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1486 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
1487
1488 #define GEN7_TLB_RD_ADDR 0x4700
1489
1490 #if 0
1491 #define PRB0_TAIL 0x02030
1492 #define PRB0_HEAD 0x02034
1493 #define PRB0_START 0x02038
1494 #define PRB0_CTL 0x0203c
1495 #define PRB1_TAIL 0x02040 /* 915+ only */
1496 #define PRB1_HEAD 0x02044 /* 915+ only */
1497 #define PRB1_START 0x02048 /* 915+ only */
1498 #define PRB1_CTL 0x0204c /* 915+ only */
1499 #endif
1500 #define IPEIR_I965 0x02064
1501 #define IPEHR_I965 0x02068
1502 #define INSTDONE_I965 0x0206c
1503 #define GEN7_INSTDONE_1 0x0206c
1504 #define GEN7_SC_INSTDONE 0x07100
1505 #define GEN7_SAMPLER_INSTDONE 0x0e160
1506 #define GEN7_ROW_INSTDONE 0x0e164
1507 #define I915_NUM_INSTDONE_REG 4
1508 #define RING_IPEIR(base) ((base)+0x64)
1509 #define RING_IPEHR(base) ((base)+0x68)
1510 #define RING_INSTDONE(base) ((base)+0x6c)
1511 #define RING_INSTPS(base) ((base)+0x70)
1512 #define RING_DMA_FADD(base) ((base)+0x78)
1513 #define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
1514 #define RING_INSTPM(base) ((base)+0xc0)
1515 #define RING_MI_MODE(base) ((base)+0x9c)
1516 #define INSTPS 0x02070 /* 965+ only */
1517 #define INSTDONE1 0x0207c /* 965+ only */
1518 #define ACTHD_I965 0x02074
1519 #define HWS_PGA 0x02080
1520 #define HWS_ADDRESS_MASK 0xfffff000
1521 #define HWS_START_ADDRESS_SHIFT 4
1522 #define PWRCTXA 0x2088 /* 965GM+ only */
1523 #define PWRCTX_EN (1<<0)
1524 #define IPEIR 0x02088
1525 #define IPEHR 0x0208c
1526 #define INSTDONE 0x02090
1527 #define NOPID 0x02094
1528 #define HWSTAM 0x02098
1529 #define DMA_FADD_I8XX 0x020d0
1530 #define RING_BBSTATE(base) ((base)+0x110)
1531 #define RING_BBADDR(base) ((base)+0x140)
1532 #define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
1533
1534 #define ERROR_GEN6 0x040a0
1535 #define GEN7_ERR_INT 0x44040
1536 #define ERR_INT_POISON (1<<31)
1537 #define ERR_INT_MMIO_UNCLAIMED (1<<13)
1538 #define ERR_INT_PIPE_CRC_DONE_C (1<<8)
1539 #define ERR_INT_FIFO_UNDERRUN_C (1<<6)
1540 #define ERR_INT_PIPE_CRC_DONE_B (1<<5)
1541 #define ERR_INT_FIFO_UNDERRUN_B (1<<3)
1542 #define ERR_INT_PIPE_CRC_DONE_A (1<<2)
1543 #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
1544 #define ERR_INT_FIFO_UNDERRUN_A (1<<0)
1545 #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
1546
1547 #define GEN8_FAULT_TLB_DATA0 0x04b10
1548 #define GEN8_FAULT_TLB_DATA1 0x04b14
1549
1550 #define FPGA_DBG 0x42300
1551 #define FPGA_DBG_RM_NOCLAIM (1<<31)
1552
1553 #define DERRMR 0x44050
1554 /* Note that HBLANK events are reserved on bdw+ */
1555 #define DERRMR_PIPEA_SCANLINE (1<<0)
1556 #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1557 #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1558 #define DERRMR_PIPEA_VBLANK (1<<3)
1559 #define DERRMR_PIPEA_HBLANK (1<<5)
1560 #define DERRMR_PIPEB_SCANLINE (1<<8)
1561 #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1562 #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1563 #define DERRMR_PIPEB_VBLANK (1<<11)
1564 #define DERRMR_PIPEB_HBLANK (1<<13)
1565 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1566 #define DERRMR_PIPEC_SCANLINE (1<<14)
1567 #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1568 #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1569 #define DERRMR_PIPEC_VBLANK (1<<21)
1570 #define DERRMR_PIPEC_HBLANK (1<<22)
1571
1572
1573 /* GM45+ chicken bits -- debug workaround bits that may be required
1574 * for various sorts of correct behavior. The top 16 bits of each are
1575 * the enables for writing to the corresponding low bit.
1576 */
1577 #define _3D_CHICKEN 0x02084
1578 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
1579 #define _3D_CHICKEN2 0x0208c
1580 /* Disables pipelining of read flushes past the SF-WIZ interface.
1581 * Required on all Ironlake steppings according to the B-Spec, but the
1582 * particular danger of not doing so is not specified.
1583 */
1584 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1585 #define _3D_CHICKEN3 0x02090
1586 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
1587 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
1588 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1589 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
1590
1591 #define MI_MODE 0x0209c
1592 # define VS_TIMER_DISPATCH (1 << 6)
1593 # define MI_FLUSH_ENABLE (1 << 12)
1594 # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
1595 # define MODE_IDLE (1 << 9)
1596 # define STOP_RING (1 << 8)
1597
1598 #define GEN6_GT_MODE 0x20d0
1599 #define GEN7_GT_MODE 0x7008
1600 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1601 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1602 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1603 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1604 #define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
1605 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
1606 #define GEN9_IZ_HASHING_MASK(slice) (0x3 << (slice * 2))
1607 #define GEN9_IZ_HASHING(slice, val) ((val) << (slice * 2))
1608
1609 #define GFX_MODE 0x02520
1610 #define GFX_MODE_GEN7 0x0229c
1611 #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1612 #define GFX_RUN_LIST_ENABLE (1<<15)
1613 #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1614 #define GFX_SURFACE_FAULT_ENABLE (1<<12)
1615 #define GFX_REPLAY_MODE (1<<11)
1616 #define GFX_PSMI_GRANULARITY (1<<10)
1617 #define GFX_PPGTT_ENABLE (1<<9)
1618
1619 #define VLV_DISPLAY_BASE 0x180000
1620 #define VLV_MIPI_BASE VLV_DISPLAY_BASE
1621
1622 #define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1623 #define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
1624 #define SCPD0 0x0209c /* 915+ only */
1625 #define IER 0x020a0
1626 #define IIR 0x020a4
1627 #define IMR 0x020a8
1628 #define ISR 0x020ac
1629 #define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
1630 #define GINT_DIS (1<<22)
1631 #define GCFG_DIS (1<<8)
1632 #define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
1633 #define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1634 #define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1635 #define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1636 #define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1637 #define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
1638 #define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
1639 #define VLV_PCBR_ADDR_SHIFT 12
1640
1641 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
1642 #define EIR 0x020b0
1643 #define EMR 0x020b4
1644 #define ESR 0x020b8
1645 #define GM45_ERROR_PAGE_TABLE (1<<5)
1646 #define GM45_ERROR_MEM_PRIV (1<<4)
1647 #define I915_ERROR_PAGE_TABLE (1<<4)
1648 #define GM45_ERROR_CP_PRIV (1<<3)
1649 #define I915_ERROR_MEMORY_REFRESH (1<<1)
1650 #define I915_ERROR_INSTRUCTION (1<<0)
1651 #define INSTPM 0x020c0
1652 #define INSTPM_SELF_EN (1<<12) /* 915GM only */
1653 #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
1654 will not assert AGPBUSY# and will only
1655 be delivered when out of C3. */
1656 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
1657 #define INSTPM_TLB_INVALIDATE (1<<9)
1658 #define INSTPM_SYNC_FLUSH (1<<5)
1659 #define ACTHD 0x020c8
1660 #define MEM_MODE 0x020cc
1661 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1662 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1663 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
1664 #define FW_BLC 0x020d8
1665 #define FW_BLC2 0x020dc
1666 #define FW_BLC_SELF 0x020e0 /* 915+ only */
1667 #define FW_BLC_SELF_EN_MASK (1<<31)
1668 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1669 #define FW_BLC_SELF_EN (1<<15) /* 945 only */
1670 #define MM_BURST_LENGTH 0x00700000
1671 #define MM_FIFO_WATERMARK 0x0001F000
1672 #define LM_BURST_LENGTH 0x00000700
1673 #define LM_FIFO_WATERMARK 0x0000001F
1674 #define MI_ARB_STATE 0x020e4 /* 915+ only */
1675
1676 /* Make render/texture TLB fetches lower priorty than associated data
1677 * fetches. This is not turned on by default
1678 */
1679 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1680
1681 /* Isoch request wait on GTT enable (Display A/B/C streams).
1682 * Make isoch requests stall on the TLB update. May cause
1683 * display underruns (test mode only)
1684 */
1685 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1686
1687 /* Block grant count for isoch requests when block count is
1688 * set to a finite value.
1689 */
1690 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1691 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1692 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1693 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1694 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1695
1696 /* Enable render writes to complete in C2/C3/C4 power states.
1697 * If this isn't enabled, render writes are prevented in low
1698 * power states. That seems bad to me.
1699 */
1700 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1701
1702 /* This acknowledges an async flip immediately instead
1703 * of waiting for 2TLB fetches.
1704 */
1705 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1706
1707 /* Enables non-sequential data reads through arbiter
1708 */
1709 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
1710
1711 /* Disable FSB snooping of cacheable write cycles from binner/render
1712 * command stream
1713 */
1714 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1715
1716 /* Arbiter time slice for non-isoch streams */
1717 #define MI_ARB_TIME_SLICE_MASK (7 << 5)
1718 #define MI_ARB_TIME_SLICE_1 (0 << 5)
1719 #define MI_ARB_TIME_SLICE_2 (1 << 5)
1720 #define MI_ARB_TIME_SLICE_4 (2 << 5)
1721 #define MI_ARB_TIME_SLICE_6 (3 << 5)
1722 #define MI_ARB_TIME_SLICE_8 (4 << 5)
1723 #define MI_ARB_TIME_SLICE_10 (5 << 5)
1724 #define MI_ARB_TIME_SLICE_14 (6 << 5)
1725 #define MI_ARB_TIME_SLICE_16 (7 << 5)
1726
1727 /* Low priority grace period page size */
1728 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1729 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1730
1731 /* Disable display A/B trickle feed */
1732 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1733
1734 /* Set display plane priority */
1735 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1736 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1737
1738 #define MI_STATE 0x020e4 /* gen2 only */
1739 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1740 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1741
1742 #define CACHE_MODE_0 0x02120 /* 915+ only */
1743 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
1744 #define CM0_IZ_OPT_DISABLE (1<<6)
1745 #define CM0_ZR_OPT_DISABLE (1<<5)
1746 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
1747 #define CM0_DEPTH_EVICT_DISABLE (1<<4)
1748 #define CM0_COLOR_EVICT_DISABLE (1<<3)
1749 #define CM0_DEPTH_WRITE_DISABLE (1<<1)
1750 #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1751 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1752 #define GFX_FLSH_CNTL_GEN6 0x101008
1753 #define GFX_FLSH_CNTL_EN (1<<0)
1754 #define ECOSKPD 0x021d0
1755 #define ECO_GATING_CX_ONLY (1<<3)
1756 #define ECO_FLIP_DONE (1<<0)
1757
1758 #define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
1759 #define RC_OP_FLUSH_ENABLE (1<<0)
1760 #define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
1761 #define CACHE_MODE_1 0x7004 /* IVB+ */
1762 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1763 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
1764 #define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
1765
1766 #define GEN6_BLITTER_ECOSKPD 0x221d0
1767 #define GEN6_BLITTER_LOCK_SHIFT 16
1768 #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1769
1770 #define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1771 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
1772 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1773 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
1774
1775 /* Fuse readout registers for GT */
1776 #define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
1777 #define CHV_FGT_DISABLE_SS0 (1 << 10)
1778 #define CHV_FGT_DISABLE_SS1 (1 << 11)
1779 #define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1780 #define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1781 #define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1782 #define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1783 #define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1784 #define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1785 #define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1786 #define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1787
1788 #define GEN8_FUSE2 0x9120
1789 #define GEN8_F2_S_ENA_SHIFT 25
1790 #define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1791
1792 #define GEN9_F2_SS_DIS_SHIFT 20
1793 #define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1794
1795 #define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4)
1796
1797 #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
1798 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1799 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1800 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1801 #define GEN6_BSD_GO_INDICATOR (1 << 4)
1802
1803 /* On modern GEN architectures interrupt control consists of two sets
1804 * of registers. The first set pertains to the ring generating the
1805 * interrupt. The second control is for the functional block generating the
1806 * interrupt. These are PM, GT, DE, etc.
1807 *
1808 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1809 * GT interrupt bits, so we don't need to duplicate the defines.
1810 *
1811 * These defines should cover us well from SNB->HSW with minor exceptions
1812 * it can also work on ILK.
1813 */
1814 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1815 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1816 #define GT_BLT_USER_INTERRUPT (1 << 22)
1817 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1818 #define GT_BSD_USER_INTERRUPT (1 << 12)
1819 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
1820 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
1821 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1822 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1823 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1824 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1825 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1826 #define GT_RENDER_USER_INTERRUPT (1 << 0)
1827
1828 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1829 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1830
1831 #define GT_PARITY_ERROR(dev) \
1832 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
1833 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
1834
1835 /* These are all the "old" interrupts */
1836 #define ILK_BSD_USER_INTERRUPT (1<<5)
1837
1838 #define I915_PM_INTERRUPT (1<<31)
1839 #define I915_ISP_INTERRUPT (1<<22)
1840 #define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1841 #define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1842 #define I915_MIPIC_INTERRUPT (1<<19)
1843 #define I915_MIPIA_INTERRUPT (1<<18)
1844 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1845 #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
1846 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1847 #define I915_MASTER_ERROR_INTERRUPT (1<<15)
1848 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
1849 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
1850 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
1851 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
1852 #define I915_HWB_OOM_INTERRUPT (1<<13)
1853 #define I915_LPE_PIPE_C_INTERRUPT (1<<12)
1854 #define I915_SYNC_STATUS_INTERRUPT (1<<12)
1855 #define I915_MISC_INTERRUPT (1<<11)
1856 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
1857 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
1858 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
1859 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
1860 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
1861 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
1862 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1863 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1864 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1865 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1866 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
1867 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1868 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
1869 #define I915_DEBUG_INTERRUPT (1<<2)
1870 #define I915_WINVALID_INTERRUPT (1<<1)
1871 #define I915_USER_INTERRUPT (1<<1)
1872 #define I915_ASLE_INTERRUPT (1<<0)
1873 #define I915_BSD_USER_INTERRUPT (1<<25)
1874
1875 #define GEN6_BSD_RNCID 0x12198
1876
1877 #define GEN7_FF_THREAD_MODE 0x20a0
1878 #define GEN7_FF_SCHED_MASK 0x0077070
1879 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
1880 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1881 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1882 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1883 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
1884 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
1885 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1886 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1887 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1888 #define GEN7_FF_VS_SCHED_HW (0x0<<12)
1889 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1890 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1891 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1892 #define GEN7_FF_DS_SCHED_HW (0x0<<4)
1893
1894 /*
1895 * Framebuffer compression (915+ only)
1896 */
1897
1898 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1899 #define FBC_LL_BASE 0x03204 /* 4k page aligned */
1900 #define FBC_CONTROL 0x03208
1901 #define FBC_CTL_EN (1<<31)
1902 #define FBC_CTL_PERIODIC (1<<30)
1903 #define FBC_CTL_INTERVAL_SHIFT (16)
1904 #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
1905 #define FBC_CTL_C3_IDLE (1<<13)
1906 #define FBC_CTL_STRIDE_SHIFT (5)
1907 #define FBC_CTL_FENCENO_SHIFT (0)
1908 #define FBC_COMMAND 0x0320c
1909 #define FBC_CMD_COMPRESS (1<<0)
1910 #define FBC_STATUS 0x03210
1911 #define FBC_STAT_COMPRESSING (1<<31)
1912 #define FBC_STAT_COMPRESSED (1<<30)
1913 #define FBC_STAT_MODIFIED (1<<29)
1914 #define FBC_STAT_CURRENT_LINE_SHIFT (0)
1915 #define FBC_CONTROL2 0x03214
1916 #define FBC_CTL_FENCE_DBL (0<<4)
1917 #define FBC_CTL_IDLE_IMM (0<<2)
1918 #define FBC_CTL_IDLE_FULL (1<<2)
1919 #define FBC_CTL_IDLE_LINE (2<<2)
1920 #define FBC_CTL_IDLE_DEBUG (3<<2)
1921 #define FBC_CTL_CPU_FENCE (1<<1)
1922 #define FBC_CTL_PLANE(plane) ((plane)<<0)
1923 #define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
1924 #define FBC_TAG 0x03300
1925
1926 #define FBC_LL_SIZE (1536)
1927
1928 /* Framebuffer compression for GM45+ */
1929 #define DPFC_CB_BASE 0x3200
1930 #define DPFC_CONTROL 0x3208
1931 #define DPFC_CTL_EN (1<<31)
1932 #define DPFC_CTL_PLANE(plane) ((plane)<<30)
1933 #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
1934 #define DPFC_CTL_FENCE_EN (1<<29)
1935 #define IVB_DPFC_CTL_FENCE_EN (1<<28)
1936 #define DPFC_CTL_PERSISTENT_MODE (1<<25)
1937 #define DPFC_SR_EN (1<<10)
1938 #define DPFC_CTL_LIMIT_1X (0<<6)
1939 #define DPFC_CTL_LIMIT_2X (1<<6)
1940 #define DPFC_CTL_LIMIT_4X (2<<6)
1941 #define DPFC_RECOMP_CTL 0x320c
1942 #define DPFC_RECOMP_STALL_EN (1<<27)
1943 #define DPFC_RECOMP_STALL_WM_SHIFT (16)
1944 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1945 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1946 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1947 #define DPFC_STATUS 0x3210
1948 #define DPFC_INVAL_SEG_SHIFT (16)
1949 #define DPFC_INVAL_SEG_MASK (0x07ff0000)
1950 #define DPFC_COMP_SEG_SHIFT (0)
1951 #define DPFC_COMP_SEG_MASK (0x000003ff)
1952 #define DPFC_STATUS2 0x3214
1953 #define DPFC_FENCE_YOFF 0x3218
1954 #define DPFC_CHICKEN 0x3224
1955 #define DPFC_HT_MODIFY (1<<31)
1956
1957 /* Framebuffer compression for Ironlake */
1958 #define ILK_DPFC_CB_BASE 0x43200
1959 #define ILK_DPFC_CONTROL 0x43208
1960 #define FBC_CTL_FALSE_COLOR (1<<10)
1961 /* The bit 28-8 is reserved */
1962 #define DPFC_RESERVED (0x1FFFFF00)
1963 #define ILK_DPFC_RECOMP_CTL 0x4320c
1964 #define ILK_DPFC_STATUS 0x43210
1965 #define ILK_DPFC_FENCE_YOFF 0x43218
1966 #define ILK_DPFC_CHICKEN 0x43224
1967 #define ILK_FBC_RT_BASE 0x2128
1968 #define ILK_FBC_RT_VALID (1<<0)
1969 #define SNB_FBC_FRONT_BUFFER (1<<1)
1970
1971 #define ILK_DISPLAY_CHICKEN1 0x42000
1972 #define ILK_FBCQ_DIS (1<<22)
1973 #define ILK_PABSTRETCH_DIS (1<<21)
1974
1975
1976 /*
1977 * Framebuffer compression for Sandybridge
1978 *
1979 * The following two registers are of type GTTMMADR
1980 */
1981 #define SNB_DPFC_CTL_SA 0x100100
1982 #define SNB_CPU_FENCE_ENABLE (1<<29)
1983 #define DPFC_CPU_FENCE_OFFSET 0x100104
1984
1985 /* Framebuffer compression for Ivybridge */
1986 #define IVB_FBC_RT_BASE 0x7020
1987
1988 #define IPS_CTL 0x43408
1989 #define IPS_ENABLE (1 << 31)
1990
1991 #define MSG_FBC_REND_STATE 0x50380
1992 #define FBC_REND_NUKE (1<<2)
1993 #define FBC_REND_CACHE_CLEAN (1<<1)
1994
1995 /*
1996 * GPIO regs
1997 */
1998 #define GPIOA 0x5010
1999 #define GPIOB 0x5014
2000 #define GPIOC 0x5018
2001 #define GPIOD 0x501c
2002 #define GPIOE 0x5020
2003 #define GPIOF 0x5024
2004 #define GPIOG 0x5028
2005 #define GPIOH 0x502c
2006 # define GPIO_CLOCK_DIR_MASK (1 << 0)
2007 # define GPIO_CLOCK_DIR_IN (0 << 1)
2008 # define GPIO_CLOCK_DIR_OUT (1 << 1)
2009 # define GPIO_CLOCK_VAL_MASK (1 << 2)
2010 # define GPIO_CLOCK_VAL_OUT (1 << 3)
2011 # define GPIO_CLOCK_VAL_IN (1 << 4)
2012 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2013 # define GPIO_DATA_DIR_MASK (1 << 8)
2014 # define GPIO_DATA_DIR_IN (0 << 9)
2015 # define GPIO_DATA_DIR_OUT (1 << 9)
2016 # define GPIO_DATA_VAL_MASK (1 << 10)
2017 # define GPIO_DATA_VAL_OUT (1 << 11)
2018 # define GPIO_DATA_VAL_IN (1 << 12)
2019 # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2020
2021 #define GMBUS0 0x5100 /* clock/port select */
2022 #define GMBUS_RATE_100KHZ (0<<8)
2023 #define GMBUS_RATE_50KHZ (1<<8)
2024 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2025 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2026 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
2027 #define GMBUS_PIN_DISABLED 0
2028 #define GMBUS_PIN_SSC 1
2029 #define GMBUS_PIN_VGADDC 2
2030 #define GMBUS_PIN_PANEL 3
2031 #define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2032 #define GMBUS_PIN_DPC 4 /* HDMIC */
2033 #define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2034 #define GMBUS_PIN_DPD 6 /* HDMID */
2035 #define GMBUS_PIN_RESERVED 7 /* 7 reserved */
2036 #define GMBUS_PIN_1_BXT 1
2037 #define GMBUS_PIN_2_BXT 2
2038 #define GMBUS_PIN_3_BXT 3
2039 #define GMBUS_NUM_PINS 7 /* including 0 */
2040 #define GMBUS1 0x5104 /* command/status */
2041 #define GMBUS_SW_CLR_INT (1<<31)
2042 #define GMBUS_SW_RDY (1<<30)
2043 #define GMBUS_ENT (1<<29) /* enable timeout */
2044 #define GMBUS_CYCLE_NONE (0<<25)
2045 #define GMBUS_CYCLE_WAIT (1<<25)
2046 #define GMBUS_CYCLE_INDEX (2<<25)
2047 #define GMBUS_CYCLE_STOP (4<<25)
2048 #define GMBUS_BYTE_COUNT_SHIFT 16
2049 #define GMBUS_BYTE_COUNT_MAX 256U
2050 #define GMBUS_SLAVE_INDEX_SHIFT 8
2051 #define GMBUS_SLAVE_ADDR_SHIFT 1
2052 #define GMBUS_SLAVE_READ (1<<0)
2053 #define GMBUS_SLAVE_WRITE (0<<0)
2054 #define GMBUS2 0x5108 /* status */
2055 #define GMBUS_INUSE (1<<15)
2056 #define GMBUS_HW_WAIT_PHASE (1<<14)
2057 #define GMBUS_STALL_TIMEOUT (1<<13)
2058 #define GMBUS_INT (1<<12)
2059 #define GMBUS_HW_RDY (1<<11)
2060 #define GMBUS_SATOER (1<<10)
2061 #define GMBUS_ACTIVE (1<<9)
2062 #define GMBUS3 0x510c /* data buffer bytes 3-0 */
2063 #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
2064 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2065 #define GMBUS_NAK_EN (1<<3)
2066 #define GMBUS_IDLE_EN (1<<2)
2067 #define GMBUS_HW_WAIT_EN (1<<1)
2068 #define GMBUS_HW_RDY_EN (1<<0)
2069 #define GMBUS5 0x5120 /* byte index */
2070 #define GMBUS_2BYTE_INDEX_EN (1<<31)
2071
2072 /*
2073 * Clock control & power management
2074 */
2075 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2076 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2077 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2078 #define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
2079
2080 #define VGA0 0x6000
2081 #define VGA1 0x6004
2082 #define VGA_PD 0x6010
2083 #define VGA0_PD_P2_DIV_4 (1 << 7)
2084 #define VGA0_PD_P1_DIV_2 (1 << 5)
2085 #define VGA0_PD_P1_SHIFT 0
2086 #define VGA0_PD_P1_MASK (0x1f << 0)
2087 #define VGA1_PD_P2_DIV_4 (1 << 15)
2088 #define VGA1_PD_P1_DIV_2 (1 << 13)
2089 #define VGA1_PD_P1_SHIFT 8
2090 #define VGA1_PD_P1_MASK (0x1f << 8)
2091 #define DPLL_VCO_ENABLE (1 << 31)
2092 #define DPLL_SDVO_HIGH_SPEED (1 << 30)
2093 #define DPLL_DVO_2X_MODE (1 << 30)
2094 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
2095 #define DPLL_SYNCLOCK_ENABLE (1 << 29)
2096 #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
2097 #define DPLL_VGA_MODE_DIS (1 << 28)
2098 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2099 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2100 #define DPLL_MODE_MASK (3 << 26)
2101 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2102 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2103 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2104 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2105 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2106 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
2107 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
2108 #define DPLL_LOCK_VLV (1<<15)
2109 #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
2110 #define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
2111 #define DPLL_SSC_REF_CLOCK_CHV (1<<13)
2112 #define DPLL_PORTC_READY_MASK (0xf << 4)
2113 #define DPLL_PORTB_READY_MASK (0xf)
2114
2115 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
2116
2117 /* Additional CHV pll/phy registers */
2118 #define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
2119 #define DPLL_PORTD_READY_MASK (0xf)
2120 #define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
2121 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
2122 #define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
2123 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
2124
2125 /*
2126 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2127 * this field (only one bit may be set).
2128 */
2129 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2130 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
2131 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
2132 /* i830, required in DVO non-gang */
2133 #define PLL_P2_DIVIDE_BY_4 (1 << 23)
2134 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2135 #define PLL_REF_INPUT_DREFCLK (0 << 13)
2136 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2137 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2138 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2139 #define PLL_REF_INPUT_MASK (3 << 13)
2140 #define PLL_LOAD_PULSE_PHASE_SHIFT 9
2141 /* Ironlake */
2142 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2143 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2144 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2145 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2146 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2147
2148 /*
2149 * Parallel to Serial Load Pulse phase selection.
2150 * Selects the phase for the 10X DPLL clock for the PCIe
2151 * digital display port. The range is 4 to 13; 10 or more
2152 * is just a flip delay. The default is 6
2153 */
2154 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2155 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2156 /*
2157 * SDVO multiplier for 945G/GM. Not used on 965.
2158 */
2159 #define SDVO_MULTIPLIER_MASK 0x000000ff
2160 #define SDVO_MULTIPLIER_SHIFT_HIRES 4
2161 #define SDVO_MULTIPLIER_SHIFT_VGA 0
2162
2163 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2164 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2165 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2166 #define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
2167
2168 /*
2169 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2170 *
2171 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2172 */
2173 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2174 #define DPLL_MD_UDI_DIVIDER_SHIFT 24
2175 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2176 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2177 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2178 /*
2179 * SDVO/UDI pixel multiplier.
2180 *
2181 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2182 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2183 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2184 * dummy bytes in the datastream at an increased clock rate, with both sides of
2185 * the link knowing how many bytes are fill.
2186 *
2187 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2188 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2189 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2190 * through an SDVO command.
2191 *
2192 * This register field has values of multiplication factor minus 1, with
2193 * a maximum multiplier of 5 for SDVO.
2194 */
2195 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2196 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2197 /*
2198 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2199 * This best be set to the default value (3) or the CRT won't work. No,
2200 * I don't entirely understand what this does...
2201 */
2202 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2203 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
2204
2205 #define _FPA0 0x06040
2206 #define _FPA1 0x06044
2207 #define _FPB0 0x06048
2208 #define _FPB1 0x0604c
2209 #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
2210 #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
2211 #define FP_N_DIV_MASK 0x003f0000
2212 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
2213 #define FP_N_DIV_SHIFT 16
2214 #define FP_M1_DIV_MASK 0x00003f00
2215 #define FP_M1_DIV_SHIFT 8
2216 #define FP_M2_DIV_MASK 0x0000003f
2217 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
2218 #define FP_M2_DIV_SHIFT 0
2219 #define DPLL_TEST 0x606c
2220 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2221 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2222 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2223 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2224 #define DPLLB_TEST_N_BYPASS (1 << 19)
2225 #define DPLLB_TEST_M_BYPASS (1 << 18)
2226 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2227 #define DPLLA_TEST_N_BYPASS (1 << 3)
2228 #define DPLLA_TEST_M_BYPASS (1 << 2)
2229 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2230 #define D_STATE 0x6104
2231 #define DSTATE_GFX_RESET_I830 (1<<6)
2232 #define DSTATE_PLL_D3_OFF (1<<3)
2233 #define DSTATE_GFX_CLOCK_GATING (1<<1)
2234 #define DSTATE_DOT_CLOCK_GATING (1<<0)
2235 #define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
2236 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2237 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2238 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2239 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2240 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2241 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2242 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2243 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2244 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2245 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2246 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2247 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2248 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2249 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2250 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2251 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2252 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2253 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2254 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2255 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2256 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2257 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2258 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2259 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2260 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2261 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2262 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2263 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
2264 /*
2265 * This bit must be set on the 830 to prevent hangs when turning off the
2266 * overlay scaler.
2267 */
2268 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2269 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2270 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2271 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2272 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2273
2274 #define RENCLK_GATE_D1 0x6204
2275 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2276 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2277 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2278 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2279 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2280 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2281 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2282 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2283 # define MAG_CLOCK_GATE_DISABLE (1 << 5)
2284 /* This bit must be unset on 855,865 */
2285 # define MECI_CLOCK_GATE_DISABLE (1 << 4)
2286 # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2287 # define MEC_CLOCK_GATE_DISABLE (1 << 2)
2288 # define MECO_CLOCK_GATE_DISABLE (1 << 1)
2289 /* This bit must be set on 855,865. */
2290 # define SV_CLOCK_GATE_DISABLE (1 << 0)
2291 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2292 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2293 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2294 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2295 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2296 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2297 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2298 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2299 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2300 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2301 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2302 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2303 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2304 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2305 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2306 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2307 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2308
2309 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
2310 /* This bit must always be set on 965G/965GM */
2311 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2312 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2313 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2314 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2315 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2316 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
2317 /* This bit must always be set on 965G */
2318 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2319 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2320 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2321 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2322 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2323 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2324 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2325 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2326 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2327 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2328 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2329 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2330 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2331 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2332 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2333 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2334 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2335 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2336 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2337
2338 #define RENCLK_GATE_D2 0x6208
2339 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2340 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2341 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
2342
2343 #define VDECCLK_GATE_D 0x620C /* g4x only */
2344 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2345
2346 #define RAMCLK_GATE_D 0x6210 /* CRL only */
2347 #define DEUC 0x6214 /* CRL only */
2348
2349 #define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
2350 #define FW_CSPWRDWNEN (1<<15)
2351
2352 #define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2353
2354 #define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2355 #define CDCLK_FREQ_SHIFT 4
2356 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2357 #define CZCLK_FREQ_MASK 0xf
2358
2359 #define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2360 #define PFI_CREDIT_63 (9 << 28) /* chv only */
2361 #define PFI_CREDIT_31 (8 << 28) /* chv only */
2362 #define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2363 #define PFI_CREDIT_RESEND (1 << 27)
2364 #define VGA_FAST_MODE_DISABLE (1 << 14)
2365
2366 #define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2367
2368 /*
2369 * Palette regs
2370 */
2371 #define PALETTE_A_OFFSET 0xa000
2372 #define PALETTE_B_OFFSET 0xa800
2373 #define CHV_PALETTE_C_OFFSET 0xc000
2374 #define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2375 dev_priv->info.display_mmio_offset)
2376
2377 /* MCH MMIO space */
2378
2379 /*
2380 * MCHBAR mirror.
2381 *
2382 * This mirrors the MCHBAR MMIO space whose location is determined by
2383 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2384 * every way. It is not accessible from the CP register read instructions.
2385 *
2386 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2387 * just read.
2388 */
2389 #define MCHBAR_MIRROR_BASE 0x10000
2390
2391 #define MCHBAR_MIRROR_BASE_SNB 0x140000
2392
2393 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
2394 #define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
2395
2396 /* 915-945 and GM965 MCH register controlling DRAM channel access */
2397 #define DCC 0x10200
2398 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2399 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2400 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2401 #define DCC_ADDRESSING_MODE_MASK (3 << 0)
2402 #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
2403 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
2404 #define DCC2 0x10204
2405 #define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
2406
2407 /* Pineview MCH register contains DDR3 setting */
2408 #define CSHRDDR3CTL 0x101a8
2409 #define CSHRDDR3CTL_DDR3 (1 << 2)
2410
2411 /* 965 MCH register controlling DRAM channel configuration */
2412 #define C0DRB3 0x10206
2413 #define C1DRB3 0x10606
2414
2415 /* snb MCH registers for reading the DRAM channel configuration */
2416 #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2417 #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2418 #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2419 #define MAD_DIMM_ECC_MASK (0x3 << 24)
2420 #define MAD_DIMM_ECC_OFF (0x0 << 24)
2421 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2422 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2423 #define MAD_DIMM_ECC_ON (0x3 << 24)
2424 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2425 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2426 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2427 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2428 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2429 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2430 #define MAD_DIMM_A_SELECT (0x1 << 16)
2431 /* DIMM sizes are in multiples of 256mb. */
2432 #define MAD_DIMM_B_SIZE_SHIFT 8
2433 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2434 #define MAD_DIMM_A_SIZE_SHIFT 0
2435 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2436
2437 /* snb MCH registers for priority tuning */
2438 #define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2439 #define MCH_SSKPD_WM0_MASK 0x3f
2440 #define MCH_SSKPD_WM0_VAL 0xc
2441
2442 #define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2443
2444 /* Clocking configuration register */
2445 #define CLKCFG 0x10c00
2446 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
2447 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2448 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2449 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2450 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2451 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
2452 /* Note, below two are guess */
2453 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
2454 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
2455 #define CLKCFG_FSB_MASK (7 << 0)
2456 #define CLKCFG_MEM_533 (1 << 4)
2457 #define CLKCFG_MEM_667 (2 << 4)
2458 #define CLKCFG_MEM_800 (3 << 4)
2459 #define CLKCFG_MEM_MASK (7 << 4)
2460
2461 #define TSC1 0x11001
2462 #define TSE (1<<0)
2463 #define TR1 0x11006
2464 #define TSFS 0x11020
2465 #define TSFS_SLOPE_MASK 0x0000ff00
2466 #define TSFS_SLOPE_SHIFT 8
2467 #define TSFS_INTR_MASK 0x000000ff
2468
2469 #define CRSTANDVID 0x11100
2470 #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2471 #define PXVFREQ_PX_MASK 0x7f000000
2472 #define PXVFREQ_PX_SHIFT 24
2473 #define VIDFREQ_BASE 0x11110
2474 #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2475 #define VIDFREQ2 0x11114
2476 #define VIDFREQ3 0x11118
2477 #define VIDFREQ4 0x1111c
2478 #define VIDFREQ_P0_MASK 0x1f000000
2479 #define VIDFREQ_P0_SHIFT 24
2480 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2481 #define VIDFREQ_P0_CSCLK_SHIFT 20
2482 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2483 #define VIDFREQ_P0_CRCLK_SHIFT 16
2484 #define VIDFREQ_P1_MASK 0x00001f00
2485 #define VIDFREQ_P1_SHIFT 8
2486 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2487 #define VIDFREQ_P1_CSCLK_SHIFT 4
2488 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2489 #define INTTOEXT_BASE_ILK 0x11300
2490 #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2491 #define INTTOEXT_MAP3_SHIFT 24
2492 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2493 #define INTTOEXT_MAP2_SHIFT 16
2494 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2495 #define INTTOEXT_MAP1_SHIFT 8
2496 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2497 #define INTTOEXT_MAP0_SHIFT 0
2498 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2499 #define MEMSWCTL 0x11170 /* Ironlake only */
2500 #define MEMCTL_CMD_MASK 0xe000
2501 #define MEMCTL_CMD_SHIFT 13
2502 #define MEMCTL_CMD_RCLK_OFF 0
2503 #define MEMCTL_CMD_RCLK_ON 1
2504 #define MEMCTL_CMD_CHFREQ 2
2505 #define MEMCTL_CMD_CHVID 3
2506 #define MEMCTL_CMD_VMMOFF 4
2507 #define MEMCTL_CMD_VMMON 5
2508 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2509 when command complete */
2510 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2511 #define MEMCTL_FREQ_SHIFT 8
2512 #define MEMCTL_SFCAVM (1<<7)
2513 #define MEMCTL_TGT_VID_MASK 0x007f
2514 #define MEMIHYST 0x1117c
2515 #define MEMINTREN 0x11180 /* 16 bits */
2516 #define MEMINT_RSEXIT_EN (1<<8)
2517 #define MEMINT_CX_SUPR_EN (1<<7)
2518 #define MEMINT_CONT_BUSY_EN (1<<6)
2519 #define MEMINT_AVG_BUSY_EN (1<<5)
2520 #define MEMINT_EVAL_CHG_EN (1<<4)
2521 #define MEMINT_MON_IDLE_EN (1<<3)
2522 #define MEMINT_UP_EVAL_EN (1<<2)
2523 #define MEMINT_DOWN_EVAL_EN (1<<1)
2524 #define MEMINT_SW_CMD_EN (1<<0)
2525 #define MEMINTRSTR 0x11182 /* 16 bits */
2526 #define MEM_RSEXIT_MASK 0xc000
2527 #define MEM_RSEXIT_SHIFT 14
2528 #define MEM_CONT_BUSY_MASK 0x3000
2529 #define MEM_CONT_BUSY_SHIFT 12
2530 #define MEM_AVG_BUSY_MASK 0x0c00
2531 #define MEM_AVG_BUSY_SHIFT 10
2532 #define MEM_EVAL_CHG_MASK 0x0300
2533 #define MEM_EVAL_BUSY_SHIFT 8
2534 #define MEM_MON_IDLE_MASK 0x00c0
2535 #define MEM_MON_IDLE_SHIFT 6
2536 #define MEM_UP_EVAL_MASK 0x0030
2537 #define MEM_UP_EVAL_SHIFT 4
2538 #define MEM_DOWN_EVAL_MASK 0x000c
2539 #define MEM_DOWN_EVAL_SHIFT 2
2540 #define MEM_SW_CMD_MASK 0x0003
2541 #define MEM_INT_STEER_GFX 0
2542 #define MEM_INT_STEER_CMR 1
2543 #define MEM_INT_STEER_SMI 2
2544 #define MEM_INT_STEER_SCI 3
2545 #define MEMINTRSTS 0x11184
2546 #define MEMINT_RSEXIT (1<<7)
2547 #define MEMINT_CONT_BUSY (1<<6)
2548 #define MEMINT_AVG_BUSY (1<<5)
2549 #define MEMINT_EVAL_CHG (1<<4)
2550 #define MEMINT_MON_IDLE (1<<3)
2551 #define MEMINT_UP_EVAL (1<<2)
2552 #define MEMINT_DOWN_EVAL (1<<1)
2553 #define MEMINT_SW_CMD (1<<0)
2554 #define MEMMODECTL 0x11190
2555 #define MEMMODE_BOOST_EN (1<<31)
2556 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2557 #define MEMMODE_BOOST_FREQ_SHIFT 24
2558 #define MEMMODE_IDLE_MODE_MASK 0x00030000
2559 #define MEMMODE_IDLE_MODE_SHIFT 16
2560 #define MEMMODE_IDLE_MODE_EVAL 0
2561 #define MEMMODE_IDLE_MODE_CONT 1
2562 #define MEMMODE_HWIDLE_EN (1<<15)
2563 #define MEMMODE_SWMODE_EN (1<<14)
2564 #define MEMMODE_RCLK_GATE (1<<13)
2565 #define MEMMODE_HW_UPDATE (1<<12)
2566 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2567 #define MEMMODE_FSTART_SHIFT 8
2568 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2569 #define MEMMODE_FMAX_SHIFT 4
2570 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2571 #define RCBMAXAVG 0x1119c
2572 #define MEMSWCTL2 0x1119e /* Cantiga only */
2573 #define SWMEMCMD_RENDER_OFF (0 << 13)
2574 #define SWMEMCMD_RENDER_ON (1 << 13)
2575 #define SWMEMCMD_SWFREQ (2 << 13)
2576 #define SWMEMCMD_TARVID (3 << 13)
2577 #define SWMEMCMD_VRM_OFF (4 << 13)
2578 #define SWMEMCMD_VRM_ON (5 << 13)
2579 #define CMDSTS (1<<12)
2580 #define SFCAVM (1<<11)
2581 #define SWFREQ_MASK 0x0380 /* P0-7 */
2582 #define SWFREQ_SHIFT 7
2583 #define TARVID_MASK 0x001f
2584 #define MEMSTAT_CTG 0x111a0
2585 #define RCBMINAVG 0x111a0
2586 #define RCUPEI 0x111b0
2587 #define RCDNEI 0x111b4
2588 #define RSTDBYCTL 0x111b8
2589 #define RS1EN (1<<31)
2590 #define RS2EN (1<<30)
2591 #define RS3EN (1<<29)
2592 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2593 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2594 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2595 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2596 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2597 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2598 #define RSX_STATUS_MASK (7<<20)
2599 #define RSX_STATUS_ON (0<<20)
2600 #define RSX_STATUS_RC1 (1<<20)
2601 #define RSX_STATUS_RC1E (2<<20)
2602 #define RSX_STATUS_RS1 (3<<20)
2603 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2604 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2605 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2606 #define RSX_STATUS_RSVD2 (7<<20)
2607 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2608 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2609 #define JRSC (1<<17) /* rsx coupled to cpu c-state */
2610 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2611 #define RS1CONTSAV_MASK (3<<14)
2612 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2613 #define RS1CONTSAV_RSVD (1<<14)
2614 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2615 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2616 #define NORMSLEXLAT_MASK (3<<12)
2617 #define SLOW_RS123 (0<<12)
2618 #define SLOW_RS23 (1<<12)
2619 #define SLOW_RS3 (2<<12)
2620 #define NORMAL_RS123 (3<<12)
2621 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2622 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2623 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2624 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2625 #define RS_CSTATE_MASK (3<<4)
2626 #define RS_CSTATE_C367_RS1 (0<<4)
2627 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2628 #define RS_CSTATE_RSVD (2<<4)
2629 #define RS_CSTATE_C367_RS2 (3<<4)
2630 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2631 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
2632 #define VIDCTL 0x111c0
2633 #define VIDSTS 0x111c8
2634 #define VIDSTART 0x111cc /* 8 bits */
2635 #define MEMSTAT_ILK 0x111f8
2636 #define MEMSTAT_VID_MASK 0x7f00
2637 #define MEMSTAT_VID_SHIFT 8
2638 #define MEMSTAT_PSTATE_MASK 0x00f8
2639 #define MEMSTAT_PSTATE_SHIFT 3
2640 #define MEMSTAT_MON_ACTV (1<<2)
2641 #define MEMSTAT_SRC_CTL_MASK 0x0003
2642 #define MEMSTAT_SRC_CTL_CORE 0
2643 #define MEMSTAT_SRC_CTL_TRB 1
2644 #define MEMSTAT_SRC_CTL_THM 2
2645 #define MEMSTAT_SRC_CTL_STDBY 3
2646 #define RCPREVBSYTUPAVG 0x113b8
2647 #define RCPREVBSYTDNAVG 0x113bc
2648 #define PMMISC 0x11214
2649 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
2650 #define SDEW 0x1124c
2651 #define CSIEW0 0x11250
2652 #define CSIEW1 0x11254
2653 #define CSIEW2 0x11258
2654 #define PEW 0x1125c
2655 #define DEW 0x11270
2656 #define MCHAFE 0x112c0
2657 #define CSIEC 0x112e0
2658 #define DMIEC 0x112e4
2659 #define DDREC 0x112e8
2660 #define PEG0EC 0x112ec
2661 #define PEG1EC 0x112f0
2662 #define GFXEC 0x112f4
2663 #define RPPREVBSYTUPAVG 0x113b8
2664 #define RPPREVBSYTDNAVG 0x113bc
2665 #define ECR 0x11600
2666 #define ECR_GPFE (1<<31)
2667 #define ECR_IMONE (1<<30)
2668 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2669 #define OGW0 0x11608
2670 #define OGW1 0x1160c
2671 #define EG0 0x11610
2672 #define EG1 0x11614
2673 #define EG2 0x11618
2674 #define EG3 0x1161c
2675 #define EG4 0x11620
2676 #define EG5 0x11624
2677 #define EG6 0x11628
2678 #define EG7 0x1162c
2679 #define PXW 0x11664
2680 #define PXWL 0x11680
2681 #define LCFUSE02 0x116c0
2682 #define LCFUSE_HIV_MASK 0x000000ff
2683 #define CSIPLL0 0x12c10
2684 #define DDRMPLL1 0X12c20
2685 #define PEG_BAND_GAP_DATA 0x14d68
2686
2687 #define GEN6_GT_THREAD_STATUS_REG 0x13805c
2688 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2689
2690 #define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2691 #define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2692 #define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
2693
2694 #define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2695 #define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
2696 #define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2697 INTERVAL_1_33_US(us) : \
2698 INTERVAL_1_28_US(us))
2699
2700 /*
2701 * Logical Context regs
2702 */
2703 #define CCID 0x2180
2704 #define CCID_EN (1<<0)
2705 /*
2706 * Notes on SNB/IVB/VLV context size:
2707 * - Power context is saved elsewhere (LLC or stolen)
2708 * - Ring/execlist context is saved on SNB, not on IVB
2709 * - Extended context size already includes render context size
2710 * - We always need to follow the extended context size.
2711 * SNB BSpec has comments indicating that we should use the
2712 * render context size instead if execlists are disabled, but
2713 * based on empirical testing that's just nonsense.
2714 * - Pipelined/VF state is saved on SNB/IVB respectively
2715 * - GT1 size just indicates how much of render context
2716 * doesn't need saving on GT1
2717 */
2718 #define CXT_SIZE 0x21a0
2719 #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2720 #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2721 #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2722 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2723 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
2724 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
2725 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2726 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
2727 #define GEN7_CXT_SIZE 0x21a8
2728 #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2729 #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
2730 #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2731 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2732 #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2733 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
2734 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
2735 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
2736 /* Haswell does have the CXT_SIZE register however it does not appear to be
2737 * valid. Now, docs explain in dwords what is in the context object. The full
2738 * size is 70720 bytes, however, the power context and execlist context will
2739 * never be saved (power context is stored elsewhere, and execlists don't work
2740 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2741 */
2742 #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
2743 /* Same as Haswell, but 72064 bytes now. */
2744 #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2745
2746 #define CHV_CLK_CTL1 0x101100
2747 #define VLV_CLK_CTL2 0x101104
2748 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2749
2750 /*
2751 * Overlay regs
2752 */
2753
2754 #define OVADD 0x30000
2755 #define DOVSTA 0x30008
2756 #define OC_BUF (0x3<<20)
2757 #define OGAMC5 0x30010
2758 #define OGAMC4 0x30014
2759 #define OGAMC3 0x30018
2760 #define OGAMC2 0x3001c
2761 #define OGAMC1 0x30020
2762 #define OGAMC0 0x30024
2763
2764 /*
2765 * Display engine regs
2766 */
2767
2768 /* Pipe A CRC regs */
2769 #define _PIPE_CRC_CTL_A 0x60050
2770 #define PIPE_CRC_ENABLE (1 << 31)
2771 /* ivb+ source selection */
2772 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2773 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2774 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
2775 /* ilk+ source selection */
2776 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2777 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2778 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2779 /* embedded DP port on the north display block, reserved on ivb */
2780 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2781 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
2782 /* vlv source selection */
2783 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2784 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2785 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2786 /* with DP port the pipe source is invalid */
2787 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2788 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2789 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2790 /* gen3+ source selection */
2791 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2792 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2793 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2794 /* with DP/TV port the pipe source is invalid */
2795 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2796 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2797 #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2798 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2799 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2800 /* gen2 doesn't have source selection bits */
2801 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
2802
2803 #define _PIPE_CRC_RES_1_A_IVB 0x60064
2804 #define _PIPE_CRC_RES_2_A_IVB 0x60068
2805 #define _PIPE_CRC_RES_3_A_IVB 0x6006c
2806 #define _PIPE_CRC_RES_4_A_IVB 0x60070
2807 #define _PIPE_CRC_RES_5_A_IVB 0x60074
2808
2809 #define _PIPE_CRC_RES_RED_A 0x60060
2810 #define _PIPE_CRC_RES_GREEN_A 0x60064
2811 #define _PIPE_CRC_RES_BLUE_A 0x60068
2812 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2813 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
2814
2815 /* Pipe B CRC regs */
2816 #define _PIPE_CRC_RES_1_B_IVB 0x61064
2817 #define _PIPE_CRC_RES_2_B_IVB 0x61068
2818 #define _PIPE_CRC_RES_3_B_IVB 0x6106c
2819 #define _PIPE_CRC_RES_4_B_IVB 0x61070
2820 #define _PIPE_CRC_RES_5_B_IVB 0x61074
2821
2822 #define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
2823 #define PIPE_CRC_RES_1_IVB(pipe) \
2824 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
2825 #define PIPE_CRC_RES_2_IVB(pipe) \
2826 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
2827 #define PIPE_CRC_RES_3_IVB(pipe) \
2828 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
2829 #define PIPE_CRC_RES_4_IVB(pipe) \
2830 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
2831 #define PIPE_CRC_RES_5_IVB(pipe) \
2832 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
2833
2834 #define PIPE_CRC_RES_RED(pipe) \
2835 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
2836 #define PIPE_CRC_RES_GREEN(pipe) \
2837 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
2838 #define PIPE_CRC_RES_BLUE(pipe) \
2839 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
2840 #define PIPE_CRC_RES_RES1_I915(pipe) \
2841 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
2842 #define PIPE_CRC_RES_RES2_G4X(pipe) \
2843 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
2844
2845 /* Pipe A timing regs */
2846 #define _HTOTAL_A 0x60000
2847 #define _HBLANK_A 0x60004
2848 #define _HSYNC_A 0x60008
2849 #define _VTOTAL_A 0x6000c
2850 #define _VBLANK_A 0x60010
2851 #define _VSYNC_A 0x60014
2852 #define _PIPEASRC 0x6001c
2853 #define _BCLRPAT_A 0x60020
2854 #define _VSYNCSHIFT_A 0x60028
2855 #define _PIPE_MULT_A 0x6002c
2856
2857 /* Pipe B timing regs */
2858 #define _HTOTAL_B 0x61000
2859 #define _HBLANK_B 0x61004
2860 #define _HSYNC_B 0x61008
2861 #define _VTOTAL_B 0x6100c
2862 #define _VBLANK_B 0x61010
2863 #define _VSYNC_B 0x61014
2864 #define _PIPEBSRC 0x6101c
2865 #define _BCLRPAT_B 0x61020
2866 #define _VSYNCSHIFT_B 0x61028
2867 #define _PIPE_MULT_B 0x6102c
2868
2869 #define TRANSCODER_A_OFFSET 0x60000
2870 #define TRANSCODER_B_OFFSET 0x61000
2871 #define TRANSCODER_C_OFFSET 0x62000
2872 #define CHV_TRANSCODER_C_OFFSET 0x63000
2873 #define TRANSCODER_EDP_OFFSET 0x6f000
2874
2875 #define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2876 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2877 dev_priv->info.display_mmio_offset)
2878
2879 #define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2880 #define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2881 #define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2882 #define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2883 #define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2884 #define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2885 #define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2886 #define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2887 #define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
2888 #define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
2889
2890 /* VLV eDP PSR registers */
2891 #define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2892 #define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2893 #define VLV_EDP_PSR_ENABLE (1<<0)
2894 #define VLV_EDP_PSR_RESET (1<<1)
2895 #define VLV_EDP_PSR_MODE_MASK (7<<2)
2896 #define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2897 #define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2898 #define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2899 #define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2900 #define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
2901 #define VLV_EDP_PSR_DBL_FRAME (1<<10)
2902 #define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
2903 #define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
2904 #define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2905
2906 #define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
2907 #define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
2908 #define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
2909 #define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
2910 #define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
2911 #define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
2912
2913 #define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
2914 #define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
2915 #define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
2916 #define VLV_EDP_PSR_CURR_STATE_MASK 7
2917 #define VLV_EDP_PSR_DISABLED (0<<0)
2918 #define VLV_EDP_PSR_INACTIVE (1<<0)
2919 #define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
2920 #define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
2921 #define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
2922 #define VLV_EDP_PSR_EXIT (5<<0)
2923 #define VLV_EDP_PSR_IN_TRANS (1<<7)
2924 #define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2925
2926 /* HSW+ eDP PSR registers */
2927 #define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
2928 #define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2929 #define EDP_PSR_ENABLE (1<<31)
2930 #define BDW_PSR_SINGLE_FRAME (1<<30)
2931 #define EDP_PSR_LINK_STANDBY (1<<27)
2932 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2933 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2934 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2935 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2936 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2937 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2938 #define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2939 #define EDP_PSR_TP1_TP2_SEL (0<<11)
2940 #define EDP_PSR_TP1_TP3_SEL (1<<11)
2941 #define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2942 #define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2943 #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2944 #define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2945 #define EDP_PSR_TP1_TIME_500us (0<<4)
2946 #define EDP_PSR_TP1_TIME_100us (1<<4)
2947 #define EDP_PSR_TP1_TIME_2500us (2<<4)
2948 #define EDP_PSR_TP1_TIME_0us (3<<4)
2949 #define EDP_PSR_IDLE_FRAME_SHIFT 0
2950
2951 #define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2952 #define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2953 #define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2954 #define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2955 #define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2956 #define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2957
2958 #define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2959 #define EDP_PSR_STATUS_STATE_MASK (7<<29)
2960 #define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2961 #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2962 #define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2963 #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2964 #define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2965 #define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2966 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2967 #define EDP_PSR_STATUS_LINK_MASK (3<<26)
2968 #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2969 #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2970 #define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2971 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2972 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2973 #define EDP_PSR_STATUS_COUNT_SHIFT 16
2974 #define EDP_PSR_STATUS_COUNT_MASK 0xf
2975 #define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2976 #define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2977 #define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2978 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2979 #define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2980 #define EDP_PSR_STATUS_IDLE_MASK 0xf
2981
2982 #define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
2983 #define EDP_PSR_PERF_CNT_MASK 0xffffff
2984
2985 #define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2986 #define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2987 #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2988 #define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2989
2990 #define EDP_PSR2_CTL 0x6f900
2991 #define EDP_PSR2_ENABLE (1<<31)
2992 #define EDP_SU_TRACK_ENABLE (1<<30)
2993 #define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
2994 #define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
2995 #define EDP_PSR2_TP2_TIME_500 (0<<8)
2996 #define EDP_PSR2_TP2_TIME_100 (1<<8)
2997 #define EDP_PSR2_TP2_TIME_2500 (2<<8)
2998 #define EDP_PSR2_TP2_TIME_50 (3<<8)
2999 #define EDP_PSR2_TP2_TIME_MASK (3<<8)
3000 #define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3001 #define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3002 #define EDP_PSR2_IDLE_MASK 0xf
3003
3004 /* VGA port control */
3005 #define ADPA 0x61100
3006 #define PCH_ADPA 0xe1100
3007 #define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
3008
3009 #define ADPA_DAC_ENABLE (1<<31)
3010 #define ADPA_DAC_DISABLE 0
3011 #define ADPA_PIPE_SELECT_MASK (1<<30)
3012 #define ADPA_PIPE_A_SELECT 0
3013 #define ADPA_PIPE_B_SELECT (1<<30)
3014 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
3015 /* CPT uses bits 29:30 for pch transcoder select */
3016 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3017 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3018 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3019 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3020 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3021 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3022 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3023 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3024 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3025 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3026 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3027 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3028 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3029 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3030 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3031 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3032 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3033 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3034 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3035 #define ADPA_USE_VGA_HVPOLARITY (1<<15)
3036 #define ADPA_SETS_HVPOLARITY 0
3037 #define ADPA_VSYNC_CNTL_DISABLE (1<<10)
3038 #define ADPA_VSYNC_CNTL_ENABLE 0
3039 #define ADPA_HSYNC_CNTL_DISABLE (1<<11)
3040 #define ADPA_HSYNC_CNTL_ENABLE 0
3041 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3042 #define ADPA_VSYNC_ACTIVE_LOW 0
3043 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3044 #define ADPA_HSYNC_ACTIVE_LOW 0
3045 #define ADPA_DPMS_MASK (~(3<<10))
3046 #define ADPA_DPMS_ON (0<<10)
3047 #define ADPA_DPMS_SUSPEND (1<<10)
3048 #define ADPA_DPMS_STANDBY (2<<10)
3049 #define ADPA_DPMS_OFF (3<<10)
3050
3051
3052 /* Hotplug control (945+ only) */
3053 #define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
3054 #define PORTB_HOTPLUG_INT_EN (1 << 29)
3055 #define PORTC_HOTPLUG_INT_EN (1 << 28)
3056 #define PORTD_HOTPLUG_INT_EN (1 << 27)
3057 #define SDVOB_HOTPLUG_INT_EN (1 << 26)
3058 #define SDVOC_HOTPLUG_INT_EN (1 << 25)
3059 #define TV_HOTPLUG_INT_EN (1 << 18)
3060 #define CRT_HOTPLUG_INT_EN (1 << 9)
3061 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3062 PORTC_HOTPLUG_INT_EN | \
3063 PORTD_HOTPLUG_INT_EN | \
3064 SDVOC_HOTPLUG_INT_EN | \
3065 SDVOB_HOTPLUG_INT_EN | \
3066 CRT_HOTPLUG_INT_EN)
3067 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
3068 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3069 /* must use period 64 on GM45 according to docs */
3070 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3071 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3072 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3073 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3074 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3075 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3076 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3077 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3078 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3079 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3080 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3081 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
3082
3083 #define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
3084 /*
3085 * HDMI/DP bits are gen4+
3086 *
3087 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3088 * Please check the detailed lore in the commit message for for experimental
3089 * evidence.
3090 */
3091 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3092 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3093 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3094 /* VLV DP/HDMI bits again match Bspec */
3095 #define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
3096 #define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
3097 #define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
3098 #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
3099 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3100 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
3101 #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
3102 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3103 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
3104 #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
3105 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3106 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
3107 /* CRT/TV common between gen3+ */
3108 #define CRT_HOTPLUG_INT_STATUS (1 << 11)
3109 #define TV_HOTPLUG_INT_STATUS (1 << 10)
3110 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3111 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3112 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3113 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
3114 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3115 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3116 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
3117 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3118
3119 /* SDVO is different across gen3/4 */
3120 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3121 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
3122 /*
3123 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3124 * since reality corrobates that they're the same as on gen3. But keep these
3125 * bits here (and the comment!) to help any other lost wanderers back onto the
3126 * right tracks.
3127 */
3128 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3129 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3130 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3131 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
3132 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3133 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3134 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3135 PORTB_HOTPLUG_INT_STATUS | \
3136 PORTC_HOTPLUG_INT_STATUS | \
3137 PORTD_HOTPLUG_INT_STATUS)
3138
3139 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3140 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3141 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3142 PORTB_HOTPLUG_INT_STATUS | \
3143 PORTC_HOTPLUG_INT_STATUS | \
3144 PORTD_HOTPLUG_INT_STATUS)
3145
3146 /* SDVO and HDMI port control.
3147 * The same register may be used for SDVO or HDMI */
3148 #define GEN3_SDVOB 0x61140
3149 #define GEN3_SDVOC 0x61160
3150 #define GEN4_HDMIB GEN3_SDVOB
3151 #define GEN4_HDMIC GEN3_SDVOC
3152 #define CHV_HDMID 0x6116C
3153 #define PCH_SDVOB 0xe1140
3154 #define PCH_HDMIB PCH_SDVOB
3155 #define PCH_HDMIC 0xe1150
3156 #define PCH_HDMID 0xe1160
3157
3158 #define PORT_DFT_I9XX 0x61150
3159 #define DC_BALANCE_RESET (1 << 25)
3160 #define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
3161 #define DC_BALANCE_RESET_VLV (1 << 31)
3162 #define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3163 #define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
3164 #define PIPE_B_SCRAMBLE_RESET (1 << 1)
3165 #define PIPE_A_SCRAMBLE_RESET (1 << 0)
3166
3167 /* Gen 3 SDVO bits: */
3168 #define SDVO_ENABLE (1 << 31)
3169 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3170 #define SDVO_PIPE_SEL_MASK (1 << 30)
3171 #define SDVO_PIPE_B_SELECT (1 << 30)
3172 #define SDVO_STALL_SELECT (1 << 29)
3173 #define SDVO_INTERRUPT_ENABLE (1 << 26)
3174 /*
3175 * 915G/GM SDVO pixel multiplier.
3176 * Programmed value is multiplier - 1, up to 5x.
3177 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3178 */
3179 #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
3180 #define SDVO_PORT_MULTIPLY_SHIFT 23
3181 #define SDVO_PHASE_SELECT_MASK (15 << 19)
3182 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3183 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3184 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3185 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3186 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3187 #define SDVO_DETECTED (1 << 2)
3188 /* Bits to be preserved when writing */
3189 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3190 SDVO_INTERRUPT_ENABLE)
3191 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3192
3193 /* Gen 4 SDVO/HDMI bits: */
3194 #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
3195 #define SDVO_COLOR_FORMAT_MASK (7 << 26)
3196 #define SDVO_ENCODING_SDVO (0 << 10)
3197 #define SDVO_ENCODING_HDMI (2 << 10)
3198 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3199 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
3200 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
3201 #define SDVO_AUDIO_ENABLE (1 << 6)
3202 /* VSYNC/HSYNC bits new with 965, default is to be set */
3203 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3204 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3205
3206 /* Gen 5 (IBX) SDVO/HDMI bits: */
3207 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
3208 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3209
3210 /* Gen 6 (CPT) SDVO/HDMI bits: */
3211 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3212 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
3213
3214 /* CHV SDVO/HDMI bits: */
3215 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3216 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3217
3218
3219 /* DVO port control */
3220 #define DVOA 0x61120
3221 #define DVOB 0x61140
3222 #define DVOC 0x61160
3223 #define DVO_ENABLE (1 << 31)
3224 #define DVO_PIPE_B_SELECT (1 << 30)
3225 #define DVO_PIPE_STALL_UNUSED (0 << 28)
3226 #define DVO_PIPE_STALL (1 << 28)
3227 #define DVO_PIPE_STALL_TV (2 << 28)
3228 #define DVO_PIPE_STALL_MASK (3 << 28)
3229 #define DVO_USE_VGA_SYNC (1 << 15)
3230 #define DVO_DATA_ORDER_I740 (0 << 14)
3231 #define DVO_DATA_ORDER_FP (1 << 14)
3232 #define DVO_VSYNC_DISABLE (1 << 11)
3233 #define DVO_HSYNC_DISABLE (1 << 10)
3234 #define DVO_VSYNC_TRISTATE (1 << 9)
3235 #define DVO_HSYNC_TRISTATE (1 << 8)
3236 #define DVO_BORDER_ENABLE (1 << 7)
3237 #define DVO_DATA_ORDER_GBRG (1 << 6)
3238 #define DVO_DATA_ORDER_RGGB (0 << 6)
3239 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3240 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3241 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3242 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3243 #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3244 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3245 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3246 #define DVO_PRESERVE_MASK (0x7<<24)
3247 #define DVOA_SRCDIM 0x61124
3248 #define DVOB_SRCDIM 0x61144
3249 #define DVOC_SRCDIM 0x61164
3250 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3251 #define DVO_SRCDIM_VERTICAL_SHIFT 0
3252
3253 /* LVDS port control */
3254 #define LVDS 0x61180
3255 /*
3256 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3257 * the DPLL semantics change when the LVDS is assigned to that pipe.
3258 */
3259 #define LVDS_PORT_EN (1 << 31)
3260 /* Selects pipe B for LVDS data. Must be set on pre-965. */
3261 #define LVDS_PIPEB_SELECT (1 << 30)
3262 #define LVDS_PIPE_MASK (1 << 30)
3263 #define LVDS_PIPE(pipe) ((pipe) << 30)
3264 /* LVDS dithering flag on 965/g4x platform */
3265 #define LVDS_ENABLE_DITHER (1 << 25)
3266 /* LVDS sync polarity flags. Set to invert (i.e. negative) */
3267 #define LVDS_VSYNC_POLARITY (1 << 21)
3268 #define LVDS_HSYNC_POLARITY (1 << 20)
3269
3270 /* Enable border for unscaled (or aspect-scaled) display */
3271 #define LVDS_BORDER_ENABLE (1 << 15)
3272 /*
3273 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3274 * pixel.
3275 */
3276 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3277 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3278 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3279 /*
3280 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3281 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3282 * on.
3283 */
3284 #define LVDS_A3_POWER_MASK (3 << 6)
3285 #define LVDS_A3_POWER_DOWN (0 << 6)
3286 #define LVDS_A3_POWER_UP (3 << 6)
3287 /*
3288 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3289 * is set.
3290 */
3291 #define LVDS_CLKB_POWER_MASK (3 << 4)
3292 #define LVDS_CLKB_POWER_DOWN (0 << 4)
3293 #define LVDS_CLKB_POWER_UP (3 << 4)
3294 /*
3295 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3296 * setting for whether we are in dual-channel mode. The B3 pair will
3297 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3298 */
3299 #define LVDS_B0B3_POWER_MASK (3 << 2)
3300 #define LVDS_B0B3_POWER_DOWN (0 << 2)
3301 #define LVDS_B0B3_POWER_UP (3 << 2)
3302
3303 /* Video Data Island Packet control */
3304 #define VIDEO_DIP_DATA 0x61178
3305 /* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
3306 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3307 * of the infoframe structure specified by CEA-861. */
3308 #define VIDEO_DIP_DATA_SIZE 32
3309 #define VIDEO_DIP_VSC_DATA_SIZE 36
3310 #define VIDEO_DIP_CTL 0x61170
3311 /* Pre HSW: */
3312 #define VIDEO_DIP_ENABLE (1 << 31)
3313 #define VIDEO_DIP_PORT(port) ((port) << 29)
3314 #define VIDEO_DIP_PORT_MASK (3 << 29)
3315 #define VIDEO_DIP_ENABLE_GCP (1 << 25)
3316 #define VIDEO_DIP_ENABLE_AVI (1 << 21)
3317 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
3318 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3319 #define VIDEO_DIP_ENABLE_SPD (8 << 21)
3320 #define VIDEO_DIP_SELECT_AVI (0 << 19)
3321 #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3322 #define VIDEO_DIP_SELECT_SPD (3 << 19)
3323 #define VIDEO_DIP_SELECT_MASK (3 << 19)
3324 #define VIDEO_DIP_FREQ_ONCE (0 << 16)
3325 #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3326 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
3327 #define VIDEO_DIP_FREQ_MASK (3 << 16)
3328 /* HSW and later: */
3329 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3330 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
3331 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
3332 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3333 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
3334 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3335
3336 /* Panel power sequencing */
3337 #define PP_STATUS 0x61200
3338 #define PP_ON (1 << 31)
3339 /*
3340 * Indicates that all dependencies of the panel are on:
3341 *
3342 * - PLL enabled
3343 * - pipe enabled
3344 * - LVDS/DVOB/DVOC on
3345 */
3346 #define PP_READY (1 << 30)
3347 #define PP_SEQUENCE_NONE (0 << 28)
3348 #define PP_SEQUENCE_POWER_UP (1 << 28)
3349 #define PP_SEQUENCE_POWER_DOWN (2 << 28)
3350 #define PP_SEQUENCE_MASK (3 << 28)
3351 #define PP_SEQUENCE_SHIFT 28
3352 #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
3353 #define PP_SEQUENCE_STATE_MASK 0x0000000f
3354 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3355 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3356 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3357 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3358 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3359 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3360 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3361 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3362 #define PP_SEQUENCE_STATE_RESET (0xf << 0)
3363 #define PP_CONTROL 0x61204
3364 #define POWER_TARGET_ON (1 << 0)
3365 #define PP_ON_DELAYS 0x61208
3366 #define PP_OFF_DELAYS 0x6120c
3367 #define PP_DIVISOR 0x61210
3368
3369 /* Panel fitting */
3370 #define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
3371 #define PFIT_ENABLE (1 << 31)
3372 #define PFIT_PIPE_MASK (3 << 29)
3373 #define PFIT_PIPE_SHIFT 29
3374 #define VERT_INTERP_DISABLE (0 << 10)
3375 #define VERT_INTERP_BILINEAR (1 << 10)
3376 #define VERT_INTERP_MASK (3 << 10)
3377 #define VERT_AUTO_SCALE (1 << 9)
3378 #define HORIZ_INTERP_DISABLE (0 << 6)
3379 #define HORIZ_INTERP_BILINEAR (1 << 6)
3380 #define HORIZ_INTERP_MASK (3 << 6)
3381 #define HORIZ_AUTO_SCALE (1 << 5)
3382 #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3383 #define PFIT_FILTER_FUZZY (0 << 24)
3384 #define PFIT_SCALING_AUTO (0 << 26)
3385 #define PFIT_SCALING_PROGRAMMED (1 << 26)
3386 #define PFIT_SCALING_PILLAR (2 << 26)
3387 #define PFIT_SCALING_LETTER (3 << 26)
3388 #define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3389 /* Pre-965 */
3390 #define PFIT_VERT_SCALE_SHIFT 20
3391 #define PFIT_VERT_SCALE_MASK 0xfff00000
3392 #define PFIT_HORIZ_SCALE_SHIFT 4
3393 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3394 /* 965+ */
3395 #define PFIT_VERT_SCALE_SHIFT_965 16
3396 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3397 #define PFIT_HORIZ_SCALE_SHIFT_965 0
3398 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3399
3400 #define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
3401
3402 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3403 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
3404 #define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3405 _VLV_BLC_PWM_CTL2_B)
3406
3407 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3408 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
3409 #define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3410 _VLV_BLC_PWM_CTL_B)
3411
3412 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3413 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
3414 #define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3415 _VLV_BLC_HIST_CTL_B)
3416
3417 /* Backlight control */
3418 #define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
3419 #define BLM_PWM_ENABLE (1 << 31)
3420 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3421 #define BLM_PIPE_SELECT (1 << 29)
3422 #define BLM_PIPE_SELECT_IVB (3 << 29)
3423 #define BLM_PIPE_A (0 << 29)
3424 #define BLM_PIPE_B (1 << 29)
3425 #define BLM_PIPE_C (2 << 29) /* ivb + */
3426 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3427 #define BLM_TRANSCODER_B BLM_PIPE_B
3428 #define BLM_TRANSCODER_C BLM_PIPE_C
3429 #define BLM_TRANSCODER_EDP (3 << 29)
3430 #define BLM_PIPE(pipe) ((pipe) << 29)
3431 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3432 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3433 #define BLM_PHASE_IN_ENABLE (1 << 25)
3434 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3435 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3436 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3437 #define BLM_PHASE_IN_COUNT_SHIFT (8)
3438 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3439 #define BLM_PHASE_IN_INCR_SHIFT (0)
3440 #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
3441 #define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
3442 /*
3443 * This is the most significant 15 bits of the number of backlight cycles in a
3444 * complete cycle of the modulated backlight control.
3445 *
3446 * The actual value is this field multiplied by two.
3447 */
3448 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3449 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3450 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
3451 /*
3452 * This is the number of cycles out of the backlight modulation cycle for which
3453 * the backlight is on.
3454 *
3455 * This field must be no greater than the number of cycles in the complete
3456 * backlight modulation cycle.
3457 */
3458 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3459 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
3460 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3461 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
3462
3463 #define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
3464
3465 /* New registers for PCH-split platforms. Safe where new bits show up, the
3466 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3467 #define BLC_PWM_CPU_CTL2 0x48250
3468 #define BLC_PWM_CPU_CTL 0x48254
3469
3470 #define HSW_BLC_PWM2_CTL 0x48350
3471
3472 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3473 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3474 #define BLC_PWM_PCH_CTL1 0xc8250
3475 #define BLM_PCH_PWM_ENABLE (1 << 31)
3476 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3477 #define BLM_PCH_POLARITY (1 << 29)
3478 #define BLC_PWM_PCH_CTL2 0xc8254
3479
3480 #define UTIL_PIN_CTL 0x48400
3481 #define UTIL_PIN_ENABLE (1 << 31)
3482
3483 #define PCH_GTC_CTL 0xe7000
3484 #define PCH_GTC_ENABLE (1 << 31)
3485
3486 /* TV port control */
3487 #define TV_CTL 0x68000
3488 /* Enables the TV encoder */
3489 # define TV_ENC_ENABLE (1 << 31)
3490 /* Sources the TV encoder input from pipe B instead of A. */
3491 # define TV_ENC_PIPEB_SELECT (1 << 30)
3492 /* Outputs composite video (DAC A only) */
3493 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
3494 /* Outputs SVideo video (DAC B/C) */
3495 # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
3496 /* Outputs Component video (DAC A/B/C) */
3497 # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
3498 /* Outputs Composite and SVideo (DAC A/B/C) */
3499 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3500 # define TV_TRILEVEL_SYNC (1 << 21)
3501 /* Enables slow sync generation (945GM only) */
3502 # define TV_SLOW_SYNC (1 << 20)
3503 /* Selects 4x oversampling for 480i and 576p */
3504 # define TV_OVERSAMPLE_4X (0 << 18)
3505 /* Selects 2x oversampling for 720p and 1080i */
3506 # define TV_OVERSAMPLE_2X (1 << 18)
3507 /* Selects no oversampling for 1080p */
3508 # define TV_OVERSAMPLE_NONE (2 << 18)
3509 /* Selects 8x oversampling */
3510 # define TV_OVERSAMPLE_8X (3 << 18)
3511 /* Selects progressive mode rather than interlaced */
3512 # define TV_PROGRESSIVE (1 << 17)
3513 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
3514 # define TV_PAL_BURST (1 << 16)
3515 /* Field for setting delay of Y compared to C */
3516 # define TV_YC_SKEW_MASK (7 << 12)
3517 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
3518 # define TV_ENC_SDP_FIX (1 << 11)
3519 /*
3520 * Enables a fix for the 915GM only.
3521 *
3522 * Not sure what it does.
3523 */
3524 # define TV_ENC_C0_FIX (1 << 10)
3525 /* Bits that must be preserved by software */
3526 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
3527 # define TV_FUSE_STATE_MASK (3 << 4)
3528 /* Read-only state that reports all features enabled */
3529 # define TV_FUSE_STATE_ENABLED (0 << 4)
3530 /* Read-only state that reports that Macrovision is disabled in hardware*/
3531 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
3532 /* Read-only state that reports that TV-out is disabled in hardware. */
3533 # define TV_FUSE_STATE_DISABLED (2 << 4)
3534 /* Normal operation */
3535 # define TV_TEST_MODE_NORMAL (0 << 0)
3536 /* Encoder test pattern 1 - combo pattern */
3537 # define TV_TEST_MODE_PATTERN_1 (1 << 0)
3538 /* Encoder test pattern 2 - full screen vertical 75% color bars */
3539 # define TV_TEST_MODE_PATTERN_2 (2 << 0)
3540 /* Encoder test pattern 3 - full screen horizontal 75% color bars */
3541 # define TV_TEST_MODE_PATTERN_3 (3 << 0)
3542 /* Encoder test pattern 4 - random noise */
3543 # define TV_TEST_MODE_PATTERN_4 (4 << 0)
3544 /* Encoder test pattern 5 - linear color ramps */
3545 # define TV_TEST_MODE_PATTERN_5 (5 << 0)
3546 /*
3547 * This test mode forces the DACs to 50% of full output.
3548 *
3549 * This is used for load detection in combination with TVDAC_SENSE_MASK
3550 */
3551 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3552 # define TV_TEST_MODE_MASK (7 << 0)
3553
3554 #define TV_DAC 0x68004
3555 # define TV_DAC_SAVE 0x00ffff00
3556 /*
3557 * Reports that DAC state change logic has reported change (RO).
3558 *
3559 * This gets cleared when TV_DAC_STATE_EN is cleared
3560 */
3561 # define TVDAC_STATE_CHG (1 << 31)
3562 # define TVDAC_SENSE_MASK (7 << 28)
3563 /* Reports that DAC A voltage is above the detect threshold */
3564 # define TVDAC_A_SENSE (1 << 30)
3565 /* Reports that DAC B voltage is above the detect threshold */
3566 # define TVDAC_B_SENSE (1 << 29)
3567 /* Reports that DAC C voltage is above the detect threshold */
3568 # define TVDAC_C_SENSE (1 << 28)
3569 /*
3570 * Enables DAC state detection logic, for load-based TV detection.
3571 *
3572 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3573 * to off, for load detection to work.
3574 */
3575 # define TVDAC_STATE_CHG_EN (1 << 27)
3576 /* Sets the DAC A sense value to high */
3577 # define TVDAC_A_SENSE_CTL (1 << 26)
3578 /* Sets the DAC B sense value to high */
3579 # define TVDAC_B_SENSE_CTL (1 << 25)
3580 /* Sets the DAC C sense value to high */
3581 # define TVDAC_C_SENSE_CTL (1 << 24)
3582 /* Overrides the ENC_ENABLE and DAC voltage levels */
3583 # define DAC_CTL_OVERRIDE (1 << 7)
3584 /* Sets the slew rate. Must be preserved in software */
3585 # define ENC_TVDAC_SLEW_FAST (1 << 6)
3586 # define DAC_A_1_3_V (0 << 4)
3587 # define DAC_A_1_1_V (1 << 4)
3588 # define DAC_A_0_7_V (2 << 4)
3589 # define DAC_A_MASK (3 << 4)
3590 # define DAC_B_1_3_V (0 << 2)
3591 # define DAC_B_1_1_V (1 << 2)
3592 # define DAC_B_0_7_V (2 << 2)
3593 # define DAC_B_MASK (3 << 2)
3594 # define DAC_C_1_3_V (0 << 0)
3595 # define DAC_C_1_1_V (1 << 0)
3596 # define DAC_C_0_7_V (2 << 0)
3597 # define DAC_C_MASK (3 << 0)
3598
3599 /*
3600 * CSC coefficients are stored in a floating point format with 9 bits of
3601 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3602 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3603 * -1 (0x3) being the only legal negative value.
3604 */
3605 #define TV_CSC_Y 0x68010
3606 # define TV_RY_MASK 0x07ff0000
3607 # define TV_RY_SHIFT 16
3608 # define TV_GY_MASK 0x00000fff
3609 # define TV_GY_SHIFT 0
3610
3611 #define TV_CSC_Y2 0x68014
3612 # define TV_BY_MASK 0x07ff0000
3613 # define TV_BY_SHIFT 16
3614 /*
3615 * Y attenuation for component video.
3616 *
3617 * Stored in 1.9 fixed point.
3618 */
3619 # define TV_AY_MASK 0x000003ff
3620 # define TV_AY_SHIFT 0
3621
3622 #define TV_CSC_U 0x68018
3623 # define TV_RU_MASK 0x07ff0000
3624 # define TV_RU_SHIFT 16
3625 # define TV_GU_MASK 0x000007ff
3626 # define TV_GU_SHIFT 0
3627
3628 #define TV_CSC_U2 0x6801c
3629 # define TV_BU_MASK 0x07ff0000
3630 # define TV_BU_SHIFT 16
3631 /*
3632 * U attenuation for component video.
3633 *
3634 * Stored in 1.9 fixed point.
3635 */
3636 # define TV_AU_MASK 0x000003ff
3637 # define TV_AU_SHIFT 0
3638
3639 #define TV_CSC_V 0x68020
3640 # define TV_RV_MASK 0x0fff0000
3641 # define TV_RV_SHIFT 16
3642 # define TV_GV_MASK 0x000007ff
3643 # define TV_GV_SHIFT 0
3644
3645 #define TV_CSC_V2 0x68024
3646 # define TV_BV_MASK 0x07ff0000
3647 # define TV_BV_SHIFT 16
3648 /*
3649 * V attenuation for component video.
3650 *
3651 * Stored in 1.9 fixed point.
3652 */
3653 # define TV_AV_MASK 0x000007ff
3654 # define TV_AV_SHIFT 0
3655
3656 #define TV_CLR_KNOBS 0x68028
3657 /* 2s-complement brightness adjustment */
3658 # define TV_BRIGHTNESS_MASK 0xff000000
3659 # define TV_BRIGHTNESS_SHIFT 24
3660 /* Contrast adjustment, as a 2.6 unsigned floating point number */
3661 # define TV_CONTRAST_MASK 0x00ff0000
3662 # define TV_CONTRAST_SHIFT 16
3663 /* Saturation adjustment, as a 2.6 unsigned floating point number */
3664 # define TV_SATURATION_MASK 0x0000ff00
3665 # define TV_SATURATION_SHIFT 8
3666 /* Hue adjustment, as an integer phase angle in degrees */
3667 # define TV_HUE_MASK 0x000000ff
3668 # define TV_HUE_SHIFT 0
3669
3670 #define TV_CLR_LEVEL 0x6802c
3671 /* Controls the DAC level for black */
3672 # define TV_BLACK_LEVEL_MASK 0x01ff0000
3673 # define TV_BLACK_LEVEL_SHIFT 16
3674 /* Controls the DAC level for blanking */
3675 # define TV_BLANK_LEVEL_MASK 0x000001ff
3676 # define TV_BLANK_LEVEL_SHIFT 0
3677
3678 #define TV_H_CTL_1 0x68030
3679 /* Number of pixels in the hsync. */
3680 # define TV_HSYNC_END_MASK 0x1fff0000
3681 # define TV_HSYNC_END_SHIFT 16
3682 /* Total number of pixels minus one in the line (display and blanking). */
3683 # define TV_HTOTAL_MASK 0x00001fff
3684 # define TV_HTOTAL_SHIFT 0
3685
3686 #define TV_H_CTL_2 0x68034
3687 /* Enables the colorburst (needed for non-component color) */
3688 # define TV_BURST_ENA (1 << 31)
3689 /* Offset of the colorburst from the start of hsync, in pixels minus one. */
3690 # define TV_HBURST_START_SHIFT 16
3691 # define TV_HBURST_START_MASK 0x1fff0000
3692 /* Length of the colorburst */
3693 # define TV_HBURST_LEN_SHIFT 0
3694 # define TV_HBURST_LEN_MASK 0x0001fff
3695
3696 #define TV_H_CTL_3 0x68038
3697 /* End of hblank, measured in pixels minus one from start of hsync */
3698 # define TV_HBLANK_END_SHIFT 16
3699 # define TV_HBLANK_END_MASK 0x1fff0000
3700 /* Start of hblank, measured in pixels minus one from start of hsync */
3701 # define TV_HBLANK_START_SHIFT 0
3702 # define TV_HBLANK_START_MASK 0x0001fff
3703
3704 #define TV_V_CTL_1 0x6803c
3705 /* XXX */
3706 # define TV_NBR_END_SHIFT 16
3707 # define TV_NBR_END_MASK 0x07ff0000
3708 /* XXX */
3709 # define TV_VI_END_F1_SHIFT 8
3710 # define TV_VI_END_F1_MASK 0x00003f00
3711 /* XXX */
3712 # define TV_VI_END_F2_SHIFT 0
3713 # define TV_VI_END_F2_MASK 0x0000003f
3714
3715 #define TV_V_CTL_2 0x68040
3716 /* Length of vsync, in half lines */
3717 # define TV_VSYNC_LEN_MASK 0x07ff0000
3718 # define TV_VSYNC_LEN_SHIFT 16
3719 /* Offset of the start of vsync in field 1, measured in one less than the
3720 * number of half lines.
3721 */
3722 # define TV_VSYNC_START_F1_MASK 0x00007f00
3723 # define TV_VSYNC_START_F1_SHIFT 8
3724 /*
3725 * Offset of the start of vsync in field 2, measured in one less than the
3726 * number of half lines.
3727 */
3728 # define TV_VSYNC_START_F2_MASK 0x0000007f
3729 # define TV_VSYNC_START_F2_SHIFT 0
3730
3731 #define TV_V_CTL_3 0x68044
3732 /* Enables generation of the equalization signal */
3733 # define TV_EQUAL_ENA (1 << 31)
3734 /* Length of vsync, in half lines */
3735 # define TV_VEQ_LEN_MASK 0x007f0000
3736 # define TV_VEQ_LEN_SHIFT 16
3737 /* Offset of the start of equalization in field 1, measured in one less than
3738 * the number of half lines.
3739 */
3740 # define TV_VEQ_START_F1_MASK 0x0007f00
3741 # define TV_VEQ_START_F1_SHIFT 8
3742 /*
3743 * Offset of the start of equalization in field 2, measured in one less than
3744 * the number of half lines.
3745 */
3746 # define TV_VEQ_START_F2_MASK 0x000007f
3747 # define TV_VEQ_START_F2_SHIFT 0
3748
3749 #define TV_V_CTL_4 0x68048
3750 /*
3751 * Offset to start of vertical colorburst, measured in one less than the
3752 * number of lines from vertical start.
3753 */
3754 # define TV_VBURST_START_F1_MASK 0x003f0000
3755 # define TV_VBURST_START_F1_SHIFT 16
3756 /*
3757 * Offset to the end of vertical colorburst, measured in one less than the
3758 * number of lines from the start of NBR.
3759 */
3760 # define TV_VBURST_END_F1_MASK 0x000000ff
3761 # define TV_VBURST_END_F1_SHIFT 0
3762
3763 #define TV_V_CTL_5 0x6804c
3764 /*
3765 * Offset to start of vertical colorburst, measured in one less than the
3766 * number of lines from vertical start.
3767 */
3768 # define TV_VBURST_START_F2_MASK 0x003f0000
3769 # define TV_VBURST_START_F2_SHIFT 16
3770 /*
3771 * Offset to the end of vertical colorburst, measured in one less than the
3772 * number of lines from the start of NBR.
3773 */
3774 # define TV_VBURST_END_F2_MASK 0x000000ff
3775 # define TV_VBURST_END_F2_SHIFT 0
3776
3777 #define TV_V_CTL_6 0x68050
3778 /*
3779 * Offset to start of vertical colorburst, measured in one less than the
3780 * number of lines from vertical start.
3781 */
3782 # define TV_VBURST_START_F3_MASK 0x003f0000
3783 # define TV_VBURST_START_F3_SHIFT 16
3784 /*
3785 * Offset to the end of vertical colorburst, measured in one less than the
3786 * number of lines from the start of NBR.
3787 */
3788 # define TV_VBURST_END_F3_MASK 0x000000ff
3789 # define TV_VBURST_END_F3_SHIFT 0
3790
3791 #define TV_V_CTL_7 0x68054
3792 /*
3793 * Offset to start of vertical colorburst, measured in one less than the
3794 * number of lines from vertical start.
3795 */
3796 # define TV_VBURST_START_F4_MASK 0x003f0000
3797 # define TV_VBURST_START_F4_SHIFT 16
3798 /*
3799 * Offset to the end of vertical colorburst, measured in one less than the
3800 * number of lines from the start of NBR.
3801 */
3802 # define TV_VBURST_END_F4_MASK 0x000000ff
3803 # define TV_VBURST_END_F4_SHIFT 0
3804
3805 #define TV_SC_CTL_1 0x68060
3806 /* Turns on the first subcarrier phase generation DDA */
3807 # define TV_SC_DDA1_EN (1 << 31)
3808 /* Turns on the first subcarrier phase generation DDA */
3809 # define TV_SC_DDA2_EN (1 << 30)
3810 /* Turns on the first subcarrier phase generation DDA */
3811 # define TV_SC_DDA3_EN (1 << 29)
3812 /* Sets the subcarrier DDA to reset frequency every other field */
3813 # define TV_SC_RESET_EVERY_2 (0 << 24)
3814 /* Sets the subcarrier DDA to reset frequency every fourth field */
3815 # define TV_SC_RESET_EVERY_4 (1 << 24)
3816 /* Sets the subcarrier DDA to reset frequency every eighth field */
3817 # define TV_SC_RESET_EVERY_8 (2 << 24)
3818 /* Sets the subcarrier DDA to never reset the frequency */
3819 # define TV_SC_RESET_NEVER (3 << 24)
3820 /* Sets the peak amplitude of the colorburst.*/
3821 # define TV_BURST_LEVEL_MASK 0x00ff0000
3822 # define TV_BURST_LEVEL_SHIFT 16
3823 /* Sets the increment of the first subcarrier phase generation DDA */
3824 # define TV_SCDDA1_INC_MASK 0x00000fff
3825 # define TV_SCDDA1_INC_SHIFT 0
3826
3827 #define TV_SC_CTL_2 0x68064
3828 /* Sets the rollover for the second subcarrier phase generation DDA */
3829 # define TV_SCDDA2_SIZE_MASK 0x7fff0000
3830 # define TV_SCDDA2_SIZE_SHIFT 16
3831 /* Sets the increent of the second subcarrier phase generation DDA */
3832 # define TV_SCDDA2_INC_MASK 0x00007fff
3833 # define TV_SCDDA2_INC_SHIFT 0
3834
3835 #define TV_SC_CTL_3 0x68068
3836 /* Sets the rollover for the third subcarrier phase generation DDA */
3837 # define TV_SCDDA3_SIZE_MASK 0x7fff0000
3838 # define TV_SCDDA3_SIZE_SHIFT 16
3839 /* Sets the increent of the third subcarrier phase generation DDA */
3840 # define TV_SCDDA3_INC_MASK 0x00007fff
3841 # define TV_SCDDA3_INC_SHIFT 0
3842
3843 #define TV_WIN_POS 0x68070
3844 /* X coordinate of the display from the start of horizontal active */
3845 # define TV_XPOS_MASK 0x1fff0000
3846 # define TV_XPOS_SHIFT 16
3847 /* Y coordinate of the display from the start of vertical active (NBR) */
3848 # define TV_YPOS_MASK 0x00000fff
3849 # define TV_YPOS_SHIFT 0
3850
3851 #define TV_WIN_SIZE 0x68074
3852 /* Horizontal size of the display window, measured in pixels*/
3853 # define TV_XSIZE_MASK 0x1fff0000
3854 # define TV_XSIZE_SHIFT 16
3855 /*
3856 * Vertical size of the display window, measured in pixels.
3857 *
3858 * Must be even for interlaced modes.
3859 */
3860 # define TV_YSIZE_MASK 0x00000fff
3861 # define TV_YSIZE_SHIFT 0
3862
3863 #define TV_FILTER_CTL_1 0x68080
3864 /*
3865 * Enables automatic scaling calculation.
3866 *
3867 * If set, the rest of the registers are ignored, and the calculated values can
3868 * be read back from the register.
3869 */
3870 # define TV_AUTO_SCALE (1 << 31)
3871 /*
3872 * Disables the vertical filter.
3873 *
3874 * This is required on modes more than 1024 pixels wide */
3875 # define TV_V_FILTER_BYPASS (1 << 29)
3876 /* Enables adaptive vertical filtering */
3877 # define TV_VADAPT (1 << 28)
3878 # define TV_VADAPT_MODE_MASK (3 << 26)
3879 /* Selects the least adaptive vertical filtering mode */
3880 # define TV_VADAPT_MODE_LEAST (0 << 26)
3881 /* Selects the moderately adaptive vertical filtering mode */
3882 # define TV_VADAPT_MODE_MODERATE (1 << 26)
3883 /* Selects the most adaptive vertical filtering mode */
3884 # define TV_VADAPT_MODE_MOST (3 << 26)
3885 /*
3886 * Sets the horizontal scaling factor.
3887 *
3888 * This should be the fractional part of the horizontal scaling factor divided
3889 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3890 *
3891 * (src width - 1) / ((oversample * dest width) - 1)
3892 */
3893 # define TV_HSCALE_FRAC_MASK 0x00003fff
3894 # define TV_HSCALE_FRAC_SHIFT 0
3895
3896 #define TV_FILTER_CTL_2 0x68084
3897 /*
3898 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3899 *
3900 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3901 */
3902 # define TV_VSCALE_INT_MASK 0x00038000
3903 # define TV_VSCALE_INT_SHIFT 15
3904 /*
3905 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3906 *
3907 * \sa TV_VSCALE_INT_MASK
3908 */
3909 # define TV_VSCALE_FRAC_MASK 0x00007fff
3910 # define TV_VSCALE_FRAC_SHIFT 0
3911
3912 #define TV_FILTER_CTL_3 0x68088
3913 /*
3914 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3915 *
3916 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3917 *
3918 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3919 */
3920 # define TV_VSCALE_IP_INT_MASK 0x00038000
3921 # define TV_VSCALE_IP_INT_SHIFT 15
3922 /*
3923 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3924 *
3925 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3926 *
3927 * \sa TV_VSCALE_IP_INT_MASK
3928 */
3929 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3930 # define TV_VSCALE_IP_FRAC_SHIFT 0
3931
3932 #define TV_CC_CONTROL 0x68090
3933 # define TV_CC_ENABLE (1 << 31)
3934 /*
3935 * Specifies which field to send the CC data in.
3936 *
3937 * CC data is usually sent in field 0.
3938 */
3939 # define TV_CC_FID_MASK (1 << 27)
3940 # define TV_CC_FID_SHIFT 27
3941 /* Sets the horizontal position of the CC data. Usually 135. */
3942 # define TV_CC_HOFF_MASK 0x03ff0000
3943 # define TV_CC_HOFF_SHIFT 16
3944 /* Sets the vertical position of the CC data. Usually 21 */
3945 # define TV_CC_LINE_MASK 0x0000003f
3946 # define TV_CC_LINE_SHIFT 0
3947
3948 #define TV_CC_DATA 0x68094
3949 # define TV_CC_RDY (1 << 31)
3950 /* Second word of CC data to be transmitted. */
3951 # define TV_CC_DATA_2_MASK 0x007f0000
3952 # define TV_CC_DATA_2_SHIFT 16
3953 /* First word of CC data to be transmitted. */
3954 # define TV_CC_DATA_1_MASK 0x0000007f
3955 # define TV_CC_DATA_1_SHIFT 0
3956
3957 #define TV_H_LUMA_0 0x68100
3958 #define TV_H_LUMA_59 0x681ec
3959 #define TV_H_CHROMA_0 0x68200
3960 #define TV_H_CHROMA_59 0x682ec
3961 #define TV_V_LUMA_0 0x68300
3962 #define TV_V_LUMA_42 0x683a8
3963 #define TV_V_CHROMA_0 0x68400
3964 #define TV_V_CHROMA_42 0x684a8
3965
3966 /* Display Port */
3967 #define DP_A 0x64000 /* eDP */
3968 #define DP_B 0x64100
3969 #define DP_C 0x64200
3970 #define DP_D 0x64300
3971
3972 #define DP_PORT_EN (1 << 31)
3973 #define DP_PIPEB_SELECT (1 << 30)
3974 #define DP_PIPE_MASK (1 << 30)
3975 #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3976 #define DP_PIPE_MASK_CHV (3 << 16)
3977
3978 /* Link training mode - select a suitable mode for each stage */
3979 #define DP_LINK_TRAIN_PAT_1 (0 << 28)
3980 #define DP_LINK_TRAIN_PAT_2 (1 << 28)
3981 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3982 #define DP_LINK_TRAIN_OFF (3 << 28)
3983 #define DP_LINK_TRAIN_MASK (3 << 28)
3984 #define DP_LINK_TRAIN_SHIFT 28
3985 #define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3986 #define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
3987
3988 /* CPT Link training mode */
3989 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3990 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3991 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3992 #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3993 #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3994 #define DP_LINK_TRAIN_SHIFT_CPT 8
3995
3996 /* Signal voltages. These are mostly controlled by the other end */
3997 #define DP_VOLTAGE_0_4 (0 << 25)
3998 #define DP_VOLTAGE_0_6 (1 << 25)
3999 #define DP_VOLTAGE_0_8 (2 << 25)
4000 #define DP_VOLTAGE_1_2 (3 << 25)
4001 #define DP_VOLTAGE_MASK (7 << 25)
4002 #define DP_VOLTAGE_SHIFT 25
4003
4004 /* Signal pre-emphasis levels, like voltages, the other end tells us what
4005 * they want
4006 */
4007 #define DP_PRE_EMPHASIS_0 (0 << 22)
4008 #define DP_PRE_EMPHASIS_3_5 (1 << 22)
4009 #define DP_PRE_EMPHASIS_6 (2 << 22)
4010 #define DP_PRE_EMPHASIS_9_5 (3 << 22)
4011 #define DP_PRE_EMPHASIS_MASK (7 << 22)
4012 #define DP_PRE_EMPHASIS_SHIFT 22
4013
4014 /* How many wires to use. I guess 3 was too hard */
4015 #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
4016 #define DP_PORT_WIDTH_MASK (7 << 19)
4017
4018 /* Mystic DPCD version 1.1 special mode */
4019 #define DP_ENHANCED_FRAMING (1 << 18)
4020
4021 /* eDP */
4022 #define DP_PLL_FREQ_270MHZ (0 << 16)
4023 #define DP_PLL_FREQ_160MHZ (1 << 16)
4024 #define DP_PLL_FREQ_MASK (3 << 16)
4025
4026 /* locked once port is enabled */
4027 #define DP_PORT_REVERSAL (1 << 15)
4028
4029 /* eDP */
4030 #define DP_PLL_ENABLE (1 << 14)
4031
4032 /* sends the clock on lane 15 of the PEG for debug */
4033 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4034
4035 #define DP_SCRAMBLING_DISABLE (1 << 12)
4036 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
4037
4038 /* limit RGB values to avoid confusing TVs */
4039 #define DP_COLOR_RANGE_16_235 (1 << 8)
4040
4041 /* Turn on the audio link */
4042 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4043
4044 /* vs and hs sync polarity */
4045 #define DP_SYNC_VS_HIGH (1 << 4)
4046 #define DP_SYNC_HS_HIGH (1 << 3)
4047
4048 /* A fantasy */
4049 #define DP_DETECTED (1 << 2)
4050
4051 /* The aux channel provides a way to talk to the
4052 * signal sink for DDC etc. Max packet size supported
4053 * is 20 bytes in each direction, hence the 5 fixed
4054 * data registers
4055 */
4056 #define DPA_AUX_CH_CTL 0x64010
4057 #define DPA_AUX_CH_DATA1 0x64014
4058 #define DPA_AUX_CH_DATA2 0x64018
4059 #define DPA_AUX_CH_DATA3 0x6401c
4060 #define DPA_AUX_CH_DATA4 0x64020
4061 #define DPA_AUX_CH_DATA5 0x64024
4062
4063 #define DPB_AUX_CH_CTL 0x64110
4064 #define DPB_AUX_CH_DATA1 0x64114
4065 #define DPB_AUX_CH_DATA2 0x64118
4066 #define DPB_AUX_CH_DATA3 0x6411c
4067 #define DPB_AUX_CH_DATA4 0x64120
4068 #define DPB_AUX_CH_DATA5 0x64124
4069
4070 #define DPC_AUX_CH_CTL 0x64210
4071 #define DPC_AUX_CH_DATA1 0x64214
4072 #define DPC_AUX_CH_DATA2 0x64218
4073 #define DPC_AUX_CH_DATA3 0x6421c
4074 #define DPC_AUX_CH_DATA4 0x64220
4075 #define DPC_AUX_CH_DATA5 0x64224
4076
4077 #define DPD_AUX_CH_CTL 0x64310
4078 #define DPD_AUX_CH_DATA1 0x64314
4079 #define DPD_AUX_CH_DATA2 0x64318
4080 #define DPD_AUX_CH_DATA3 0x6431c
4081 #define DPD_AUX_CH_DATA4 0x64320
4082 #define DPD_AUX_CH_DATA5 0x64324
4083
4084 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4085 #define DP_AUX_CH_CTL_DONE (1 << 30)
4086 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4087 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4088 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4089 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4090 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4091 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4092 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4093 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4094 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4095 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4096 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4097 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4098 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4099 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4100 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4101 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4102 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4103 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4104 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
4105 #define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4106 #define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4107 #define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
4108 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
4109 #define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
4110 #define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
4111
4112 /*
4113 * Computing GMCH M and N values for the Display Port link
4114 *
4115 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4116 *
4117 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4118 *
4119 * The GMCH value is used internally
4120 *
4121 * bytes_per_pixel is the number of bytes coming out of the plane,
4122 * which is after the LUTs, so we want the bytes for our color format.
4123 * For our current usage, this is always 3, one byte for R, G and B.
4124 */
4125 #define _PIPEA_DATA_M_G4X 0x70050
4126 #define _PIPEB_DATA_M_G4X 0x71050
4127
4128 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
4129 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
4130 #define TU_SIZE_SHIFT 25
4131 #define TU_SIZE_MASK (0x3f << 25)
4132
4133 #define DATA_LINK_M_N_MASK (0xffffff)
4134 #define DATA_LINK_N_MAX (0x800000)
4135
4136 #define _PIPEA_DATA_N_G4X 0x70054
4137 #define _PIPEB_DATA_N_G4X 0x71054
4138 #define PIPE_GMCH_DATA_N_MASK (0xffffff)
4139
4140 /*
4141 * Computing Link M and N values for the Display Port link
4142 *
4143 * Link M / N = pixel_clock / ls_clk
4144 *
4145 * (the DP spec calls pixel_clock the 'strm_clk')
4146 *
4147 * The Link value is transmitted in the Main Stream
4148 * Attributes and VB-ID.
4149 */
4150
4151 #define _PIPEA_LINK_M_G4X 0x70060
4152 #define _PIPEB_LINK_M_G4X 0x71060
4153 #define PIPEA_DP_LINK_M_MASK (0xffffff)
4154
4155 #define _PIPEA_LINK_N_G4X 0x70064
4156 #define _PIPEB_LINK_N_G4X 0x71064
4157 #define PIPEA_DP_LINK_N_MASK (0xffffff)
4158
4159 #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4160 #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4161 #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4162 #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
4163
4164 /* Display & cursor control */
4165
4166 /* Pipe A */
4167 #define _PIPEADSL 0x70000
4168 #define DSL_LINEMASK_GEN2 0x00000fff
4169 #define DSL_LINEMASK_GEN3 0x00001fff
4170 #define _PIPEACONF 0x70008
4171 #define PIPECONF_ENABLE (1<<31)
4172 #define PIPECONF_DISABLE 0
4173 #define PIPECONF_DOUBLE_WIDE (1<<30)
4174 #define I965_PIPECONF_ACTIVE (1<<30)
4175 #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
4176 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
4177 #define PIPECONF_SINGLE_WIDE 0
4178 #define PIPECONF_PIPE_UNLOCKED 0
4179 #define PIPECONF_PIPE_LOCKED (1<<25)
4180 #define PIPECONF_PALETTE 0
4181 #define PIPECONF_GAMMA (1<<24)
4182 #define PIPECONF_FORCE_BORDER (1<<25)
4183 #define PIPECONF_INTERLACE_MASK (7 << 21)
4184 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
4185 /* Note that pre-gen3 does not support interlaced display directly. Panel
4186 * fitting must be disabled on pre-ilk for interlaced. */
4187 #define PIPECONF_PROGRESSIVE (0 << 21)
4188 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4189 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4190 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4191 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4192 /* Ironlake and later have a complete new set of values for interlaced. PFIT
4193 * means panel fitter required, PF means progressive fetch, DBL means power
4194 * saving pixel doubling. */
4195 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4196 #define PIPECONF_INTERLACED_ILK (3 << 21)
4197 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4198 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
4199 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
4200 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
4201 #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4202 #define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
4203 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
4204 #define PIPECONF_BPC_MASK (0x7 << 5)
4205 #define PIPECONF_8BPC (0<<5)
4206 #define PIPECONF_10BPC (1<<5)
4207 #define PIPECONF_6BPC (2<<5)
4208 #define PIPECONF_12BPC (3<<5)
4209 #define PIPECONF_DITHER_EN (1<<4)
4210 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4211 #define PIPECONF_DITHER_TYPE_SP (0<<2)
4212 #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4213 #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4214 #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
4215 #define _PIPEASTAT 0x70024
4216 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
4217 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
4218 #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4219 #define PIPE_CRC_DONE_ENABLE (1UL<<28)
4220 #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
4221 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
4222 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
4223 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4224 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4225 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4226 #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
4227 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
4228 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4229 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4230 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
4231 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
4232 #define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
4233 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4234 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
4235 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
4236 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
4237 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
4238 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
4239 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4240 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
4241 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4242 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
4243 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
4244 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
4245 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
4246 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4247 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4248 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4249 #define PIPE_DPST_EVENT_STATUS (1UL<<7)
4250 #define PIPE_A_PSR_STATUS_VLV (1UL<<6)
4251 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
4252 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4253 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
4254 #define PIPE_B_PSR_STATUS_VLV (1UL<<3)
4255 #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
4256 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4257 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
4258 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
4259 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
4260 #define PIPE_HBLANK_INT_STATUS (1UL<<0)
4261 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4262
4263 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4264 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4265
4266 #define PIPE_A_OFFSET 0x70000
4267 #define PIPE_B_OFFSET 0x71000
4268 #define PIPE_C_OFFSET 0x72000
4269 #define CHV_PIPE_C_OFFSET 0x74000
4270 /*
4271 * There's actually no pipe EDP. Some pipe registers have
4272 * simply shifted from the pipe to the transcoder, while
4273 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4274 * to access such registers in transcoder EDP.
4275 */
4276 #define PIPE_EDP_OFFSET 0x7f000
4277
4278 #define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4279 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4280 dev_priv->info.display_mmio_offset)
4281
4282 #define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4283 #define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4284 #define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4285 #define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4286 #define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
4287
4288 #define _PIPE_MISC_A 0x70030
4289 #define _PIPE_MISC_B 0x71030
4290 #define PIPEMISC_DITHER_BPC_MASK (7<<5)
4291 #define PIPEMISC_DITHER_8_BPC (0<<5)
4292 #define PIPEMISC_DITHER_10_BPC (1<<5)
4293 #define PIPEMISC_DITHER_6_BPC (2<<5)
4294 #define PIPEMISC_DITHER_12_BPC (3<<5)
4295 #define PIPEMISC_DITHER_ENABLE (1<<4)
4296 #define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4297 #define PIPEMISC_DITHER_TYPE_SP (0<<2)
4298 #define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
4299
4300 #define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
4301 #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
4302 #define PIPEB_HLINE_INT_EN (1<<28)
4303 #define PIPEB_VBLANK_INT_EN (1<<27)
4304 #define SPRITED_FLIP_DONE_INT_EN (1<<26)
4305 #define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4306 #define PLANEB_FLIP_DONE_INT_EN (1<<24)
4307 #define PIPE_PSR_INT_EN (1<<22)
4308 #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
4309 #define PIPEA_HLINE_INT_EN (1<<20)
4310 #define PIPEA_VBLANK_INT_EN (1<<19)
4311 #define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4312 #define SPRITEA_FLIP_DONE_INT_EN (1<<17)
4313 #define PLANEA_FLIPDONE_INT_EN (1<<16)
4314 #define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4315 #define PIPEC_HLINE_INT_EN (1<<12)
4316 #define PIPEC_VBLANK_INT_EN (1<<11)
4317 #define SPRITEF_FLIPDONE_INT_EN (1<<10)
4318 #define SPRITEE_FLIPDONE_INT_EN (1<<9)
4319 #define PLANEC_FLIPDONE_INT_EN (1<<8)
4320
4321 #define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4322 #define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4323 #define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4324 #define PLANEC_INVALID_GTT_INT_EN (1<<25)
4325 #define CURSORC_INVALID_GTT_INT_EN (1<<24)
4326 #define CURSORB_INVALID_GTT_INT_EN (1<<23)
4327 #define CURSORA_INVALID_GTT_INT_EN (1<<22)
4328 #define SPRITED_INVALID_GTT_INT_EN (1<<21)
4329 #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4330 #define PLANEB_INVALID_GTT_INT_EN (1<<19)
4331 #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4332 #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4333 #define PLANEA_INVALID_GTT_INT_EN (1<<16)
4334 #define DPINVGTT_EN_MASK 0xff0000
4335 #define DPINVGTT_EN_MASK_CHV 0xfff0000
4336 #define SPRITEF_INVALID_GTT_STATUS (1<<11)
4337 #define SPRITEE_INVALID_GTT_STATUS (1<<10)
4338 #define PLANEC_INVALID_GTT_STATUS (1<<9)
4339 #define CURSORC_INVALID_GTT_STATUS (1<<8)
4340 #define CURSORB_INVALID_GTT_STATUS (1<<7)
4341 #define CURSORA_INVALID_GTT_STATUS (1<<6)
4342 #define SPRITED_INVALID_GTT_STATUS (1<<5)
4343 #define SPRITEC_INVALID_GTT_STATUS (1<<4)
4344 #define PLANEB_INVALID_GTT_STATUS (1<<3)
4345 #define SPRITEB_INVALID_GTT_STATUS (1<<2)
4346 #define SPRITEA_INVALID_GTT_STATUS (1<<1)
4347 #define PLANEA_INVALID_GTT_STATUS (1<<0)
4348 #define DPINVGTT_STATUS_MASK 0xff
4349 #define DPINVGTT_STATUS_MASK_CHV 0xfff
4350
4351 #define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
4352 #define DSPARB_CSTART_MASK (0x7f << 7)
4353 #define DSPARB_CSTART_SHIFT 7
4354 #define DSPARB_BSTART_MASK (0x7f)
4355 #define DSPARB_BSTART_SHIFT 0
4356 #define DSPARB_BEND_SHIFT 9 /* on 855 */
4357 #define DSPARB_AEND_SHIFT 0
4358
4359 #define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
4360 #define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
4361
4362 /* pnv/gen4/g4x/vlv/chv */
4363 #define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
4364 #define DSPFW_SR_SHIFT 23
4365 #define DSPFW_SR_MASK (0x1ff<<23)
4366 #define DSPFW_CURSORB_SHIFT 16
4367 #define DSPFW_CURSORB_MASK (0x3f<<16)
4368 #define DSPFW_PLANEB_SHIFT 8
4369 #define DSPFW_PLANEB_MASK (0x7f<<8)
4370 #define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4371 #define DSPFW_PLANEA_SHIFT 0
4372 #define DSPFW_PLANEA_MASK (0x7f<<0)
4373 #define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
4374 #define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
4375 #define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4376 #define DSPFW_FBC_SR_SHIFT 28
4377 #define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4378 #define DSPFW_FBC_HPLL_SR_SHIFT 24
4379 #define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4380 #define DSPFW_SPRITEB_SHIFT (16)
4381 #define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4382 #define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4383 #define DSPFW_CURSORA_SHIFT 8
4384 #define DSPFW_CURSORA_MASK (0x3f<<8)
4385 #define DSPFW_PLANEC_OLD_SHIFT 0
4386 #define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
4387 #define DSPFW_SPRITEA_SHIFT 0
4388 #define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4389 #define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
4390 #define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
4391 #define DSPFW_HPLL_SR_EN (1<<31)
4392 #define PINEVIEW_SELF_REFRESH_EN (1<<30)
4393 #define DSPFW_CURSOR_SR_SHIFT 24
4394 #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4395 #define DSPFW_HPLL_CURSOR_SHIFT 16
4396 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
4397 #define DSPFW_HPLL_SR_SHIFT 0
4398 #define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4399
4400 /* vlv/chv */
4401 #define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4402 #define DSPFW_SPRITEB_WM1_SHIFT 16
4403 #define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4404 #define DSPFW_CURSORA_WM1_SHIFT 8
4405 #define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4406 #define DSPFW_SPRITEA_WM1_SHIFT 0
4407 #define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4408 #define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4409 #define DSPFW_PLANEB_WM1_SHIFT 24
4410 #define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4411 #define DSPFW_PLANEA_WM1_SHIFT 16
4412 #define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4413 #define DSPFW_CURSORB_WM1_SHIFT 8
4414 #define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4415 #define DSPFW_CURSOR_SR_WM1_SHIFT 0
4416 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4417 #define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4418 #define DSPFW_SR_WM1_SHIFT 0
4419 #define DSPFW_SR_WM1_MASK (0x1ff<<0)
4420 #define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4421 #define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4422 #define DSPFW_SPRITED_WM1_SHIFT 24
4423 #define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4424 #define DSPFW_SPRITED_SHIFT 16
4425 #define DSPFW_SPRITED_MASK_VLV (0xff<<16)
4426 #define DSPFW_SPRITEC_WM1_SHIFT 8
4427 #define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4428 #define DSPFW_SPRITEC_SHIFT 0
4429 #define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
4430 #define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4431 #define DSPFW_SPRITEF_WM1_SHIFT 24
4432 #define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4433 #define DSPFW_SPRITEF_SHIFT 16
4434 #define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
4435 #define DSPFW_SPRITEE_WM1_SHIFT 8
4436 #define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4437 #define DSPFW_SPRITEE_SHIFT 0
4438 #define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
4439 #define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4440 #define DSPFW_PLANEC_WM1_SHIFT 24
4441 #define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4442 #define DSPFW_PLANEC_SHIFT 16
4443 #define DSPFW_PLANEC_MASK_VLV (0xff<<16)
4444 #define DSPFW_CURSORC_WM1_SHIFT 8
4445 #define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4446 #define DSPFW_CURSORC_SHIFT 0
4447 #define DSPFW_CURSORC_MASK (0x3f<<0)
4448
4449 /* vlv/chv high order bits */
4450 #define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4451 #define DSPFW_SR_HI_SHIFT 24
4452 #define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
4453 #define DSPFW_SPRITEF_HI_SHIFT 23
4454 #define DSPFW_SPRITEF_HI_MASK (1<<23)
4455 #define DSPFW_SPRITEE_HI_SHIFT 22
4456 #define DSPFW_SPRITEE_HI_MASK (1<<22)
4457 #define DSPFW_PLANEC_HI_SHIFT 21
4458 #define DSPFW_PLANEC_HI_MASK (1<<21)
4459 #define DSPFW_SPRITED_HI_SHIFT 20
4460 #define DSPFW_SPRITED_HI_MASK (1<<20)
4461 #define DSPFW_SPRITEC_HI_SHIFT 16
4462 #define DSPFW_SPRITEC_HI_MASK (1<<16)
4463 #define DSPFW_PLANEB_HI_SHIFT 12
4464 #define DSPFW_PLANEB_HI_MASK (1<<12)
4465 #define DSPFW_SPRITEB_HI_SHIFT 8
4466 #define DSPFW_SPRITEB_HI_MASK (1<<8)
4467 #define DSPFW_SPRITEA_HI_SHIFT 4
4468 #define DSPFW_SPRITEA_HI_MASK (1<<4)
4469 #define DSPFW_PLANEA_HI_SHIFT 0
4470 #define DSPFW_PLANEA_HI_MASK (1<<0)
4471 #define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4472 #define DSPFW_SR_WM1_HI_SHIFT 24
4473 #define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
4474 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4475 #define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4476 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4477 #define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4478 #define DSPFW_PLANEC_WM1_HI_SHIFT 21
4479 #define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4480 #define DSPFW_SPRITED_WM1_HI_SHIFT 20
4481 #define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4482 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4483 #define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4484 #define DSPFW_PLANEB_WM1_HI_SHIFT 12
4485 #define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4486 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4487 #define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4488 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4489 #define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4490 #define DSPFW_PLANEA_WM1_HI_SHIFT 0
4491 #define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
4492
4493 /* drain latency register values*/
4494 #define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
4495 #define DDL_CURSOR_SHIFT 24
4496 #define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
4497 #define DDL_PLANE_SHIFT 0
4498 #define DDL_PRECISION_HIGH (1<<7)
4499 #define DDL_PRECISION_LOW (0<<7)
4500 #define DRAIN_LATENCY_MASK 0x7f
4501
4502 #define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4503 #define CBR_PND_DEADLINE_DISABLE (1<<31)
4504
4505 /* FIFO watermark sizes etc */
4506 #define G4X_FIFO_LINE_SIZE 64
4507 #define I915_FIFO_LINE_SIZE 64
4508 #define I830_FIFO_LINE_SIZE 32
4509
4510 #define VALLEYVIEW_FIFO_SIZE 255
4511 #define G4X_FIFO_SIZE 127
4512 #define I965_FIFO_SIZE 512
4513 #define I945_FIFO_SIZE 127
4514 #define I915_FIFO_SIZE 95
4515 #define I855GM_FIFO_SIZE 127 /* In cachelines */
4516 #define I830_FIFO_SIZE 95
4517
4518 #define VALLEYVIEW_MAX_WM 0xff
4519 #define G4X_MAX_WM 0x3f
4520 #define I915_MAX_WM 0x3f
4521
4522 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4523 #define PINEVIEW_FIFO_LINE_SIZE 64
4524 #define PINEVIEW_MAX_WM 0x1ff
4525 #define PINEVIEW_DFT_WM 0x3f
4526 #define PINEVIEW_DFT_HPLLOFF_WM 0
4527 #define PINEVIEW_GUARD_WM 10
4528 #define PINEVIEW_CURSOR_FIFO 64
4529 #define PINEVIEW_CURSOR_MAX_WM 0x3f
4530 #define PINEVIEW_CURSOR_DFT_WM 0
4531 #define PINEVIEW_CURSOR_GUARD_WM 5
4532
4533 #define VALLEYVIEW_CURSOR_MAX_WM 64
4534 #define I965_CURSOR_FIFO 64
4535 #define I965_CURSOR_MAX_WM 32
4536 #define I965_CURSOR_DFT_WM 8
4537
4538 /* Watermark register definitions for SKL */
4539 #define CUR_WM_A_0 0x70140
4540 #define CUR_WM_B_0 0x71140
4541 #define PLANE_WM_1_A_0 0x70240
4542 #define PLANE_WM_1_B_0 0x71240
4543 #define PLANE_WM_2_A_0 0x70340
4544 #define PLANE_WM_2_B_0 0x71340
4545 #define PLANE_WM_TRANS_1_A_0 0x70268
4546 #define PLANE_WM_TRANS_1_B_0 0x71268
4547 #define PLANE_WM_TRANS_2_A_0 0x70368
4548 #define PLANE_WM_TRANS_2_B_0 0x71368
4549 #define CUR_WM_TRANS_A_0 0x70168
4550 #define CUR_WM_TRANS_B_0 0x71168
4551 #define PLANE_WM_EN (1 << 31)
4552 #define PLANE_WM_LINES_SHIFT 14
4553 #define PLANE_WM_LINES_MASK 0x1f
4554 #define PLANE_WM_BLOCKS_MASK 0x3ff
4555
4556 #define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4557 #define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4558 #define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4559
4560 #define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4561 #define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4562 #define _PLANE_WM_BASE(pipe, plane) \
4563 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4564 #define PLANE_WM(pipe, plane, level) \
4565 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4566 #define _PLANE_WM_TRANS_1(pipe) \
4567 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4568 #define _PLANE_WM_TRANS_2(pipe) \
4569 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4570 #define PLANE_WM_TRANS(pipe, plane) \
4571 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4572
4573 /* define the Watermark register on Ironlake */
4574 #define WM0_PIPEA_ILK 0x45100
4575 #define WM0_PIPE_PLANE_MASK (0xffff<<16)
4576 #define WM0_PIPE_PLANE_SHIFT 16
4577 #define WM0_PIPE_SPRITE_MASK (0xff<<8)
4578 #define WM0_PIPE_SPRITE_SHIFT 8
4579 #define WM0_PIPE_CURSOR_MASK (0xff)
4580
4581 #define WM0_PIPEB_ILK 0x45104
4582 #define WM0_PIPEC_IVB 0x45200
4583 #define WM1_LP_ILK 0x45108
4584 #define WM1_LP_SR_EN (1<<31)
4585 #define WM1_LP_LATENCY_SHIFT 24
4586 #define WM1_LP_LATENCY_MASK (0x7f<<24)
4587 #define WM1_LP_FBC_MASK (0xf<<20)
4588 #define WM1_LP_FBC_SHIFT 20
4589 #define WM1_LP_FBC_SHIFT_BDW 19
4590 #define WM1_LP_SR_MASK (0x7ff<<8)
4591 #define WM1_LP_SR_SHIFT 8
4592 #define WM1_LP_CURSOR_MASK (0xff)
4593 #define WM2_LP_ILK 0x4510c
4594 #define WM2_LP_EN (1<<31)
4595 #define WM3_LP_ILK 0x45110
4596 #define WM3_LP_EN (1<<31)
4597 #define WM1S_LP_ILK 0x45120
4598 #define WM2S_LP_IVB 0x45124
4599 #define WM3S_LP_IVB 0x45128
4600 #define WM1S_LP_EN (1<<31)
4601
4602 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4603 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4604 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4605
4606 /* Memory latency timer register */
4607 #define MLTR_ILK 0x11222
4608 #define MLTR_WM1_SHIFT 0
4609 #define MLTR_WM2_SHIFT 8
4610 /* the unit of memory self-refresh latency time is 0.5us */
4611 #define ILK_SRLT_MASK 0x3f
4612
4613
4614 /* the address where we get all kinds of latency value */
4615 #define SSKPD 0x5d10
4616 #define SSKPD_WM_MASK 0x3f
4617 #define SSKPD_WM0_SHIFT 0
4618 #define SSKPD_WM1_SHIFT 8
4619 #define SSKPD_WM2_SHIFT 16
4620 #define SSKPD_WM3_SHIFT 24
4621
4622 /*
4623 * The two pipe frame counter registers are not synchronized, so
4624 * reading a stable value is somewhat tricky. The following code
4625 * should work:
4626 *
4627 * do {
4628 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4629 * PIPE_FRAME_HIGH_SHIFT;
4630 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4631 * PIPE_FRAME_LOW_SHIFT);
4632 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4633 * PIPE_FRAME_HIGH_SHIFT);
4634 * } while (high1 != high2);
4635 * frame = (high1 << 8) | low1;
4636 */
4637 #define _PIPEAFRAMEHIGH 0x70040
4638 #define PIPE_FRAME_HIGH_MASK 0x0000ffff
4639 #define PIPE_FRAME_HIGH_SHIFT 0
4640 #define _PIPEAFRAMEPIXEL 0x70044
4641 #define PIPE_FRAME_LOW_MASK 0xff000000
4642 #define PIPE_FRAME_LOW_SHIFT 24
4643 #define PIPE_PIXEL_MASK 0x00ffffff
4644 #define PIPE_PIXEL_SHIFT 0
4645 /* GM45+ just has to be different */
4646 #define _PIPEA_FRMCOUNT_GM45 0x70040
4647 #define _PIPEA_FLIPCOUNT_GM45 0x70044
4648 #define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
4649 #define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
4650
4651 /* Cursor A & B regs */
4652 #define _CURACNTR 0x70080
4653 /* Old style CUR*CNTR flags (desktop 8xx) */
4654 #define CURSOR_ENABLE 0x80000000
4655 #define CURSOR_GAMMA_ENABLE 0x40000000
4656 #define CURSOR_STRIDE_SHIFT 28
4657 #define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
4658 #define CURSOR_PIPE_CSC_ENABLE (1<<24)
4659 #define CURSOR_FORMAT_SHIFT 24
4660 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4661 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4662 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4663 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4664 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4665 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4666 /* New style CUR*CNTR flags */
4667 #define CURSOR_MODE 0x27
4668 #define CURSOR_MODE_DISABLE 0x00
4669 #define CURSOR_MODE_128_32B_AX 0x02
4670 #define CURSOR_MODE_256_32B_AX 0x03
4671 #define CURSOR_MODE_64_32B_AX 0x07
4672 #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4673 #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
4674 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
4675 #define MCURSOR_PIPE_SELECT (1 << 28)
4676 #define MCURSOR_PIPE_A 0x00
4677 #define MCURSOR_PIPE_B (1 << 28)
4678 #define MCURSOR_GAMMA_ENABLE (1 << 26)
4679 #define CURSOR_ROTATE_180 (1<<15)
4680 #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
4681 #define _CURABASE 0x70084
4682 #define _CURAPOS 0x70088
4683 #define CURSOR_POS_MASK 0x007FF
4684 #define CURSOR_POS_SIGN 0x8000
4685 #define CURSOR_X_SHIFT 0
4686 #define CURSOR_Y_SHIFT 16
4687 #define CURSIZE 0x700a0
4688 #define _CURBCNTR 0x700c0
4689 #define _CURBBASE 0x700c4
4690 #define _CURBPOS 0x700c8
4691
4692 #define _CURBCNTR_IVB 0x71080
4693 #define _CURBBASE_IVB 0x71084
4694 #define _CURBPOS_IVB 0x71088
4695
4696 #define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4697 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4698 dev_priv->info.display_mmio_offset)
4699
4700 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4701 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4702 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4703
4704 #define CURSOR_A_OFFSET 0x70080
4705 #define CURSOR_B_OFFSET 0x700c0
4706 #define CHV_CURSOR_C_OFFSET 0x700e0
4707 #define IVB_CURSOR_B_OFFSET 0x71080
4708 #define IVB_CURSOR_C_OFFSET 0x72080
4709
4710 /* Display A control */
4711 #define _DSPACNTR 0x70180
4712 #define DISPLAY_PLANE_ENABLE (1<<31)
4713 #define DISPLAY_PLANE_DISABLE 0
4714 #define DISPPLANE_GAMMA_ENABLE (1<<30)
4715 #define DISPPLANE_GAMMA_DISABLE 0
4716 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
4717 #define DISPPLANE_YUV422 (0x0<<26)
4718 #define DISPPLANE_8BPP (0x2<<26)
4719 #define DISPPLANE_BGRA555 (0x3<<26)
4720 #define DISPPLANE_BGRX555 (0x4<<26)
4721 #define DISPPLANE_BGRX565 (0x5<<26)
4722 #define DISPPLANE_BGRX888 (0x6<<26)
4723 #define DISPPLANE_BGRA888 (0x7<<26)
4724 #define DISPPLANE_RGBX101010 (0x8<<26)
4725 #define DISPPLANE_RGBA101010 (0x9<<26)
4726 #define DISPPLANE_BGRX101010 (0xa<<26)
4727 #define DISPPLANE_RGBX161616 (0xc<<26)
4728 #define DISPPLANE_RGBX888 (0xe<<26)
4729 #define DISPPLANE_RGBA888 (0xf<<26)
4730 #define DISPPLANE_STEREO_ENABLE (1<<25)
4731 #define DISPPLANE_STEREO_DISABLE 0
4732 #define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
4733 #define DISPPLANE_SEL_PIPE_SHIFT 24
4734 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
4735 #define DISPPLANE_SEL_PIPE_A 0
4736 #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
4737 #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4738 #define DISPPLANE_SRC_KEY_DISABLE 0
4739 #define DISPPLANE_LINE_DOUBLE (1<<20)
4740 #define DISPPLANE_NO_LINE_DOUBLE 0
4741 #define DISPPLANE_STEREO_POLARITY_FIRST 0
4742 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
4743 #define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4744 #define DISPPLANE_ROTATE_180 (1<<15)
4745 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
4746 #define DISPPLANE_TILED (1<<10)
4747 #define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
4748 #define _DSPAADDR 0x70184
4749 #define _DSPASTRIDE 0x70188
4750 #define _DSPAPOS 0x7018C /* reserved */
4751 #define _DSPASIZE 0x70190
4752 #define _DSPASURF 0x7019C /* 965+ only */
4753 #define _DSPATILEOFF 0x701A4 /* 965+ only */
4754 #define _DSPAOFFSET 0x701A4 /* HSW */
4755 #define _DSPASURFLIVE 0x701AC
4756
4757 #define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4758 #define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4759 #define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4760 #define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4761 #define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4762 #define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4763 #define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
4764 #define DSPLINOFF(plane) DSPADDR(plane)
4765 #define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4766 #define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
4767
4768 /* CHV pipe B blender and primary plane */
4769 #define _CHV_BLEND_A 0x60a00
4770 #define CHV_BLEND_LEGACY (0<<30)
4771 #define CHV_BLEND_ANDROID (1<<30)
4772 #define CHV_BLEND_MPO (2<<30)
4773 #define CHV_BLEND_MASK (3<<30)
4774 #define _CHV_CANVAS_A 0x60a04
4775 #define _PRIMPOS_A 0x60a08
4776 #define _PRIMSIZE_A 0x60a0c
4777 #define _PRIMCNSTALPHA_A 0x60a10
4778 #define PRIM_CONST_ALPHA_ENABLE (1<<31)
4779
4780 #define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4781 #define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4782 #define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4783 #define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4784 #define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4785
4786 /* Display/Sprite base address macros */
4787 #define DISP_BASEADDR_MASK (0xfffff000)
4788 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4789 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
4790
4791 /* VBIOS flags */
4792 #define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4793 #define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4794 #define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4795 #define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4796 #define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4797 #define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4798 #define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4799 #define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4800 #define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4801 #define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4802 #define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4803 #define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4804 #define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
4805
4806 /* Pipe B */
4807 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4808 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4809 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
4810 #define _PIPEBFRAMEHIGH 0x71040
4811 #define _PIPEBFRAMEPIXEL 0x71044
4812 #define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4813 #define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
4814
4815
4816 /* Display B control */
4817 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
4818 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4819 #define DISPPLANE_ALPHA_TRANS_DISABLE 0
4820 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4821 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
4822 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4823 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4824 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4825 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4826 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4827 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4828 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4829 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
4830
4831 /* Sprite A control */
4832 #define _DVSACNTR 0x72180
4833 #define DVS_ENABLE (1<<31)
4834 #define DVS_GAMMA_ENABLE (1<<30)
4835 #define DVS_PIXFORMAT_MASK (3<<25)
4836 #define DVS_FORMAT_YUV422 (0<<25)
4837 #define DVS_FORMAT_RGBX101010 (1<<25)
4838 #define DVS_FORMAT_RGBX888 (2<<25)
4839 #define DVS_FORMAT_RGBX161616 (3<<25)
4840 #define DVS_PIPE_CSC_ENABLE (1<<24)
4841 #define DVS_SOURCE_KEY (1<<22)
4842 #define DVS_RGB_ORDER_XBGR (1<<20)
4843 #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4844 #define DVS_YUV_ORDER_YUYV (0<<16)
4845 #define DVS_YUV_ORDER_UYVY (1<<16)
4846 #define DVS_YUV_ORDER_YVYU (2<<16)
4847 #define DVS_YUV_ORDER_VYUY (3<<16)
4848 #define DVS_ROTATE_180 (1<<15)
4849 #define DVS_DEST_KEY (1<<2)
4850 #define DVS_TRICKLE_FEED_DISABLE (1<<14)
4851 #define DVS_TILED (1<<10)
4852 #define _DVSALINOFF 0x72184
4853 #define _DVSASTRIDE 0x72188
4854 #define _DVSAPOS 0x7218c
4855 #define _DVSASIZE 0x72190
4856 #define _DVSAKEYVAL 0x72194
4857 #define _DVSAKEYMSK 0x72198
4858 #define _DVSASURF 0x7219c
4859 #define _DVSAKEYMAXVAL 0x721a0
4860 #define _DVSATILEOFF 0x721a4
4861 #define _DVSASURFLIVE 0x721ac
4862 #define _DVSASCALE 0x72204
4863 #define DVS_SCALE_ENABLE (1<<31)
4864 #define DVS_FILTER_MASK (3<<29)
4865 #define DVS_FILTER_MEDIUM (0<<29)
4866 #define DVS_FILTER_ENHANCING (1<<29)
4867 #define DVS_FILTER_SOFTENING (2<<29)
4868 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4869 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4870 #define _DVSAGAMC 0x72300
4871
4872 #define _DVSBCNTR 0x73180
4873 #define _DVSBLINOFF 0x73184
4874 #define _DVSBSTRIDE 0x73188
4875 #define _DVSBPOS 0x7318c
4876 #define _DVSBSIZE 0x73190
4877 #define _DVSBKEYVAL 0x73194
4878 #define _DVSBKEYMSK 0x73198
4879 #define _DVSBSURF 0x7319c
4880 #define _DVSBKEYMAXVAL 0x731a0
4881 #define _DVSBTILEOFF 0x731a4
4882 #define _DVSBSURFLIVE 0x731ac
4883 #define _DVSBSCALE 0x73204
4884 #define _DVSBGAMC 0x73300
4885
4886 #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4887 #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4888 #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4889 #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4890 #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
4891 #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
4892 #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4893 #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4894 #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
4895 #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4896 #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
4897 #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
4898
4899 #define _SPRA_CTL 0x70280
4900 #define SPRITE_ENABLE (1<<31)
4901 #define SPRITE_GAMMA_ENABLE (1<<30)
4902 #define SPRITE_PIXFORMAT_MASK (7<<25)
4903 #define SPRITE_FORMAT_YUV422 (0<<25)
4904 #define SPRITE_FORMAT_RGBX101010 (1<<25)
4905 #define SPRITE_FORMAT_RGBX888 (2<<25)
4906 #define SPRITE_FORMAT_RGBX161616 (3<<25)
4907 #define SPRITE_FORMAT_YUV444 (4<<25)
4908 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
4909 #define SPRITE_PIPE_CSC_ENABLE (1<<24)
4910 #define SPRITE_SOURCE_KEY (1<<22)
4911 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4912 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4913 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4914 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4915 #define SPRITE_YUV_ORDER_YUYV (0<<16)
4916 #define SPRITE_YUV_ORDER_UYVY (1<<16)
4917 #define SPRITE_YUV_ORDER_YVYU (2<<16)
4918 #define SPRITE_YUV_ORDER_VYUY (3<<16)
4919 #define SPRITE_ROTATE_180 (1<<15)
4920 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4921 #define SPRITE_INT_GAMMA_ENABLE (1<<13)
4922 #define SPRITE_TILED (1<<10)
4923 #define SPRITE_DEST_KEY (1<<2)
4924 #define _SPRA_LINOFF 0x70284
4925 #define _SPRA_STRIDE 0x70288
4926 #define _SPRA_POS 0x7028c
4927 #define _SPRA_SIZE 0x70290
4928 #define _SPRA_KEYVAL 0x70294
4929 #define _SPRA_KEYMSK 0x70298
4930 #define _SPRA_SURF 0x7029c
4931 #define _SPRA_KEYMAX 0x702a0
4932 #define _SPRA_TILEOFF 0x702a4
4933 #define _SPRA_OFFSET 0x702a4
4934 #define _SPRA_SURFLIVE 0x702ac
4935 #define _SPRA_SCALE 0x70304
4936 #define SPRITE_SCALE_ENABLE (1<<31)
4937 #define SPRITE_FILTER_MASK (3<<29)
4938 #define SPRITE_FILTER_MEDIUM (0<<29)
4939 #define SPRITE_FILTER_ENHANCING (1<<29)
4940 #define SPRITE_FILTER_SOFTENING (2<<29)
4941 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4942 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4943 #define _SPRA_GAMC 0x70400
4944
4945 #define _SPRB_CTL 0x71280
4946 #define _SPRB_LINOFF 0x71284
4947 #define _SPRB_STRIDE 0x71288
4948 #define _SPRB_POS 0x7128c
4949 #define _SPRB_SIZE 0x71290
4950 #define _SPRB_KEYVAL 0x71294
4951 #define _SPRB_KEYMSK 0x71298
4952 #define _SPRB_SURF 0x7129c
4953 #define _SPRB_KEYMAX 0x712a0
4954 #define _SPRB_TILEOFF 0x712a4
4955 #define _SPRB_OFFSET 0x712a4
4956 #define _SPRB_SURFLIVE 0x712ac
4957 #define _SPRB_SCALE 0x71304
4958 #define _SPRB_GAMC 0x71400
4959
4960 #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4961 #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4962 #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4963 #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4964 #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4965 #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4966 #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4967 #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4968 #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4969 #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
4970 #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
4971 #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4972 #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
4973 #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
4974
4975 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
4976 #define SP_ENABLE (1<<31)
4977 #define SP_GAMMA_ENABLE (1<<30)
4978 #define SP_PIXFORMAT_MASK (0xf<<26)
4979 #define SP_FORMAT_YUV422 (0<<26)
4980 #define SP_FORMAT_BGR565 (5<<26)
4981 #define SP_FORMAT_BGRX8888 (6<<26)
4982 #define SP_FORMAT_BGRA8888 (7<<26)
4983 #define SP_FORMAT_RGBX1010102 (8<<26)
4984 #define SP_FORMAT_RGBA1010102 (9<<26)
4985 #define SP_FORMAT_RGBX8888 (0xe<<26)
4986 #define SP_FORMAT_RGBA8888 (0xf<<26)
4987 #define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
4988 #define SP_SOURCE_KEY (1<<22)
4989 #define SP_YUV_BYTE_ORDER_MASK (3<<16)
4990 #define SP_YUV_ORDER_YUYV (0<<16)
4991 #define SP_YUV_ORDER_UYVY (1<<16)
4992 #define SP_YUV_ORDER_YVYU (2<<16)
4993 #define SP_YUV_ORDER_VYUY (3<<16)
4994 #define SP_ROTATE_180 (1<<15)
4995 #define SP_TILED (1<<10)
4996 #define SP_MIRROR (1<<8) /* CHV pipe B */
4997 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4998 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4999 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5000 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5001 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5002 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5003 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5004 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5005 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5006 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
5007 #define SP_CONST_ALPHA_ENABLE (1<<31)
5008 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
5009
5010 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5011 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5012 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5013 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5014 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5015 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5016 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5017 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5018 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5019 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5020 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5021 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
5022
5023 #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
5024 #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
5025 #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
5026 #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
5027 #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
5028 #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
5029 #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
5030 #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
5031 #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5032 #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
5033 #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
5034 #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
5035
5036 /*
5037 * CHV pipe B sprite CSC
5038 *
5039 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5040 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5041 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5042 */
5043 #define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5044 #define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5045 #define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5046 #define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5047 #define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5048
5049 #define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5050 #define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5051 #define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5052 #define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5053 #define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5054 #define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5055 #define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5056
5057 #define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5058 #define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5059 #define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5060 #define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5061 #define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5062
5063 #define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5064 #define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5065 #define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5066 #define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5067 #define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5068
5069 /* Skylake plane registers */
5070
5071 #define _PLANE_CTL_1_A 0x70180
5072 #define _PLANE_CTL_2_A 0x70280
5073 #define _PLANE_CTL_3_A 0x70380
5074 #define PLANE_CTL_ENABLE (1 << 31)
5075 #define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5076 #define PLANE_CTL_FORMAT_MASK (0xf << 24)
5077 #define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5078 #define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5079 #define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5080 #define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5081 #define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5082 #define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5083 #define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5084 #define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5085 #define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
5086 #define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5087 #define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5088 #define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
5089 #define PLANE_CTL_ORDER_BGRX (0 << 20)
5090 #define PLANE_CTL_ORDER_RGBX (1 << 20)
5091 #define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5092 #define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5093 #define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5094 #define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5095 #define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5096 #define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5097 #define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5098 #define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5099 #define PLANE_CTL_TILED_MASK (0x7 << 10)
5100 #define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5101 #define PLANE_CTL_TILED_X ( 1 << 10)
5102 #define PLANE_CTL_TILED_Y ( 4 << 10)
5103 #define PLANE_CTL_TILED_YF ( 5 << 10)
5104 #define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5105 #define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5106 #define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5107 #define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
5108 #define PLANE_CTL_ROTATE_MASK 0x3
5109 #define PLANE_CTL_ROTATE_0 0x0
5110 #define PLANE_CTL_ROTATE_90 0x1
5111 #define PLANE_CTL_ROTATE_180 0x2
5112 #define PLANE_CTL_ROTATE_270 0x3
5113 #define _PLANE_STRIDE_1_A 0x70188
5114 #define _PLANE_STRIDE_2_A 0x70288
5115 #define _PLANE_STRIDE_3_A 0x70388
5116 #define _PLANE_POS_1_A 0x7018c
5117 #define _PLANE_POS_2_A 0x7028c
5118 #define _PLANE_POS_3_A 0x7038c
5119 #define _PLANE_SIZE_1_A 0x70190
5120 #define _PLANE_SIZE_2_A 0x70290
5121 #define _PLANE_SIZE_3_A 0x70390
5122 #define _PLANE_SURF_1_A 0x7019c
5123 #define _PLANE_SURF_2_A 0x7029c
5124 #define _PLANE_SURF_3_A 0x7039c
5125 #define _PLANE_OFFSET_1_A 0x701a4
5126 #define _PLANE_OFFSET_2_A 0x702a4
5127 #define _PLANE_OFFSET_3_A 0x703a4
5128 #define _PLANE_KEYVAL_1_A 0x70194
5129 #define _PLANE_KEYVAL_2_A 0x70294
5130 #define _PLANE_KEYMSK_1_A 0x70198
5131 #define _PLANE_KEYMSK_2_A 0x70298
5132 #define _PLANE_KEYMAX_1_A 0x701a0
5133 #define _PLANE_KEYMAX_2_A 0x702a0
5134 #define _PLANE_BUF_CFG_1_A 0x7027c
5135 #define _PLANE_BUF_CFG_2_A 0x7037c
5136
5137 #define _PLANE_CTL_1_B 0x71180
5138 #define _PLANE_CTL_2_B 0x71280
5139 #define _PLANE_CTL_3_B 0x71380
5140 #define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5141 #define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5142 #define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5143 #define PLANE_CTL(pipe, plane) \
5144 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5145
5146 #define _PLANE_STRIDE_1_B 0x71188
5147 #define _PLANE_STRIDE_2_B 0x71288
5148 #define _PLANE_STRIDE_3_B 0x71388
5149 #define _PLANE_STRIDE_1(pipe) \
5150 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5151 #define _PLANE_STRIDE_2(pipe) \
5152 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5153 #define _PLANE_STRIDE_3(pipe) \
5154 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5155 #define PLANE_STRIDE(pipe, plane) \
5156 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5157
5158 #define _PLANE_POS_1_B 0x7118c
5159 #define _PLANE_POS_2_B 0x7128c
5160 #define _PLANE_POS_3_B 0x7138c
5161 #define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5162 #define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5163 #define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5164 #define PLANE_POS(pipe, plane) \
5165 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5166
5167 #define _PLANE_SIZE_1_B 0x71190
5168 #define _PLANE_SIZE_2_B 0x71290
5169 #define _PLANE_SIZE_3_B 0x71390
5170 #define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5171 #define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5172 #define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5173 #define PLANE_SIZE(pipe, plane) \
5174 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5175
5176 #define _PLANE_SURF_1_B 0x7119c
5177 #define _PLANE_SURF_2_B 0x7129c
5178 #define _PLANE_SURF_3_B 0x7139c
5179 #define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5180 #define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5181 #define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5182 #define PLANE_SURF(pipe, plane) \
5183 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5184
5185 #define _PLANE_OFFSET_1_B 0x711a4
5186 #define _PLANE_OFFSET_2_B 0x712a4
5187 #define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5188 #define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5189 #define PLANE_OFFSET(pipe, plane) \
5190 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5191
5192 #define _PLANE_KEYVAL_1_B 0x71194
5193 #define _PLANE_KEYVAL_2_B 0x71294
5194 #define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5195 #define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5196 #define PLANE_KEYVAL(pipe, plane) \
5197 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5198
5199 #define _PLANE_KEYMSK_1_B 0x71198
5200 #define _PLANE_KEYMSK_2_B 0x71298
5201 #define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5202 #define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5203 #define PLANE_KEYMSK(pipe, plane) \
5204 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5205
5206 #define _PLANE_KEYMAX_1_B 0x711a0
5207 #define _PLANE_KEYMAX_2_B 0x712a0
5208 #define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5209 #define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5210 #define PLANE_KEYMAX(pipe, plane) \
5211 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5212
5213 #define _PLANE_BUF_CFG_1_B 0x7127c
5214 #define _PLANE_BUF_CFG_2_B 0x7137c
5215 #define _PLANE_BUF_CFG_1(pipe) \
5216 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5217 #define _PLANE_BUF_CFG_2(pipe) \
5218 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5219 #define PLANE_BUF_CFG(pipe, plane) \
5220 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5221
5222 /* SKL new cursor registers */
5223 #define _CUR_BUF_CFG_A 0x7017c
5224 #define _CUR_BUF_CFG_B 0x7117c
5225 #define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5226
5227 /* VBIOS regs */
5228 #define VGACNTRL 0x71400
5229 # define VGA_DISP_DISABLE (1 << 31)
5230 # define VGA_2X_MODE (1 << 30)
5231 # define VGA_PIPE_B_SELECT (1 << 29)
5232
5233 #define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
5234
5235 /* Ironlake */
5236
5237 #define CPU_VGACNTRL 0x41000
5238
5239 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
5240 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5241 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
5242 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
5243 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
5244 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
5245 #define DIGITAL_PORTA_NO_DETECT (0 << 0)
5246 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
5247 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
5248
5249 /* refresh rate hardware control */
5250 #define RR_HW_CTL 0x45300
5251 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5252 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5253
5254 #define FDI_PLL_BIOS_0 0x46000
5255 #define FDI_PLL_FB_CLOCK_MASK 0xff
5256 #define FDI_PLL_BIOS_1 0x46004
5257 #define FDI_PLL_BIOS_2 0x46008
5258 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5259 #define DISPLAY_PORT_PLL_BIOS_1 0x46010
5260 #define DISPLAY_PORT_PLL_BIOS_2 0x46014
5261
5262 #define PCH_3DCGDIS0 0x46020
5263 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5264 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5265
5266 #define PCH_3DCGDIS1 0x46024
5267 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5268
5269 #define FDI_PLL_FREQ_CTL 0x46030
5270 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5271 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5272 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5273
5274
5275 #define _PIPEA_DATA_M1 0x60030
5276 #define PIPE_DATA_M1_OFFSET 0
5277 #define _PIPEA_DATA_N1 0x60034
5278 #define PIPE_DATA_N1_OFFSET 0
5279
5280 #define _PIPEA_DATA_M2 0x60038
5281 #define PIPE_DATA_M2_OFFSET 0
5282 #define _PIPEA_DATA_N2 0x6003c
5283 #define PIPE_DATA_N2_OFFSET 0
5284
5285 #define _PIPEA_LINK_M1 0x60040
5286 #define PIPE_LINK_M1_OFFSET 0
5287 #define _PIPEA_LINK_N1 0x60044
5288 #define PIPE_LINK_N1_OFFSET 0
5289
5290 #define _PIPEA_LINK_M2 0x60048
5291 #define PIPE_LINK_M2_OFFSET 0
5292 #define _PIPEA_LINK_N2 0x6004c
5293 #define PIPE_LINK_N2_OFFSET 0
5294
5295 /* PIPEB timing regs are same start from 0x61000 */
5296
5297 #define _PIPEB_DATA_M1 0x61030
5298 #define _PIPEB_DATA_N1 0x61034
5299 #define _PIPEB_DATA_M2 0x61038
5300 #define _PIPEB_DATA_N2 0x6103c
5301 #define _PIPEB_LINK_M1 0x61040
5302 #define _PIPEB_LINK_N1 0x61044
5303 #define _PIPEB_LINK_M2 0x61048
5304 #define _PIPEB_LINK_N2 0x6104c
5305
5306 #define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5307 #define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5308 #define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5309 #define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5310 #define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5311 #define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5312 #define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5313 #define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
5314
5315 /* CPU panel fitter */
5316 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5317 #define _PFA_CTL_1 0x68080
5318 #define _PFB_CTL_1 0x68880
5319 #define PF_ENABLE (1<<31)
5320 #define PF_PIPE_SEL_MASK_IVB (3<<29)
5321 #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
5322 #define PF_FILTER_MASK (3<<23)
5323 #define PF_FILTER_PROGRAMMED (0<<23)
5324 #define PF_FILTER_MED_3x3 (1<<23)
5325 #define PF_FILTER_EDGE_ENHANCE (2<<23)
5326 #define PF_FILTER_EDGE_SOFTEN (3<<23)
5327 #define _PFA_WIN_SZ 0x68074
5328 #define _PFB_WIN_SZ 0x68874
5329 #define _PFA_WIN_POS 0x68070
5330 #define _PFB_WIN_POS 0x68870
5331 #define _PFA_VSCALE 0x68084
5332 #define _PFB_VSCALE 0x68884
5333 #define _PFA_HSCALE 0x68090
5334 #define _PFB_HSCALE 0x68890
5335
5336 #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5337 #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5338 #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5339 #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5340 #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
5341
5342 #define _PSA_CTL 0x68180
5343 #define _PSB_CTL 0x68980
5344 #define PS_ENABLE (1<<31)
5345 #define _PSA_WIN_SZ 0x68174
5346 #define _PSB_WIN_SZ 0x68974
5347 #define _PSA_WIN_POS 0x68170
5348 #define _PSB_WIN_POS 0x68970
5349
5350 #define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5351 #define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5352 #define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5353
5354 /*
5355 * Skylake scalers
5356 */
5357 #define _PS_1A_CTRL 0x68180
5358 #define _PS_2A_CTRL 0x68280
5359 #define _PS_1B_CTRL 0x68980
5360 #define _PS_2B_CTRL 0x68A80
5361 #define _PS_1C_CTRL 0x69180
5362 #define PS_SCALER_EN (1 << 31)
5363 #define PS_SCALER_MODE_MASK (3 << 28)
5364 #define PS_SCALER_MODE_DYN (0 << 28)
5365 #define PS_SCALER_MODE_HQ (1 << 28)
5366 #define PS_PLANE_SEL_MASK (7 << 25)
5367 #define PS_PLANE_SEL(plane) ((plane + 1) << 25)
5368 #define PS_FILTER_MASK (3 << 23)
5369 #define PS_FILTER_MEDIUM (0 << 23)
5370 #define PS_FILTER_EDGE_ENHANCE (2 << 23)
5371 #define PS_FILTER_BILINEAR (3 << 23)
5372 #define PS_VERT3TAP (1 << 21)
5373 #define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5374 #define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5375 #define PS_PWRUP_PROGRESS (1 << 17)
5376 #define PS_V_FILTER_BYPASS (1 << 8)
5377 #define PS_VADAPT_EN (1 << 7)
5378 #define PS_VADAPT_MODE_MASK (3 << 5)
5379 #define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5380 #define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5381 #define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5382
5383 #define _PS_PWR_GATE_1A 0x68160
5384 #define _PS_PWR_GATE_2A 0x68260
5385 #define _PS_PWR_GATE_1B 0x68960
5386 #define _PS_PWR_GATE_2B 0x68A60
5387 #define _PS_PWR_GATE_1C 0x69160
5388 #define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5389 #define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5390 #define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5391 #define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5392 #define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5393 #define PS_PWR_GATE_SLPEN_8 0
5394 #define PS_PWR_GATE_SLPEN_16 1
5395 #define PS_PWR_GATE_SLPEN_24 2
5396 #define PS_PWR_GATE_SLPEN_32 3
5397
5398 #define _PS_WIN_POS_1A 0x68170
5399 #define _PS_WIN_POS_2A 0x68270
5400 #define _PS_WIN_POS_1B 0x68970
5401 #define _PS_WIN_POS_2B 0x68A70
5402 #define _PS_WIN_POS_1C 0x69170
5403
5404 #define _PS_WIN_SZ_1A 0x68174
5405 #define _PS_WIN_SZ_2A 0x68274
5406 #define _PS_WIN_SZ_1B 0x68974
5407 #define _PS_WIN_SZ_2B 0x68A74
5408 #define _PS_WIN_SZ_1C 0x69174
5409
5410 #define _PS_VSCALE_1A 0x68184
5411 #define _PS_VSCALE_2A 0x68284
5412 #define _PS_VSCALE_1B 0x68984
5413 #define _PS_VSCALE_2B 0x68A84
5414 #define _PS_VSCALE_1C 0x69184
5415
5416 #define _PS_HSCALE_1A 0x68190
5417 #define _PS_HSCALE_2A 0x68290
5418 #define _PS_HSCALE_1B 0x68990
5419 #define _PS_HSCALE_2B 0x68A90
5420 #define _PS_HSCALE_1C 0x69190
5421
5422 #define _PS_VPHASE_1A 0x68188
5423 #define _PS_VPHASE_2A 0x68288
5424 #define _PS_VPHASE_1B 0x68988
5425 #define _PS_VPHASE_2B 0x68A88
5426 #define _PS_VPHASE_1C 0x69188
5427
5428 #define _PS_HPHASE_1A 0x68194
5429 #define _PS_HPHASE_2A 0x68294
5430 #define _PS_HPHASE_1B 0x68994
5431 #define _PS_HPHASE_2B 0x68A94
5432 #define _PS_HPHASE_1C 0x69194
5433
5434 #define _PS_ECC_STAT_1A 0x681D0
5435 #define _PS_ECC_STAT_2A 0x682D0
5436 #define _PS_ECC_STAT_1B 0x689D0
5437 #define _PS_ECC_STAT_2B 0x68AD0
5438 #define _PS_ECC_STAT_1C 0x691D0
5439
5440 #define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5441 #define SKL_PS_CTRL(pipe, id) _PIPE(pipe, \
5442 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5443 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5444 #define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe, \
5445 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5446 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5447 #define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe, \
5448 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5449 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5450 #define SKL_PS_WIN_SZ(pipe, id) _PIPE(pipe, \
5451 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5452 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5453 #define SKL_PS_VSCALE(pipe, id) _PIPE(pipe, \
5454 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5455 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5456 #define SKL_PS_HSCALE(pipe, id) _PIPE(pipe, \
5457 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5458 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5459 #define SKL_PS_VPHASE(pipe, id) _PIPE(pipe, \
5460 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5461 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5462 #define SKL_PS_HPHASE(pipe, id) _PIPE(pipe, \
5463 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5464 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5465 #define SKL_PS_ECC_STAT(pipe, id) _PIPE(pipe, \
5466 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5467 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)
5468
5469 /* legacy palette */
5470 #define _LGC_PALETTE_A 0x4a000
5471 #define _LGC_PALETTE_B 0x4a800
5472 #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
5473
5474 #define _GAMMA_MODE_A 0x4a480
5475 #define _GAMMA_MODE_B 0x4ac80
5476 #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5477 #define GAMMA_MODE_MODE_MASK (3 << 0)
5478 #define GAMMA_MODE_MODE_8BIT (0 << 0)
5479 #define GAMMA_MODE_MODE_10BIT (1 << 0)
5480 #define GAMMA_MODE_MODE_12BIT (2 << 0)
5481 #define GAMMA_MODE_MODE_SPLIT (3 << 0)
5482
5483 /* interrupts */
5484 #define DE_MASTER_IRQ_CONTROL (1 << 31)
5485 #define DE_SPRITEB_FLIP_DONE (1 << 29)
5486 #define DE_SPRITEA_FLIP_DONE (1 << 28)
5487 #define DE_PLANEB_FLIP_DONE (1 << 27)
5488 #define DE_PLANEA_FLIP_DONE (1 << 26)
5489 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
5490 #define DE_PCU_EVENT (1 << 25)
5491 #define DE_GTT_FAULT (1 << 24)
5492 #define DE_POISON (1 << 23)
5493 #define DE_PERFORM_COUNTER (1 << 22)
5494 #define DE_PCH_EVENT (1 << 21)
5495 #define DE_AUX_CHANNEL_A (1 << 20)
5496 #define DE_DP_A_HOTPLUG (1 << 19)
5497 #define DE_GSE (1 << 18)
5498 #define DE_PIPEB_VBLANK (1 << 15)
5499 #define DE_PIPEB_EVEN_FIELD (1 << 14)
5500 #define DE_PIPEB_ODD_FIELD (1 << 13)
5501 #define DE_PIPEB_LINE_COMPARE (1 << 12)
5502 #define DE_PIPEB_VSYNC (1 << 11)
5503 #define DE_PIPEB_CRC_DONE (1 << 10)
5504 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5505 #define DE_PIPEA_VBLANK (1 << 7)
5506 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
5507 #define DE_PIPEA_EVEN_FIELD (1 << 6)
5508 #define DE_PIPEA_ODD_FIELD (1 << 5)
5509 #define DE_PIPEA_LINE_COMPARE (1 << 4)
5510 #define DE_PIPEA_VSYNC (1 << 3)
5511 #define DE_PIPEA_CRC_DONE (1 << 2)
5512 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
5513 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
5514 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
5515
5516 /* More Ivybridge lolz */
5517 #define DE_ERR_INT_IVB (1<<30)
5518 #define DE_GSE_IVB (1<<29)
5519 #define DE_PCH_EVENT_IVB (1<<28)
5520 #define DE_DP_A_HOTPLUG_IVB (1<<27)
5521 #define DE_AUX_CHANNEL_A_IVB (1<<26)
5522 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5523 #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5524 #define DE_PIPEC_VBLANK_IVB (1<<10)
5525 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
5526 #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
5527 #define DE_PIPEB_VBLANK_IVB (1<<5)
5528 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5529 #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
5530 #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
5531 #define DE_PIPEA_VBLANK_IVB (1<<0)
5532 #define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5533
5534 #define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5535 #define MASTER_INTERRUPT_ENABLE (1<<31)
5536
5537 #define DEISR 0x44000
5538 #define DEIMR 0x44004
5539 #define DEIIR 0x44008
5540 #define DEIER 0x4400c
5541
5542 #define GTISR 0x44010
5543 #define GTIMR 0x44014
5544 #define GTIIR 0x44018
5545 #define GTIER 0x4401c
5546
5547 #define GEN8_MASTER_IRQ 0x44200
5548 #define GEN8_MASTER_IRQ_CONTROL (1<<31)
5549 #define GEN8_PCU_IRQ (1<<30)
5550 #define GEN8_DE_PCH_IRQ (1<<23)
5551 #define GEN8_DE_MISC_IRQ (1<<22)
5552 #define GEN8_DE_PORT_IRQ (1<<20)
5553 #define GEN8_DE_PIPE_C_IRQ (1<<18)
5554 #define GEN8_DE_PIPE_B_IRQ (1<<17)
5555 #define GEN8_DE_PIPE_A_IRQ (1<<16)
5556 #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
5557 #define GEN8_GT_VECS_IRQ (1<<6)
5558 #define GEN8_GT_PM_IRQ (1<<4)
5559 #define GEN8_GT_VCS2_IRQ (1<<3)
5560 #define GEN8_GT_VCS1_IRQ (1<<2)
5561 #define GEN8_GT_BCS_IRQ (1<<1)
5562 #define GEN8_GT_RCS_IRQ (1<<0)
5563
5564 #define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5565 #define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5566 #define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5567 #define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5568
5569 #define GEN8_BCS_IRQ_SHIFT 16
5570 #define GEN8_RCS_IRQ_SHIFT 0
5571 #define GEN8_VCS2_IRQ_SHIFT 16
5572 #define GEN8_VCS1_IRQ_SHIFT 0
5573 #define GEN8_VECS_IRQ_SHIFT 0
5574
5575 #define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5576 #define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5577 #define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5578 #define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
5579 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
5580 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5581 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5582 #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5583 #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5584 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5585 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
5586 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
5587 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5588 #define GEN8_PIPE_VSYNC (1 << 1)
5589 #define GEN8_PIPE_VBLANK (1 << 0)
5590 #define GEN9_PIPE_CURSOR_FAULT (1 << 11)
5591 #define GEN9_PIPE_PLANE4_FAULT (1 << 10)
5592 #define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5593 #define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5594 #define GEN9_PIPE_PLANE1_FAULT (1 << 7)
5595 #define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
5596 #define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5597 #define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5598 #define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5599 #define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
5600 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5601 (GEN8_PIPE_CURSOR_FAULT | \
5602 GEN8_PIPE_SPRITE_FAULT | \
5603 GEN8_PIPE_PRIMARY_FAULT)
5604 #define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5605 (GEN9_PIPE_CURSOR_FAULT | \
5606 GEN9_PIPE_PLANE4_FAULT | \
5607 GEN9_PIPE_PLANE3_FAULT | \
5608 GEN9_PIPE_PLANE2_FAULT | \
5609 GEN9_PIPE_PLANE1_FAULT)
5610
5611 #define GEN8_DE_PORT_ISR 0x44440
5612 #define GEN8_DE_PORT_IMR 0x44444
5613 #define GEN8_DE_PORT_IIR 0x44448
5614 #define GEN8_DE_PORT_IER 0x4444c
5615 #define GEN9_AUX_CHANNEL_D (1 << 27)
5616 #define GEN9_AUX_CHANNEL_C (1 << 26)
5617 #define GEN9_AUX_CHANNEL_B (1 << 25)
5618 #define BXT_DE_PORT_HP_DDIC (1 << 5)
5619 #define BXT_DE_PORT_HP_DDIB (1 << 4)
5620 #define BXT_DE_PORT_HP_DDIA (1 << 3)
5621 #define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5622 BXT_DE_PORT_HP_DDIB | \
5623 BXT_DE_PORT_HP_DDIC)
5624 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
5625 #define BXT_DE_PORT_GMBUS (1 << 1)
5626 #define GEN8_AUX_CHANNEL_A (1 << 0)
5627
5628 #define GEN8_DE_MISC_ISR 0x44460
5629 #define GEN8_DE_MISC_IMR 0x44464
5630 #define GEN8_DE_MISC_IIR 0x44468
5631 #define GEN8_DE_MISC_IER 0x4446c
5632 #define GEN8_DE_MISC_GSE (1 << 27)
5633
5634 #define GEN8_PCU_ISR 0x444e0
5635 #define GEN8_PCU_IMR 0x444e4
5636 #define GEN8_PCU_IIR 0x444e8
5637 #define GEN8_PCU_IER 0x444ec
5638
5639 /* BXT hotplug control */
5640 #define BXT_HOTPLUG_CTL 0xC4030
5641 #define BXT_DDIA_HPD_ENABLE (1 << 28)
5642 #define BXT_DDIA_HPD_STATUS (3 << 24)
5643 #define BXT_DDIC_HPD_ENABLE (1 << 12)
5644 #define BXT_DDIC_HPD_STATUS (3 << 8)
5645 #define BXT_DDIB_HPD_ENABLE (1 << 4)
5646 #define BXT_DDIB_HPD_STATUS (3 << 0)
5647 #define BXT_HOTPLUG_CTL_MASK (BXT_DDIA_HPD_ENABLE | \
5648 BXT_DDIB_HPD_ENABLE | \
5649 BXT_DDIC_HPD_ENABLE)
5650 #define BXT_HPD_STATUS_MASK (BXT_DDIA_HPD_STATUS | \
5651 BXT_DDIB_HPD_STATUS | \
5652 BXT_DDIC_HPD_STATUS)
5653
5654 #define ILK_DISPLAY_CHICKEN2 0x42004
5655 /* Required on all Ironlake and Sandybridge according to the B-Spec. */
5656 #define ILK_ELPIN_409_SELECT (1 << 25)
5657 #define ILK_DPARB_GATE (1<<22)
5658 #define ILK_VSDPFD_FULL (1<<21)
5659 #define FUSE_STRAP 0x42014
5660 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5661 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5662 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5663 #define ILK_HDCP_DISABLE (1 << 25)
5664 #define ILK_eDP_A_DISABLE (1 << 24)
5665 #define HSW_CDCLK_LIMIT (1 << 24)
5666 #define ILK_DESKTOP (1 << 23)
5667
5668 #define ILK_DSPCLK_GATE_D 0x42020
5669 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5670 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5671 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5672 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5673 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
5674
5675 #define IVB_CHICKEN3 0x4200c
5676 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5677 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5678
5679 #define CHICKEN_PAR1_1 0x42080
5680 #define DPA_MASK_VBLANK_SRD (1 << 15)
5681 #define FORCE_ARB_IDLE_PLANES (1 << 14)
5682
5683 #define _CHICKEN_PIPESL_1_A 0x420b0
5684 #define _CHICKEN_PIPESL_1_B 0x420b4
5685 #define HSW_FBCQ_DIS (1 << 22)
5686 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
5687 #define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5688
5689 #define DISP_ARB_CTL 0x45000
5690 #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
5691 #define DISP_FBC_WM_DIS (1<<15)
5692 #define DISP_ARB_CTL2 0x45004
5693 #define DISP_DATA_PARTITION_5_6 (1<<6)
5694 #define DBUF_CTL 0x45008
5695 #define DBUF_POWER_REQUEST (1<<31)
5696 #define DBUF_POWER_STATE (1<<30)
5697 #define GEN7_MSG_CTL 0x45010
5698 #define WAIT_FOR_PCH_RESET_ACK (1<<1)
5699 #define WAIT_FOR_PCH_FLR_ACK (1<<0)
5700 #define HSW_NDE_RSTWRN_OPT 0x46408
5701 #define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
5702
5703 #define FF_SLICE_CS_CHICKEN2 0x02e4
5704 #define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5705
5706 /* GEN7 chicken */
5707 #define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5708 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
5709 # define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
5710 #define COMMON_SLICE_CHICKEN2 0x7014
5711 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
5712
5713 #define HIZ_CHICKEN 0x7018
5714 # define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5715 # define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
5716
5717 #define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5718 #define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5719
5720 #define GEN7_L3SQCREG1 0xB010
5721 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5722
5723 #define GEN8_L3SQCREG1 0xB100
5724 #define BDW_WA_L3SQCREG1_DEFAULT 0x784000
5725
5726 #define GEN7_L3CNTLREG1 0xB01C
5727 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
5728 #define GEN7_L3AGDIS (1<<19)
5729 #define GEN7_L3CNTLREG2 0xB020
5730 #define GEN7_L3CNTLREG3 0xB024
5731
5732 #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5733 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5734
5735 #define GEN7_L3SQCREG4 0xb034
5736 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5737
5738 #define GEN8_L3SQCREG4 0xb118
5739 #define GEN8_LQSC_RO_PERF_DIS (1<<27)
5740
5741 /* GEN8 chicken */
5742 #define HDC_CHICKEN0 0x7300
5743 #define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
5744 #define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5745 #define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5746 #define HDC_FORCE_NON_COHERENT (1<<4)
5747 #define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
5748
5749 /* GEN9 chicken */
5750 #define SLICE_ECO_CHICKEN0 0x7308
5751 #define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
5752
5753 /* WaCatErrorRejectionIssue */
5754 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5755 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5756
5757 #define HSW_SCRATCH1 0xb038
5758 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5759
5760 #define BDW_SCRATCH1 0xb11c
5761 #define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5762
5763 /* PCH */
5764
5765 /* south display engine interrupt: IBX */
5766 #define SDE_AUDIO_POWER_D (1 << 27)
5767 #define SDE_AUDIO_POWER_C (1 << 26)
5768 #define SDE_AUDIO_POWER_B (1 << 25)
5769 #define SDE_AUDIO_POWER_SHIFT (25)
5770 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5771 #define SDE_GMBUS (1 << 24)
5772 #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5773 #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5774 #define SDE_AUDIO_HDCP_MASK (3 << 22)
5775 #define SDE_AUDIO_TRANSB (1 << 21)
5776 #define SDE_AUDIO_TRANSA (1 << 20)
5777 #define SDE_AUDIO_TRANS_MASK (3 << 20)
5778 #define SDE_POISON (1 << 19)
5779 /* 18 reserved */
5780 #define SDE_FDI_RXB (1 << 17)
5781 #define SDE_FDI_RXA (1 << 16)
5782 #define SDE_FDI_MASK (3 << 16)
5783 #define SDE_AUXD (1 << 15)
5784 #define SDE_AUXC (1 << 14)
5785 #define SDE_AUXB (1 << 13)
5786 #define SDE_AUX_MASK (7 << 13)
5787 /* 12 reserved */
5788 #define SDE_CRT_HOTPLUG (1 << 11)
5789 #define SDE_PORTD_HOTPLUG (1 << 10)
5790 #define SDE_PORTC_HOTPLUG (1 << 9)
5791 #define SDE_PORTB_HOTPLUG (1 << 8)
5792 #define SDE_SDVOB_HOTPLUG (1 << 6)
5793 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5794 SDE_SDVOB_HOTPLUG | \
5795 SDE_PORTB_HOTPLUG | \
5796 SDE_PORTC_HOTPLUG | \
5797 SDE_PORTD_HOTPLUG)
5798 #define SDE_TRANSB_CRC_DONE (1 << 5)
5799 #define SDE_TRANSB_CRC_ERR (1 << 4)
5800 #define SDE_TRANSB_FIFO_UNDER (1 << 3)
5801 #define SDE_TRANSA_CRC_DONE (1 << 2)
5802 #define SDE_TRANSA_CRC_ERR (1 << 1)
5803 #define SDE_TRANSA_FIFO_UNDER (1 << 0)
5804 #define SDE_TRANS_MASK (0x3f)
5805
5806 /* south display engine interrupt: CPT/PPT */
5807 #define SDE_AUDIO_POWER_D_CPT (1 << 31)
5808 #define SDE_AUDIO_POWER_C_CPT (1 << 30)
5809 #define SDE_AUDIO_POWER_B_CPT (1 << 29)
5810 #define SDE_AUDIO_POWER_SHIFT_CPT 29
5811 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5812 #define SDE_AUXD_CPT (1 << 27)
5813 #define SDE_AUXC_CPT (1 << 26)
5814 #define SDE_AUXB_CPT (1 << 25)
5815 #define SDE_AUX_MASK_CPT (7 << 25)
5816 #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5817 #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5818 #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
5819 #define SDE_CRT_HOTPLUG_CPT (1 << 19)
5820 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
5821 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
5822 SDE_SDVOB_HOTPLUG_CPT | \
5823 SDE_PORTD_HOTPLUG_CPT | \
5824 SDE_PORTC_HOTPLUG_CPT | \
5825 SDE_PORTB_HOTPLUG_CPT)
5826 #define SDE_GMBUS_CPT (1 << 17)
5827 #define SDE_ERROR_CPT (1 << 16)
5828 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5829 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5830 #define SDE_FDI_RXC_CPT (1 << 8)
5831 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5832 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5833 #define SDE_FDI_RXB_CPT (1 << 4)
5834 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5835 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5836 #define SDE_FDI_RXA_CPT (1 << 0)
5837 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5838 SDE_AUDIO_CP_REQ_B_CPT | \
5839 SDE_AUDIO_CP_REQ_A_CPT)
5840 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5841 SDE_AUDIO_CP_CHG_B_CPT | \
5842 SDE_AUDIO_CP_CHG_A_CPT)
5843 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5844 SDE_FDI_RXB_CPT | \
5845 SDE_FDI_RXA_CPT)
5846
5847 #define SDEISR 0xc4000
5848 #define SDEIMR 0xc4004
5849 #define SDEIIR 0xc4008
5850 #define SDEIER 0xc400c
5851
5852 #define SERR_INT 0xc4040
5853 #define SERR_INT_POISON (1<<31)
5854 #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5855 #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5856 #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
5857 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
5858
5859 /* digital port hotplug */
5860 #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
5861 #define PORTD_HOTPLUG_ENABLE (1 << 20)
5862 #define PORTD_PULSE_DURATION_2ms (0)
5863 #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5864 #define PORTD_PULSE_DURATION_6ms (2 << 18)
5865 #define PORTD_PULSE_DURATION_100ms (3 << 18)
5866 #define PORTD_PULSE_DURATION_MASK (3 << 18)
5867 #define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5868 #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5869 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5870 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
5871 #define PORTC_HOTPLUG_ENABLE (1 << 12)
5872 #define PORTC_PULSE_DURATION_2ms (0)
5873 #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5874 #define PORTC_PULSE_DURATION_6ms (2 << 10)
5875 #define PORTC_PULSE_DURATION_100ms (3 << 10)
5876 #define PORTC_PULSE_DURATION_MASK (3 << 10)
5877 #define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5878 #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5879 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5880 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
5881 #define PORTB_HOTPLUG_ENABLE (1 << 4)
5882 #define PORTB_PULSE_DURATION_2ms (0)
5883 #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5884 #define PORTB_PULSE_DURATION_6ms (2 << 2)
5885 #define PORTB_PULSE_DURATION_100ms (3 << 2)
5886 #define PORTB_PULSE_DURATION_MASK (3 << 2)
5887 #define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5888 #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5889 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5890 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
5891
5892 #define PCH_GPIOA 0xc5010
5893 #define PCH_GPIOB 0xc5014
5894 #define PCH_GPIOC 0xc5018
5895 #define PCH_GPIOD 0xc501c
5896 #define PCH_GPIOE 0xc5020
5897 #define PCH_GPIOF 0xc5024
5898
5899 #define PCH_GMBUS0 0xc5100
5900 #define PCH_GMBUS1 0xc5104
5901 #define PCH_GMBUS2 0xc5108
5902 #define PCH_GMBUS3 0xc510c
5903 #define PCH_GMBUS4 0xc5110
5904 #define PCH_GMBUS5 0xc5120
5905
5906 #define _PCH_DPLL_A 0xc6014
5907 #define _PCH_DPLL_B 0xc6018
5908 #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
5909
5910 #define _PCH_FPA0 0xc6040
5911 #define FP_CB_TUNE (0x3<<22)
5912 #define _PCH_FPA1 0xc6044
5913 #define _PCH_FPB0 0xc6048
5914 #define _PCH_FPB1 0xc604c
5915 #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5916 #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
5917
5918 #define PCH_DPLL_TEST 0xc606c
5919
5920 #define PCH_DREF_CONTROL 0xC6200
5921 #define DREF_CONTROL_MASK 0x7fc3
5922 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5923 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5924 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5925 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5926 #define DREF_SSC_SOURCE_DISABLE (0<<11)
5927 #define DREF_SSC_SOURCE_ENABLE (2<<11)
5928 #define DREF_SSC_SOURCE_MASK (3<<11)
5929 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5930 #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
5931 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
5932 #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
5933 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
5934 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
5935 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
5936 #define DREF_SSC4_DOWNSPREAD (0<<6)
5937 #define DREF_SSC4_CENTERSPREAD (1<<6)
5938 #define DREF_SSC1_DISABLE (0<<1)
5939 #define DREF_SSC1_ENABLE (1<<1)
5940 #define DREF_SSC4_DISABLE (0)
5941 #define DREF_SSC4_ENABLE (1)
5942
5943 #define PCH_RAWCLK_FREQ 0xc6204
5944 #define FDL_TP1_TIMER_SHIFT 12
5945 #define FDL_TP1_TIMER_MASK (3<<12)
5946 #define FDL_TP2_TIMER_SHIFT 10
5947 #define FDL_TP2_TIMER_MASK (3<<10)
5948 #define RAWCLK_FREQ_MASK 0x3ff
5949
5950 #define PCH_DPLL_TMR_CFG 0xc6208
5951
5952 #define PCH_SSC4_PARMS 0xc6210
5953 #define PCH_SSC4_AUX_PARMS 0xc6214
5954
5955 #define PCH_DPLL_SEL 0xc7000
5956 #define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5957 #define TRANS_DPLLA_SEL(pipe) 0
5958 #define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
5959
5960 /* transcoder */
5961
5962 #define _PCH_TRANS_HTOTAL_A 0xe0000
5963 #define TRANS_HTOTAL_SHIFT 16
5964 #define TRANS_HACTIVE_SHIFT 0
5965 #define _PCH_TRANS_HBLANK_A 0xe0004
5966 #define TRANS_HBLANK_END_SHIFT 16
5967 #define TRANS_HBLANK_START_SHIFT 0
5968 #define _PCH_TRANS_HSYNC_A 0xe0008
5969 #define TRANS_HSYNC_END_SHIFT 16
5970 #define TRANS_HSYNC_START_SHIFT 0
5971 #define _PCH_TRANS_VTOTAL_A 0xe000c
5972 #define TRANS_VTOTAL_SHIFT 16
5973 #define TRANS_VACTIVE_SHIFT 0
5974 #define _PCH_TRANS_VBLANK_A 0xe0010
5975 #define TRANS_VBLANK_END_SHIFT 16
5976 #define TRANS_VBLANK_START_SHIFT 0
5977 #define _PCH_TRANS_VSYNC_A 0xe0014
5978 #define TRANS_VSYNC_END_SHIFT 16
5979 #define TRANS_VSYNC_START_SHIFT 0
5980 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
5981
5982 #define _PCH_TRANSA_DATA_M1 0xe0030
5983 #define _PCH_TRANSA_DATA_N1 0xe0034
5984 #define _PCH_TRANSA_DATA_M2 0xe0038
5985 #define _PCH_TRANSA_DATA_N2 0xe003c
5986 #define _PCH_TRANSA_LINK_M1 0xe0040
5987 #define _PCH_TRANSA_LINK_N1 0xe0044
5988 #define _PCH_TRANSA_LINK_M2 0xe0048
5989 #define _PCH_TRANSA_LINK_N2 0xe004c
5990
5991 /* Per-transcoder DIP controls (PCH) */
5992 #define _VIDEO_DIP_CTL_A 0xe0200
5993 #define _VIDEO_DIP_DATA_A 0xe0208
5994 #define _VIDEO_DIP_GCP_A 0xe0210
5995
5996 #define _VIDEO_DIP_CTL_B 0xe1200
5997 #define _VIDEO_DIP_DATA_B 0xe1208
5998 #define _VIDEO_DIP_GCP_B 0xe1210
5999
6000 #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6001 #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6002 #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6003
6004 /* Per-transcoder DIP controls (VLV) */
6005 #define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6006 #define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6007 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
6008
6009 #define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6010 #define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6011 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
6012
6013 #define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6014 #define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6015 #define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
6016
6017 #define VLV_TVIDEO_DIP_CTL(pipe) \
6018 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
6019 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
6020 #define VLV_TVIDEO_DIP_DATA(pipe) \
6021 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
6022 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
6023 #define VLV_TVIDEO_DIP_GCP(pipe) \
6024 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6025 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
6026
6027 /* Haswell DIP controls */
6028 #define HSW_VIDEO_DIP_CTL_A 0x60200
6029 #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6030 #define HSW_VIDEO_DIP_VS_DATA_A 0x60260
6031 #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6032 #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6033 #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6034 #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6035 #define HSW_VIDEO_DIP_VS_ECC_A 0x60280
6036 #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6037 #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6038 #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6039 #define HSW_VIDEO_DIP_GCP_A 0x60210
6040
6041 #define HSW_VIDEO_DIP_CTL_B 0x61200
6042 #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6043 #define HSW_VIDEO_DIP_VS_DATA_B 0x61260
6044 #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6045 #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6046 #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6047 #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6048 #define HSW_VIDEO_DIP_VS_ECC_B 0x61280
6049 #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6050 #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6051 #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6052 #define HSW_VIDEO_DIP_GCP_B 0x61210
6053
6054 #define HSW_TVIDEO_DIP_CTL(trans) \
6055 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
6056 #define HSW_TVIDEO_DIP_AVI_DATA(trans) \
6057 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
6058 #define HSW_TVIDEO_DIP_VS_DATA(trans) \
6059 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
6060 #define HSW_TVIDEO_DIP_SPD_DATA(trans) \
6061 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
6062 #define HSW_TVIDEO_DIP_GCP(trans) \
6063 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
6064 #define HSW_TVIDEO_DIP_VSC_DATA(trans) \
6065 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
6066
6067 #define HSW_STEREO_3D_CTL_A 0x70020
6068 #define S3D_ENABLE (1<<31)
6069 #define HSW_STEREO_3D_CTL_B 0x71020
6070
6071 #define HSW_STEREO_3D_CTL(trans) \
6072 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
6073
6074 #define _PCH_TRANS_HTOTAL_B 0xe1000
6075 #define _PCH_TRANS_HBLANK_B 0xe1004
6076 #define _PCH_TRANS_HSYNC_B 0xe1008
6077 #define _PCH_TRANS_VTOTAL_B 0xe100c
6078 #define _PCH_TRANS_VBLANK_B 0xe1010
6079 #define _PCH_TRANS_VSYNC_B 0xe1014
6080 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
6081
6082 #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6083 #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6084 #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6085 #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6086 #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6087 #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6088 #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
6089 _PCH_TRANS_VSYNCSHIFT_B)
6090
6091 #define _PCH_TRANSB_DATA_M1 0xe1030
6092 #define _PCH_TRANSB_DATA_N1 0xe1034
6093 #define _PCH_TRANSB_DATA_M2 0xe1038
6094 #define _PCH_TRANSB_DATA_N2 0xe103c
6095 #define _PCH_TRANSB_LINK_M1 0xe1040
6096 #define _PCH_TRANSB_LINK_N1 0xe1044
6097 #define _PCH_TRANSB_LINK_M2 0xe1048
6098 #define _PCH_TRANSB_LINK_N2 0xe104c
6099
6100 #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6101 #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6102 #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6103 #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6104 #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6105 #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6106 #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6107 #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
6108
6109 #define _PCH_TRANSACONF 0xf0008
6110 #define _PCH_TRANSBCONF 0xf1008
6111 #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6112 #define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
6113 #define TRANS_DISABLE (0<<31)
6114 #define TRANS_ENABLE (1<<31)
6115 #define TRANS_STATE_MASK (1<<30)
6116 #define TRANS_STATE_DISABLE (0<<30)
6117 #define TRANS_STATE_ENABLE (1<<30)
6118 #define TRANS_FSYNC_DELAY_HB1 (0<<27)
6119 #define TRANS_FSYNC_DELAY_HB2 (1<<27)
6120 #define TRANS_FSYNC_DELAY_HB3 (2<<27)
6121 #define TRANS_FSYNC_DELAY_HB4 (3<<27)
6122 #define TRANS_INTERLACE_MASK (7<<21)
6123 #define TRANS_PROGRESSIVE (0<<21)
6124 #define TRANS_INTERLACED (3<<21)
6125 #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
6126 #define TRANS_8BPC (0<<5)
6127 #define TRANS_10BPC (1<<5)
6128 #define TRANS_6BPC (2<<5)
6129 #define TRANS_12BPC (3<<5)
6130
6131 #define _TRANSA_CHICKEN1 0xf0060
6132 #define _TRANSB_CHICKEN1 0xf1060
6133 #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
6134 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
6135 #define _TRANSA_CHICKEN2 0xf0064
6136 #define _TRANSB_CHICKEN2 0xf1064
6137 #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
6138 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6139 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6140 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6141 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6142 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
6143
6144 #define SOUTH_CHICKEN1 0xc2000
6145 #define FDIA_PHASE_SYNC_SHIFT_OVR 19
6146 #define FDIA_PHASE_SYNC_SHIFT_EN 18
6147 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6148 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6149 #define FDI_BC_BIFURCATION_SELECT (1 << 12)
6150 #define SOUTH_CHICKEN2 0xc2004
6151 #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6152 #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
6153 #define DPLS_EDP_PPS_FIX_DIS (1<<0)
6154
6155 #define _FDI_RXA_CHICKEN 0xc200c
6156 #define _FDI_RXB_CHICKEN 0xc2010
6157 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6158 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
6159 #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
6160
6161 #define SOUTH_DSPCLK_GATE_D 0xc2020
6162 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
6163 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
6164 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
6165 #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
6166
6167 /* CPU: FDI_TX */
6168 #define _FDI_TXA_CTL 0x60100
6169 #define _FDI_TXB_CTL 0x61100
6170 #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
6171 #define FDI_TX_DISABLE (0<<31)
6172 #define FDI_TX_ENABLE (1<<31)
6173 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6174 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6175 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6176 #define FDI_LINK_TRAIN_NONE (3<<28)
6177 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6178 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6179 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6180 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6181 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6182 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6183 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6184 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
6185 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6186 SNB has different settings. */
6187 /* SNB A-stepping */
6188 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6189 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6190 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6191 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6192 /* SNB B-stepping */
6193 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6194 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6195 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6196 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6197 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
6198 #define FDI_DP_PORT_WIDTH_SHIFT 19
6199 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6200 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
6201 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
6202 /* Ironlake: hardwired to 1 */
6203 #define FDI_TX_PLL_ENABLE (1<<14)
6204
6205 /* Ivybridge has different bits for lolz */
6206 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6207 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6208 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6209 #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6210
6211 /* both Tx and Rx */
6212 #define FDI_COMPOSITE_SYNC (1<<11)
6213 #define FDI_LINK_TRAIN_AUTO (1<<10)
6214 #define FDI_SCRAMBLING_ENABLE (0<<7)
6215 #define FDI_SCRAMBLING_DISABLE (1<<7)
6216
6217 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
6218 #define _FDI_RXA_CTL 0xf000c
6219 #define _FDI_RXB_CTL 0xf100c
6220 #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
6221 #define FDI_RX_ENABLE (1<<31)
6222 /* train, dp width same as FDI_TX */
6223 #define FDI_FS_ERRC_ENABLE (1<<27)
6224 #define FDI_FE_ERRC_ENABLE (1<<26)
6225 #define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
6226 #define FDI_8BPC (0<<16)
6227 #define FDI_10BPC (1<<16)
6228 #define FDI_6BPC (2<<16)
6229 #define FDI_12BPC (3<<16)
6230 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
6231 #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6232 #define FDI_RX_PLL_ENABLE (1<<13)
6233 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6234 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6235 #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6236 #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6237 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
6238 #define FDI_PCDCLK (1<<4)
6239 /* CPT */
6240 #define FDI_AUTO_TRAINING (1<<10)
6241 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6242 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6243 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6244 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6245 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
6246
6247 #define _FDI_RXA_MISC 0xf0010
6248 #define _FDI_RXB_MISC 0xf1010
6249 #define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6250 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6251 #define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6252 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6253 #define FDI_RX_TP1_TO_TP2_48 (2<<20)
6254 #define FDI_RX_TP1_TO_TP2_64 (3<<20)
6255 #define FDI_RX_FDI_DELAY_90 (0x90<<0)
6256 #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6257
6258 #define _FDI_RXA_TUSIZE1 0xf0030
6259 #define _FDI_RXA_TUSIZE2 0xf0038
6260 #define _FDI_RXB_TUSIZE1 0xf1030
6261 #define _FDI_RXB_TUSIZE2 0xf1038
6262 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6263 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
6264
6265 /* FDI_RX interrupt register format */
6266 #define FDI_RX_INTER_LANE_ALIGN (1<<10)
6267 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6268 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6269 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6270 #define FDI_RX_FS_CODE_ERR (1<<6)
6271 #define FDI_RX_FE_CODE_ERR (1<<5)
6272 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6273 #define FDI_RX_HDCP_LINK_FAIL (1<<3)
6274 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6275 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6276 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6277
6278 #define _FDI_RXA_IIR 0xf0014
6279 #define _FDI_RXA_IMR 0xf0018
6280 #define _FDI_RXB_IIR 0xf1014
6281 #define _FDI_RXB_IMR 0xf1018
6282 #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6283 #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
6284
6285 #define FDI_PLL_CTL_1 0xfe000
6286 #define FDI_PLL_CTL_2 0xfe004
6287
6288 #define PCH_LVDS 0xe1180
6289 #define LVDS_DETECTED (1 << 1)
6290
6291 /* vlv has 2 sets of panel control regs. */
6292 #define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6293 #define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6294 #define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
6295 #define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
6296 #define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6297 #define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
6298
6299 #define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6300 #define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6301 #define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6302 #define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6303 #define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
6304
6305 #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
6306 #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
6307 #define VLV_PIPE_PP_ON_DELAYS(pipe) \
6308 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
6309 #define VLV_PIPE_PP_OFF_DELAYS(pipe) \
6310 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
6311 #define VLV_PIPE_PP_DIVISOR(pipe) \
6312 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
6313
6314 #define PCH_PP_STATUS 0xc7200
6315 #define PCH_PP_CONTROL 0xc7204
6316 #define PANEL_UNLOCK_REGS (0xabcd << 16)
6317 #define PANEL_UNLOCK_MASK (0xffff << 16)
6318 #define EDP_FORCE_VDD (1 << 3)
6319 #define EDP_BLC_ENABLE (1 << 2)
6320 #define PANEL_POWER_RESET (1 << 1)
6321 #define PANEL_POWER_OFF (0 << 0)
6322 #define PANEL_POWER_ON (1 << 0)
6323 #define PCH_PP_ON_DELAYS 0xc7208
6324 #define PANEL_PORT_SELECT_MASK (3 << 30)
6325 #define PANEL_PORT_SELECT_LVDS (0 << 30)
6326 #define PANEL_PORT_SELECT_DPA (1 << 30)
6327 #define PANEL_PORT_SELECT_DPC (2 << 30)
6328 #define PANEL_PORT_SELECT_DPD (3 << 30)
6329 #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6330 #define PANEL_POWER_UP_DELAY_SHIFT 16
6331 #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6332 #define PANEL_LIGHT_ON_DELAY_SHIFT 0
6333
6334 #define PCH_PP_OFF_DELAYS 0xc720c
6335 #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6336 #define PANEL_POWER_DOWN_DELAY_SHIFT 16
6337 #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6338 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6339
6340 #define PCH_PP_DIVISOR 0xc7210
6341 #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6342 #define PP_REFERENCE_DIVIDER_SHIFT 8
6343 #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6344 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
6345
6346 #define PCH_DP_B 0xe4100
6347 #define PCH_DPB_AUX_CH_CTL 0xe4110
6348 #define PCH_DPB_AUX_CH_DATA1 0xe4114
6349 #define PCH_DPB_AUX_CH_DATA2 0xe4118
6350 #define PCH_DPB_AUX_CH_DATA3 0xe411c
6351 #define PCH_DPB_AUX_CH_DATA4 0xe4120
6352 #define PCH_DPB_AUX_CH_DATA5 0xe4124
6353
6354 #define PCH_DP_C 0xe4200
6355 #define PCH_DPC_AUX_CH_CTL 0xe4210
6356 #define PCH_DPC_AUX_CH_DATA1 0xe4214
6357 #define PCH_DPC_AUX_CH_DATA2 0xe4218
6358 #define PCH_DPC_AUX_CH_DATA3 0xe421c
6359 #define PCH_DPC_AUX_CH_DATA4 0xe4220
6360 #define PCH_DPC_AUX_CH_DATA5 0xe4224
6361
6362 #define PCH_DP_D 0xe4300
6363 #define PCH_DPD_AUX_CH_CTL 0xe4310
6364 #define PCH_DPD_AUX_CH_DATA1 0xe4314
6365 #define PCH_DPD_AUX_CH_DATA2 0xe4318
6366 #define PCH_DPD_AUX_CH_DATA3 0xe431c
6367 #define PCH_DPD_AUX_CH_DATA4 0xe4320
6368 #define PCH_DPD_AUX_CH_DATA5 0xe4324
6369
6370 /* CPT */
6371 #define PORT_TRANS_A_SEL_CPT 0
6372 #define PORT_TRANS_B_SEL_CPT (1<<29)
6373 #define PORT_TRANS_C_SEL_CPT (2<<29)
6374 #define PORT_TRANS_SEL_MASK (3<<29)
6375 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
6376 #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6377 #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
6378 #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6379 #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
6380
6381 #define TRANS_DP_CTL_A 0xe0300
6382 #define TRANS_DP_CTL_B 0xe1300
6383 #define TRANS_DP_CTL_C 0xe2300
6384 #define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
6385 #define TRANS_DP_OUTPUT_ENABLE (1<<31)
6386 #define TRANS_DP_PORT_SEL_B (0<<29)
6387 #define TRANS_DP_PORT_SEL_C (1<<29)
6388 #define TRANS_DP_PORT_SEL_D (2<<29)
6389 #define TRANS_DP_PORT_SEL_NONE (3<<29)
6390 #define TRANS_DP_PORT_SEL_MASK (3<<29)
6391 #define TRANS_DP_AUDIO_ONLY (1<<26)
6392 #define TRANS_DP_ENH_FRAMING (1<<18)
6393 #define TRANS_DP_8BPC (0<<9)
6394 #define TRANS_DP_10BPC (1<<9)
6395 #define TRANS_DP_6BPC (2<<9)
6396 #define TRANS_DP_12BPC (3<<9)
6397 #define TRANS_DP_BPC_MASK (3<<9)
6398 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6399 #define TRANS_DP_VSYNC_ACTIVE_LOW 0
6400 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6401 #define TRANS_DP_HSYNC_ACTIVE_LOW 0
6402 #define TRANS_DP_SYNC_MASK (3<<3)
6403
6404 /* SNB eDP training params */
6405 /* SNB A-stepping */
6406 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6407 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6408 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6409 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6410 /* SNB B-stepping */
6411 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6412 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6413 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6414 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6415 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
6416 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6417
6418 /* IVB */
6419 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6420 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6421 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6422 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6423 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6424 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
6425 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
6426
6427 /* legacy values */
6428 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6429 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6430 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6431 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6432 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6433
6434 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6435
6436 #define VLV_PMWGICZ 0x1300a4
6437
6438 #define FORCEWAKE 0xA18C
6439 #define FORCEWAKE_VLV 0x1300b0
6440 #define FORCEWAKE_ACK_VLV 0x1300b4
6441 #define FORCEWAKE_MEDIA_VLV 0x1300b8
6442 #define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
6443 #define FORCEWAKE_ACK_HSW 0x130044
6444 #define FORCEWAKE_ACK 0x130090
6445 #define VLV_GTLC_WAKE_CTRL 0x130090
6446 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6447 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6448 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6449
6450 #define VLV_GTLC_PW_STATUS 0x130094
6451 #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6452 #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6453 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6454 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
6455 #define FORCEWAKE_MT 0xa188 /* multi-threaded */
6456 #define FORCEWAKE_MEDIA_GEN9 0xa270
6457 #define FORCEWAKE_RENDER_GEN9 0xa278
6458 #define FORCEWAKE_BLITTER_GEN9 0xa188
6459 #define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6460 #define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6461 #define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
6462 #define FORCEWAKE_KERNEL 0x1
6463 #define FORCEWAKE_USER 0x2
6464 #define FORCEWAKE_MT_ACK 0x130040
6465 #define ECOBUS 0xa180
6466 #define FORCEWAKE_MT_ENABLE (1<<5)
6467 #define VLV_SPAREG2H 0xA194
6468
6469 #define GTFIFODBG 0x120000
6470 #define GT_FIFO_SBDROPERR (1<<6)
6471 #define GT_FIFO_BLOBDROPERR (1<<5)
6472 #define GT_FIFO_SB_READ_ABORTERR (1<<4)
6473 #define GT_FIFO_DROPERR (1<<3)
6474 #define GT_FIFO_OVFERR (1<<2)
6475 #define GT_FIFO_IAWRERR (1<<1)
6476 #define GT_FIFO_IARDERR (1<<0)
6477
6478 #define GTFIFOCTL 0x120008
6479 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
6480 #define GT_FIFO_NUM_RESERVED_ENTRIES 20
6481 #define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6482 #define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
6483
6484 #define HSW_IDICR 0x9008
6485 #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6486 #define HSW_EDRAM_PRESENT 0x120010
6487 #define EDRAM_ENABLED 0x1
6488
6489 #define GEN6_UCGCTL1 0x9400
6490 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
6491 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
6492 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
6493
6494 #define GEN6_UCGCTL2 0x9404
6495 # define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
6496 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6497 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
6498 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
6499 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
6500 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
6501
6502 #define GEN6_UCGCTL3 0x9408
6503
6504 #define GEN7_UCGCTL4 0x940c
6505 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6506
6507 #define GEN6_RCGCTL1 0x9410
6508 #define GEN6_RCGCTL2 0x9414
6509 #define GEN6_RSTCTL 0x9420
6510
6511 #define GEN8_UCGCTL6 0x9430
6512 #define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
6513 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
6514 #define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
6515
6516 #define GEN6_GFXPAUSE 0xA000
6517 #define GEN6_RPNSWREQ 0xA008
6518 #define GEN6_TURBO_DISABLE (1<<31)
6519 #define GEN6_FREQUENCY(x) ((x)<<25)
6520 #define HSW_FREQUENCY(x) ((x)<<24)
6521 #define GEN9_FREQUENCY(x) ((x)<<23)
6522 #define GEN6_OFFSET(x) ((x)<<19)
6523 #define GEN6_AGGRESSIVE_TURBO (0<<15)
6524 #define GEN6_RC_VIDEO_FREQ 0xA00C
6525 #define GEN6_RC_CONTROL 0xA090
6526 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6527 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6528 #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6529 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6530 #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6531 #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
6532 #define GEN7_RC_CTL_TO_MODE (1<<28)
6533 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6534 #define GEN6_RC_CTL_HW_ENABLE (1<<31)
6535 #define GEN6_RP_DOWN_TIMEOUT 0xA010
6536 #define GEN6_RP_INTERRUPT_LIMITS 0xA014
6537 #define GEN6_RPSTAT1 0xA01C
6538 #define GEN6_CAGF_SHIFT 8
6539 #define HSW_CAGF_SHIFT 7
6540 #define GEN9_CAGF_SHIFT 23
6541 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
6542 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
6543 #define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
6544 #define GEN6_RP_CONTROL 0xA024
6545 #define GEN6_RP_MEDIA_TURBO (1<<11)
6546 #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6547 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6548 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6549 #define GEN6_RP_MEDIA_HW_MODE (1<<9)
6550 #define GEN6_RP_MEDIA_SW_MODE (0<<9)
6551 #define GEN6_RP_MEDIA_IS_GFX (1<<8)
6552 #define GEN6_RP_ENABLE (1<<7)
6553 #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6554 #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6555 #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
6556 #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
6557 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
6558 #define GEN6_RP_UP_THRESHOLD 0xA02C
6559 #define GEN6_RP_DOWN_THRESHOLD 0xA030
6560 #define GEN6_RP_CUR_UP_EI 0xA050
6561 #define GEN6_CURICONT_MASK 0xffffff
6562 #define GEN6_RP_CUR_UP 0xA054
6563 #define GEN6_CURBSYTAVG_MASK 0xffffff
6564 #define GEN6_RP_PREV_UP 0xA058
6565 #define GEN6_RP_CUR_DOWN_EI 0xA05C
6566 #define GEN6_CURIAVG_MASK 0xffffff
6567 #define GEN6_RP_CUR_DOWN 0xA060
6568 #define GEN6_RP_PREV_DOWN 0xA064
6569 #define GEN6_RP_UP_EI 0xA068
6570 #define GEN6_RP_DOWN_EI 0xA06C
6571 #define GEN6_RP_IDLE_HYSTERSIS 0xA070
6572 #define GEN6_RPDEUHWTC 0xA080
6573 #define GEN6_RPDEUC 0xA084
6574 #define GEN6_RPDEUCSW 0xA088
6575 #define GEN6_RC_STATE 0xA094
6576 #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6577 #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6578 #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6579 #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6580 #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6581 #define GEN6_RC_SLEEP 0xA0B0
6582 #define GEN6_RCUBMABDTMR 0xA0B0
6583 #define GEN6_RC1e_THRESHOLD 0xA0B4
6584 #define GEN6_RC6_THRESHOLD 0xA0B8
6585 #define GEN6_RC6p_THRESHOLD 0xA0BC
6586 #define VLV_RCEDATA 0xA0BC
6587 #define GEN6_RC6pp_THRESHOLD 0xA0C0
6588 #define GEN6_PMINTRMSK 0xA168
6589 #define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
6590 #define VLV_PWRDWNUPCTL 0xA294
6591 #define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6592 #define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6593 #define GEN9_PG_ENABLE 0xA210
6594 #define GEN9_RENDER_PG_ENABLE (1<<0)
6595 #define GEN9_MEDIA_PG_ENABLE (1<<1)
6596
6597 #define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6598 #define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6599 #define PIXEL_OVERLAP_CNT_SHIFT 30
6600
6601 #define GEN6_PMISR 0x44020
6602 #define GEN6_PMIMR 0x44024 /* rps_lock */
6603 #define GEN6_PMIIR 0x44028
6604 #define GEN6_PMIER 0x4402C
6605 #define GEN6_PM_MBOX_EVENT (1<<25)
6606 #define GEN6_PM_THERMAL_EVENT (1<<24)
6607 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6608 #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6609 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6610 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6611 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
6612 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
6613 GEN6_PM_RP_DOWN_THRESHOLD | \
6614 GEN6_PM_RP_DOWN_TIMEOUT)
6615
6616 #define GEN7_GT_SCRATCH_BASE 0x4F100
6617 #define GEN7_GT_SCRATCH_REG_NUM 8
6618
6619 #define VLV_GTLC_SURVIVABILITY_REG 0x130098
6620 #define VLV_GFX_CLK_STATUS_BIT (1<<3)
6621 #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6622
6623 #define GEN6_GT_GFX_RC6_LOCKED 0x138104
6624 #define VLV_COUNTER_CONTROL 0x138104
6625 #define VLV_COUNT_RANGE_HIGH (1<<15)
6626 #define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6627 #define VLV_RENDER_RC0_COUNT_EN (1<<4)
6628 #define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6629 #define VLV_RENDER_RC6_COUNT_EN (1<<0)
6630 #define GEN6_GT_GFX_RC6 0x138108
6631 #define VLV_GT_RENDER_RC6 0x138108
6632 #define VLV_GT_MEDIA_RC6 0x13810C
6633
6634 #define GEN6_GT_GFX_RC6p 0x13810C
6635 #define GEN6_GT_GFX_RC6pp 0x138110
6636 #define VLV_RENDER_C0_COUNT 0x138118
6637 #define VLV_MEDIA_C0_COUNT 0x13811C
6638
6639 #define GEN6_PCODE_MAILBOX 0x138124
6640 #define GEN6_PCODE_READY (1<<31)
6641 #define GEN6_READ_OC_PARAMS 0xc
6642 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6643 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6644 #define GEN6_PCODE_WRITE_RC6VIDS 0x4
6645 #define GEN6_PCODE_READ_RC6VIDS 0x5
6646 #define GEN6_PCODE_READ_D_COMP 0x10
6647 #define GEN6_PCODE_WRITE_D_COMP 0x11
6648 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6649 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
6650 #define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
6651 #define DISPLAY_IPS_CONTROL 0x19
6652 #define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
6653 #define GEN6_PCODE_DATA 0x138128
6654 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
6655 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
6656 #define GEN6_PCODE_DATA1 0x13812C
6657
6658 #define GEN9_PCODE_READ_MEM_LATENCY 0x6
6659 #define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6660 #define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6661 #define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6662 #define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
6663
6664 #define GEN6_GT_CORE_STATUS 0x138060
6665 #define GEN6_CORE_CPD_STATE_MASK (7<<4)
6666 #define GEN6_RCn_MASK 7
6667 #define GEN6_RC0 0
6668 #define GEN6_RC3 2
6669 #define GEN6_RC6 3
6670 #define GEN6_RC7 4
6671
6672 #define CHV_POWER_SS0_SIG1 0xa720
6673 #define CHV_POWER_SS1_SIG1 0xa728
6674 #define CHV_SS_PG_ENABLE (1<<1)
6675 #define CHV_EU08_PG_ENABLE (1<<9)
6676 #define CHV_EU19_PG_ENABLE (1<<17)
6677 #define CHV_EU210_PG_ENABLE (1<<25)
6678
6679 #define CHV_POWER_SS0_SIG2 0xa724
6680 #define CHV_POWER_SS1_SIG2 0xa72c
6681 #define CHV_EU311_PG_ENABLE (1<<1)
6682
6683 #define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4)
6684 #define GEN9_PGCTL_SLICE_ACK (1 << 0)
6685 #define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
6686
6687 #define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8)
6688 #define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8)
6689 #define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6690 #define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6691 #define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6692 #define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6693 #define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6694 #define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6695 #define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6696 #define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6697
6698 #define GEN7_MISCCPCTL (0x9424)
6699 #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6700
6701 /* IVYBRIDGE DPF */
6702 #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
6703 #define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
6704 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6705 #define GEN7_PARITY_ERROR_VALID (1<<13)
6706 #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6707 #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6708 #define GEN7_PARITY_ERROR_ROW(reg) \
6709 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6710 #define GEN7_PARITY_ERROR_BANK(reg) \
6711 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6712 #define GEN7_PARITY_ERROR_SUBBANK(reg) \
6713 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6714 #define GEN7_L3CDERRST1_ENABLE (1<<7)
6715
6716 #define GEN7_L3LOG_BASE 0xB070
6717 #define HSW_L3LOG_BASE_SLICE1 0xB270
6718 #define GEN7_L3LOG_SIZE 0x80
6719
6720 #define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6721 #define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6722 #define GEN7_MAX_PS_THREAD_DEP (8<<12)
6723 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
6724 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6725
6726 #define GEN9_HALF_SLICE_CHICKEN5 0xe188
6727 #define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
6728 #define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
6729
6730 #define GEN8_ROW_CHICKEN 0xe4f0
6731 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
6732 #define STALL_DOP_GATING_DISABLE (1<<5)
6733
6734 #define GEN7_ROW_CHICKEN2 0xe4f4
6735 #define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6736 #define DOP_CLOCK_GATING_DISABLE (1<<0)
6737
6738 #define HSW_ROW_CHICKEN3 0xe49c
6739 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6740
6741 #define HALF_SLICE_CHICKEN3 0xe184
6742 #define HSW_SAMPLE_C_PERFORMANCE (1<<9)
6743 #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
6744 #define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
6745 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
6746
6747 #define GEN9_HALF_SLICE_CHICKEN7 0xe194
6748 #define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6749
6750 /* Audio */
6751 #define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
6752 #define INTEL_AUDIO_DEVCL 0x808629FB
6753 #define INTEL_AUDIO_DEVBLC 0x80862801
6754 #define INTEL_AUDIO_DEVCTG 0x80862802
6755
6756 #define G4X_AUD_CNTL_ST 0x620B4
6757 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6758 #define G4X_ELDV_DEVCTG (1 << 14)
6759 #define G4X_ELD_ADDR_MASK (0xf << 5)
6760 #define G4X_ELD_ACK (1 << 4)
6761 #define G4X_HDMIW_HDMIEDID 0x6210C
6762
6763 #define _IBX_HDMIW_HDMIEDID_A 0xE2050
6764 #define _IBX_HDMIW_HDMIEDID_B 0xE2150
6765 #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
6766 _IBX_HDMIW_HDMIEDID_A, \
6767 _IBX_HDMIW_HDMIEDID_B)
6768 #define _IBX_AUD_CNTL_ST_A 0xE20B4
6769 #define _IBX_AUD_CNTL_ST_B 0xE21B4
6770 #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
6771 _IBX_AUD_CNTL_ST_A, \
6772 _IBX_AUD_CNTL_ST_B)
6773 #define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6774 #define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6775 #define IBX_ELD_ACK (1 << 4)
6776 #define IBX_AUD_CNTL_ST2 0xE20C0
6777 #define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6778 #define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
6779
6780 #define _CPT_HDMIW_HDMIEDID_A 0xE5050
6781 #define _CPT_HDMIW_HDMIEDID_B 0xE5150
6782 #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
6783 _CPT_HDMIW_HDMIEDID_A, \
6784 _CPT_HDMIW_HDMIEDID_B)
6785 #define _CPT_AUD_CNTL_ST_A 0xE50B4
6786 #define _CPT_AUD_CNTL_ST_B 0xE51B4
6787 #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
6788 _CPT_AUD_CNTL_ST_A, \
6789 _CPT_AUD_CNTL_ST_B)
6790 #define CPT_AUD_CNTRL_ST2 0xE50C0
6791
6792 #define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6793 #define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
6794 #define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
6795 _VLV_HDMIW_HDMIEDID_A, \
6796 _VLV_HDMIW_HDMIEDID_B)
6797 #define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6798 #define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
6799 #define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
6800 _VLV_AUD_CNTL_ST_A, \
6801 _VLV_AUD_CNTL_ST_B)
6802 #define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6803
6804 /* These are the 4 32-bit write offset registers for each stream
6805 * output buffer. It determines the offset from the
6806 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6807 */
6808 #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6809
6810 #define _IBX_AUD_CONFIG_A 0xe2000
6811 #define _IBX_AUD_CONFIG_B 0xe2100
6812 #define IBX_AUD_CFG(pipe) _PIPE(pipe, \
6813 _IBX_AUD_CONFIG_A, \
6814 _IBX_AUD_CONFIG_B)
6815 #define _CPT_AUD_CONFIG_A 0xe5000
6816 #define _CPT_AUD_CONFIG_B 0xe5100
6817 #define CPT_AUD_CFG(pipe) _PIPE(pipe, \
6818 _CPT_AUD_CONFIG_A, \
6819 _CPT_AUD_CONFIG_B)
6820 #define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6821 #define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
6822 #define VLV_AUD_CFG(pipe) _PIPE(pipe, \
6823 _VLV_AUD_CONFIG_A, \
6824 _VLV_AUD_CONFIG_B)
6825
6826 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6827 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6828 #define AUD_CONFIG_UPPER_N_SHIFT 20
6829 #define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
6830 #define AUD_CONFIG_LOWER_N_SHIFT 4
6831 #define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
6832 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
6833 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6834 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6835 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6836 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6837 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6838 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6839 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6840 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6841 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6842 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6843 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
6844 #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6845
6846 /* HSW Audio */
6847 #define _HSW_AUD_CONFIG_A 0x65000
6848 #define _HSW_AUD_CONFIG_B 0x65100
6849 #define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6850 _HSW_AUD_CONFIG_A, \
6851 _HSW_AUD_CONFIG_B)
6852
6853 #define _HSW_AUD_MISC_CTRL_A 0x65010
6854 #define _HSW_AUD_MISC_CTRL_B 0x65110
6855 #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6856 _HSW_AUD_MISC_CTRL_A, \
6857 _HSW_AUD_MISC_CTRL_B)
6858
6859 #define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
6860 #define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
6861 #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6862 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
6863 _HSW_AUD_DIP_ELD_CTRL_ST_B)
6864
6865 /* Audio Digital Converter */
6866 #define _HSW_AUD_DIG_CNVT_1 0x65080
6867 #define _HSW_AUD_DIG_CNVT_2 0x65180
6868 #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6869 _HSW_AUD_DIG_CNVT_1, \
6870 _HSW_AUD_DIG_CNVT_2)
6871 #define DIP_PORT_SEL_MASK 0x3
6872
6873 #define _HSW_AUD_EDID_DATA_A 0x65050
6874 #define _HSW_AUD_EDID_DATA_B 0x65150
6875 #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6876 _HSW_AUD_EDID_DATA_A, \
6877 _HSW_AUD_EDID_DATA_B)
6878
6879 #define HSW_AUD_PIPE_CONV_CFG 0x6507c
6880 #define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
6881 #define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
6882 #define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
6883 #define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
6884 #define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
6885
6886 /* HSW Power Wells */
6887 #define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6888 #define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6889 #define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6890 #define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6891 #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6892 #define HSW_PWR_WELL_STATE_ENABLED (1<<30)
6893 #define HSW_PWR_WELL_CTL5 0x45410
6894 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6895 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
6896 #define HSW_PWR_WELL_FORCE_ON (1<<19)
6897 #define HSW_PWR_WELL_CTL6 0x45414
6898
6899 /* SKL Fuse Status */
6900 #define SKL_FUSE_STATUS 0x42000
6901 #define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
6902 #define SKL_FUSE_PG0_DIST_STATUS (1<<27)
6903 #define SKL_FUSE_PG1_DIST_STATUS (1<<26)
6904 #define SKL_FUSE_PG2_DIST_STATUS (1<<25)
6905
6906 /* Per-pipe DDI Function Control */
6907 #define TRANS_DDI_FUNC_CTL_A 0x60400
6908 #define TRANS_DDI_FUNC_CTL_B 0x61400
6909 #define TRANS_DDI_FUNC_CTL_C 0x62400
6910 #define TRANS_DDI_FUNC_CTL_EDP 0x6F400
6911 #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6912
6913 #define TRANS_DDI_FUNC_ENABLE (1<<31)
6914 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
6915 #define TRANS_DDI_PORT_MASK (7<<28)
6916 #define TRANS_DDI_PORT_SHIFT 28
6917 #define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
6918 #define TRANS_DDI_PORT_NONE (0<<28)
6919 #define TRANS_DDI_MODE_SELECT_MASK (7<<24)
6920 #define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
6921 #define TRANS_DDI_MODE_SELECT_DVI (1<<24)
6922 #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
6923 #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
6924 #define TRANS_DDI_MODE_SELECT_FDI (4<<24)
6925 #define TRANS_DDI_BPC_MASK (7<<20)
6926 #define TRANS_DDI_BPC_8 (0<<20)
6927 #define TRANS_DDI_BPC_10 (1<<20)
6928 #define TRANS_DDI_BPC_6 (2<<20)
6929 #define TRANS_DDI_BPC_12 (3<<20)
6930 #define TRANS_DDI_PVSYNC (1<<17)
6931 #define TRANS_DDI_PHSYNC (1<<16)
6932 #define TRANS_DDI_EDP_INPUT_MASK (7<<12)
6933 #define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
6934 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
6935 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
6936 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
6937 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
6938 #define TRANS_DDI_BFI_ENABLE (1<<4)
6939
6940 /* DisplayPort Transport Control */
6941 #define DP_TP_CTL_A 0x64040
6942 #define DP_TP_CTL_B 0x64140
6943 #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6944 #define DP_TP_CTL_ENABLE (1<<31)
6945 #define DP_TP_CTL_MODE_SST (0<<27)
6946 #define DP_TP_CTL_MODE_MST (1<<27)
6947 #define DP_TP_CTL_FORCE_ACT (1<<25)
6948 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
6949 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
6950 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
6951 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
6952 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
6953 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
6954 #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
6955 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
6956 #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
6957
6958 /* DisplayPort Transport Status */
6959 #define DP_TP_STATUS_A 0x64044
6960 #define DP_TP_STATUS_B 0x64144
6961 #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
6962 #define DP_TP_STATUS_IDLE_DONE (1<<25)
6963 #define DP_TP_STATUS_ACT_SENT (1<<24)
6964 #define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
6965 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
6966 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
6967 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
6968 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
6969
6970 /* DDI Buffer Control */
6971 #define DDI_BUF_CTL_A 0x64000
6972 #define DDI_BUF_CTL_B 0x64100
6973 #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6974 #define DDI_BUF_CTL_ENABLE (1<<31)
6975 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
6976 #define DDI_BUF_EMP_MASK (0xf<<24)
6977 #define DDI_BUF_PORT_REVERSAL (1<<16)
6978 #define DDI_BUF_IS_IDLE (1<<7)
6979 #define DDI_A_4_LANES (1<<4)
6980 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
6981 #define DDI_INIT_DISPLAY_DETECTED (1<<0)
6982
6983 /* DDI Buffer Translations */
6984 #define DDI_BUF_TRANS_A 0x64E00
6985 #define DDI_BUF_TRANS_B 0x64E60
6986 #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
6987
6988 /* Sideband Interface (SBI) is programmed indirectly, via
6989 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6990 * which contains the payload */
6991 #define SBI_ADDR 0xC6000
6992 #define SBI_DATA 0xC6004
6993 #define SBI_CTL_STAT 0xC6008
6994 #define SBI_CTL_DEST_ICLK (0x0<<16)
6995 #define SBI_CTL_DEST_MPHY (0x1<<16)
6996 #define SBI_CTL_OP_IORD (0x2<<8)
6997 #define SBI_CTL_OP_IOWR (0x3<<8)
6998 #define SBI_CTL_OP_CRRD (0x6<<8)
6999 #define SBI_CTL_OP_CRWR (0x7<<8)
7000 #define SBI_RESPONSE_FAIL (0x1<<1)
7001 #define SBI_RESPONSE_SUCCESS (0x0<<1)
7002 #define SBI_BUSY (0x1<<0)
7003 #define SBI_READY (0x0<<0)
7004
7005 /* SBI offsets */
7006 #define SBI_SSCDIVINTPHASE6 0x0600
7007 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
7008 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7009 #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
7010 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
7011 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
7012 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
7013 #define SBI_SSCCTL 0x020c
7014 #define SBI_SSCCTL6 0x060C
7015 #define SBI_SSCCTL_PATHALT (1<<3)
7016 #define SBI_SSCCTL_DISABLE (1<<0)
7017 #define SBI_SSCAUXDIV6 0x0610
7018 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
7019 #define SBI_DBUFF0 0x2a00
7020 #define SBI_GEN0 0x1f00
7021 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
7022
7023 /* LPT PIXCLK_GATE */
7024 #define PIXCLK_GATE 0xC6020
7025 #define PIXCLK_GATE_UNGATE (1<<0)
7026 #define PIXCLK_GATE_GATE (0<<0)
7027
7028 /* SPLL */
7029 #define SPLL_CTL 0x46020
7030 #define SPLL_PLL_ENABLE (1<<31)
7031 #define SPLL_PLL_SSC (1<<28)
7032 #define SPLL_PLL_NON_SSC (2<<28)
7033 #define SPLL_PLL_LCPLL (3<<28)
7034 #define SPLL_PLL_REF_MASK (3<<28)
7035 #define SPLL_PLL_FREQ_810MHz (0<<26)
7036 #define SPLL_PLL_FREQ_1350MHz (1<<26)
7037 #define SPLL_PLL_FREQ_2700MHz (2<<26)
7038 #define SPLL_PLL_FREQ_MASK (3<<26)
7039
7040 /* WRPLL */
7041 #define WRPLL_CTL1 0x46040
7042 #define WRPLL_CTL2 0x46060
7043 #define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
7044 #define WRPLL_PLL_ENABLE (1<<31)
7045 #define WRPLL_PLL_SSC (1<<28)
7046 #define WRPLL_PLL_NON_SSC (2<<28)
7047 #define WRPLL_PLL_LCPLL (3<<28)
7048 #define WRPLL_PLL_REF_MASK (3<<28)
7049 /* WRPLL divider programming */
7050 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
7051 #define WRPLL_DIVIDER_REF_MASK (0xff)
7052 #define WRPLL_DIVIDER_POST(x) ((x)<<8)
7053 #define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7054 #define WRPLL_DIVIDER_POST_SHIFT 8
7055 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
7056 #define WRPLL_DIVIDER_FB_SHIFT 16
7057 #define WRPLL_DIVIDER_FB_MASK (0xff<<16)
7058
7059 /* Port clock selection */
7060 #define PORT_CLK_SEL_A 0x46100
7061 #define PORT_CLK_SEL_B 0x46104
7062 #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
7063 #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7064 #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7065 #define PORT_CLK_SEL_LCPLL_810 (2<<29)
7066 #define PORT_CLK_SEL_SPLL (3<<29)
7067 #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
7068 #define PORT_CLK_SEL_WRPLL1 (4<<29)
7069 #define PORT_CLK_SEL_WRPLL2 (5<<29)
7070 #define PORT_CLK_SEL_NONE (7<<29)
7071 #define PORT_CLK_SEL_MASK (7<<29)
7072
7073 /* Transcoder clock selection */
7074 #define TRANS_CLK_SEL_A 0x46140
7075 #define TRANS_CLK_SEL_B 0x46144
7076 #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
7077 /* For each transcoder, we need to select the corresponding port clock */
7078 #define TRANS_CLK_SEL_DISABLED (0x0<<29)
7079 #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
7080
7081 #define TRANSA_MSA_MISC 0x60410
7082 #define TRANSB_MSA_MISC 0x61410
7083 #define TRANSC_MSA_MISC 0x62410
7084 #define TRANS_EDP_MSA_MISC 0x6f410
7085 #define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
7086
7087 #define TRANS_MSA_SYNC_CLK (1<<0)
7088 #define TRANS_MSA_6_BPC (0<<5)
7089 #define TRANS_MSA_8_BPC (1<<5)
7090 #define TRANS_MSA_10_BPC (2<<5)
7091 #define TRANS_MSA_12_BPC (3<<5)
7092 #define TRANS_MSA_16_BPC (4<<5)
7093
7094 /* LCPLL Control */
7095 #define LCPLL_CTL 0x130040
7096 #define LCPLL_PLL_DISABLE (1<<31)
7097 #define LCPLL_PLL_LOCK (1<<30)
7098 #define LCPLL_CLK_FREQ_MASK (3<<26)
7099 #define LCPLL_CLK_FREQ_450 (0<<26)
7100 #define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7101 #define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7102 #define LCPLL_CLK_FREQ_675_BDW (3<<26)
7103 #define LCPLL_CD_CLOCK_DISABLE (1<<25)
7104 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
7105 #define LCPLL_POWER_DOWN_ALLOW (1<<22)
7106 #define LCPLL_CD_SOURCE_FCLK (1<<21)
7107 #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7108
7109 /*
7110 * SKL Clocks
7111 */
7112
7113 /* CDCLK_CTL */
7114 #define CDCLK_CTL 0x46000
7115 #define CDCLK_FREQ_SEL_MASK (3<<26)
7116 #define CDCLK_FREQ_450_432 (0<<26)
7117 #define CDCLK_FREQ_540 (1<<26)
7118 #define CDCLK_FREQ_337_308 (2<<26)
7119 #define CDCLK_FREQ_675_617 (3<<26)
7120 #define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7121
7122 #define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7123 #define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7124 #define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7125 #define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7126 #define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7127 #define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7128
7129 /* LCPLL_CTL */
7130 #define LCPLL1_CTL 0x46010
7131 #define LCPLL2_CTL 0x46014
7132 #define LCPLL_PLL_ENABLE (1<<31)
7133
7134 /* DPLL control1 */
7135 #define DPLL_CTRL1 0x6C058
7136 #define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7137 #define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
7138 #define DPLL_CRTL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7139 #define DPLL_CRTL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7140 #define DPLL_CRTL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
7141 #define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
7142 #define DPLL_CRTL1_LINK_RATE_2700 0
7143 #define DPLL_CRTL1_LINK_RATE_1350 1
7144 #define DPLL_CRTL1_LINK_RATE_810 2
7145 #define DPLL_CRTL1_LINK_RATE_1620 3
7146 #define DPLL_CRTL1_LINK_RATE_1080 4
7147 #define DPLL_CRTL1_LINK_RATE_2160 5
7148
7149 /* DPLL control2 */
7150 #define DPLL_CTRL2 0x6C05C
7151 #define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
7152 #define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
7153 #define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
7154 #define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
7155 #define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7156
7157 /* DPLL Status */
7158 #define DPLL_STATUS 0x6C060
7159 #define DPLL_LOCK(id) (1<<((id)*8))
7160
7161 /* DPLL cfg */
7162 #define DPLL1_CFGCR1 0x6C040
7163 #define DPLL2_CFGCR1 0x6C048
7164 #define DPLL3_CFGCR1 0x6C050
7165 #define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7166 #define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
7167 #define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
7168 #define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7169
7170 #define DPLL1_CFGCR2 0x6C044
7171 #define DPLL2_CFGCR2 0x6C04C
7172 #define DPLL3_CFGCR2 0x6C054
7173 #define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
7174 #define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
7175 #define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
7176 #define DPLL_CFGCR2_KDIV_MASK (3<<5)
7177 #define DPLL_CFGCR2_KDIV(x) (x<<5)
7178 #define DPLL_CFGCR2_KDIV_5 (0<<5)
7179 #define DPLL_CFGCR2_KDIV_2 (1<<5)
7180 #define DPLL_CFGCR2_KDIV_3 (2<<5)
7181 #define DPLL_CFGCR2_KDIV_1 (3<<5)
7182 #define DPLL_CFGCR2_PDIV_MASK (7<<2)
7183 #define DPLL_CFGCR2_PDIV(x) (x<<2)
7184 #define DPLL_CFGCR2_PDIV_1 (0<<2)
7185 #define DPLL_CFGCR2_PDIV_2 (1<<2)
7186 #define DPLL_CFGCR2_PDIV_3 (2<<2)
7187 #define DPLL_CFGCR2_PDIV_7 (4<<2)
7188 #define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7189
7190 #define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
7191 #define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
7192
7193 /* BXT display engine PLL */
7194 #define BXT_DE_PLL_CTL 0x6d000
7195 #define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7196 #define BXT_DE_PLL_RATIO_MASK 0xff
7197
7198 #define BXT_DE_PLL_ENABLE 0x46070
7199 #define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7200 #define BXT_DE_PLL_LOCK (1 << 30)
7201
7202 /* GEN9 DC */
7203 #define DC_STATE_EN 0x45504
7204 #define DC_STATE_EN_UPTO_DC5 (1<<0)
7205 #define DC_STATE_EN_DC9 (1<<3)
7206
7207 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7208 * since on HSW we can't write to it using I915_WRITE. */
7209 #define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7210 #define D_COMP_BDW 0x138144
7211 #define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7212 #define D_COMP_COMP_FORCE (1<<8)
7213 #define D_COMP_COMP_DISABLE (1<<0)
7214
7215 /* Pipe WM_LINETIME - watermark line time */
7216 #define PIPE_WM_LINETIME_A 0x45270
7217 #define PIPE_WM_LINETIME_B 0x45274
7218 #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
7219 PIPE_WM_LINETIME_B)
7220 #define PIPE_WM_LINETIME_MASK (0x1ff)
7221 #define PIPE_WM_LINETIME_TIME(x) ((x))
7222 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
7223 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
7224
7225 /* SFUSE_STRAP */
7226 #define SFUSE_STRAP 0xc2014
7227 #define SFUSE_STRAP_FUSE_LOCK (1<<13)
7228 #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
7229 #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7230 #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7231 #define SFUSE_STRAP_DDID_DETECTED (1<<0)
7232
7233 #define WM_MISC 0x45260
7234 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7235
7236 #define WM_DBG 0x45280
7237 #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7238 #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7239 #define WM_DBG_DISALLOW_SPRITE (1<<2)
7240
7241 /* pipe CSC */
7242 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7243 #define _PIPE_A_CSC_COEFF_BY 0x49014
7244 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7245 #define _PIPE_A_CSC_COEFF_BU 0x4901c
7246 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7247 #define _PIPE_A_CSC_COEFF_BV 0x49024
7248 #define _PIPE_A_CSC_MODE 0x49028
7249 #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7250 #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7251 #define CSC_MODE_YUV_TO_RGB (1 << 0)
7252 #define _PIPE_A_CSC_PREOFF_HI 0x49030
7253 #define _PIPE_A_CSC_PREOFF_ME 0x49034
7254 #define _PIPE_A_CSC_PREOFF_LO 0x49038
7255 #define _PIPE_A_CSC_POSTOFF_HI 0x49040
7256 #define _PIPE_A_CSC_POSTOFF_ME 0x49044
7257 #define _PIPE_A_CSC_POSTOFF_LO 0x49048
7258
7259 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7260 #define _PIPE_B_CSC_COEFF_BY 0x49114
7261 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7262 #define _PIPE_B_CSC_COEFF_BU 0x4911c
7263 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7264 #define _PIPE_B_CSC_COEFF_BV 0x49124
7265 #define _PIPE_B_CSC_MODE 0x49128
7266 #define _PIPE_B_CSC_PREOFF_HI 0x49130
7267 #define _PIPE_B_CSC_PREOFF_ME 0x49134
7268 #define _PIPE_B_CSC_PREOFF_LO 0x49138
7269 #define _PIPE_B_CSC_POSTOFF_HI 0x49140
7270 #define _PIPE_B_CSC_POSTOFF_ME 0x49144
7271 #define _PIPE_B_CSC_POSTOFF_LO 0x49148
7272
7273 #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7274 #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7275 #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7276 #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7277 #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7278 #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7279 #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7280 #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7281 #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7282 #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7283 #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7284 #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7285 #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7286
7287 /* MIPI DSI registers */
7288
7289 #define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
7290
7291 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
7292 #define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7293 #define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
7294 #define DPI_ENABLE (1 << 31) /* A + C */
7295 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7296 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
7297 #define DUAL_LINK_MODE_SHIFT 26
7298 #define DUAL_LINK_MODE_MASK (1 << 26)
7299 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7300 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
7301 #define DITHERING_ENABLE (1 << 25) /* A + C */
7302 #define FLOPPED_HSTX (1 << 23)
7303 #define DE_INVERT (1 << 19) /* XXX */
7304 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7305 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7306 #define AFE_LATCHOUT (1 << 17)
7307 #define LP_OUTPUT_HOLD (1 << 16)
7308 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7309 #define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7310 #define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7311 #define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
7312 #define CSB_SHIFT 9
7313 #define CSB_MASK (3 << 9)
7314 #define CSB_20MHZ (0 << 9)
7315 #define CSB_10MHZ (1 << 9)
7316 #define CSB_40MHZ (2 << 9)
7317 #define BANDGAP_MASK (1 << 8)
7318 #define BANDGAP_PNW_CIRCUIT (0 << 8)
7319 #define BANDGAP_LNC_CIRCUIT (1 << 8)
7320 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7321 #define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7322 #define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7323 #define TEARING_EFFECT_SHIFT 2 /* A + C */
7324 #define TEARING_EFFECT_MASK (3 << 2)
7325 #define TEARING_EFFECT_OFF (0 << 2)
7326 #define TEARING_EFFECT_DSI (1 << 2)
7327 #define TEARING_EFFECT_GPIO (2 << 2)
7328 #define LANE_CONFIGURATION_SHIFT 0
7329 #define LANE_CONFIGURATION_MASK (3 << 0)
7330 #define LANE_CONFIGURATION_4LANE (0 << 0)
7331 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7332 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7333
7334 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
7335 #define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7336 #define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
7337 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
7338 #define TEARING_EFFECT_DELAY_SHIFT 0
7339 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7340
7341 /* XXX: all bits reserved */
7342 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
7343
7344 /* MIPI DSI Controller and D-PHY registers */
7345
7346 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
7347 #define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7348 #define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
7349 _MIPIC_DEVICE_READY)
7350 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7351 #define ULPS_STATE_MASK (3 << 1)
7352 #define ULPS_STATE_ENTER (2 << 1)
7353 #define ULPS_STATE_EXIT (1 << 1)
7354 #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7355 #define DEVICE_READY (1 << 0)
7356
7357 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
7358 #define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7359 #define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
7360 _MIPIC_INTR_STAT)
7361 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
7362 #define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7363 #define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
7364 _MIPIC_INTR_EN)
7365 #define TEARING_EFFECT (1 << 31)
7366 #define SPL_PKT_SENT_INTERRUPT (1 << 30)
7367 #define GEN_READ_DATA_AVAIL (1 << 29)
7368 #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7369 #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7370 #define RX_PROT_VIOLATION (1 << 26)
7371 #define RX_INVALID_TX_LENGTH (1 << 25)
7372 #define ACK_WITH_NO_ERROR (1 << 24)
7373 #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7374 #define LP_RX_TIMEOUT (1 << 22)
7375 #define HS_TX_TIMEOUT (1 << 21)
7376 #define DPI_FIFO_UNDERRUN (1 << 20)
7377 #define LOW_CONTENTION (1 << 19)
7378 #define HIGH_CONTENTION (1 << 18)
7379 #define TXDSI_VC_ID_INVALID (1 << 17)
7380 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7381 #define TXCHECKSUM_ERROR (1 << 15)
7382 #define TXECC_MULTIBIT_ERROR (1 << 14)
7383 #define TXECC_SINGLE_BIT_ERROR (1 << 13)
7384 #define TXFALSE_CONTROL_ERROR (1 << 12)
7385 #define RXDSI_VC_ID_INVALID (1 << 11)
7386 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7387 #define RXCHECKSUM_ERROR (1 << 9)
7388 #define RXECC_MULTIBIT_ERROR (1 << 8)
7389 #define RXECC_SINGLE_BIT_ERROR (1 << 7)
7390 #define RXFALSE_CONTROL_ERROR (1 << 6)
7391 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7392 #define RX_LP_TX_SYNC_ERROR (1 << 4)
7393 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7394 #define RXEOT_SYNC_ERROR (1 << 2)
7395 #define RXSOT_SYNC_ERROR (1 << 1)
7396 #define RXSOT_ERROR (1 << 0)
7397
7398 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
7399 #define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7400 #define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
7401 _MIPIC_DSI_FUNC_PRG)
7402 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7403 #define CMD_MODE_NOT_SUPPORTED (0 << 13)
7404 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7405 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7406 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7407 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7408 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7409 #define VID_MODE_FORMAT_MASK (0xf << 7)
7410 #define VID_MODE_NOT_SUPPORTED (0 << 7)
7411 #define VID_MODE_FORMAT_RGB565 (1 << 7)
7412 #define VID_MODE_FORMAT_RGB666 (2 << 7)
7413 #define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7414 #define VID_MODE_FORMAT_RGB888 (4 << 7)
7415 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7416 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7417 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7418 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7419 #define DATA_LANES_PRG_REG_SHIFT 0
7420 #define DATA_LANES_PRG_REG_MASK (7 << 0)
7421
7422 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
7423 #define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7424 #define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7425 _MIPIC_HS_TX_TIMEOUT)
7426 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7427
7428 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
7429 #define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7430 #define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7431 _MIPIC_LP_RX_TIMEOUT)
7432 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7433
7434 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
7435 #define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7436 #define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7437 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
7438 #define TURN_AROUND_TIMEOUT_MASK 0x3f
7439
7440 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
7441 #define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7442 #define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7443 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
7444 #define DEVICE_RESET_TIMER_MASK 0xffff
7445
7446 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
7447 #define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7448 #define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7449 _MIPIC_DPI_RESOLUTION)
7450 #define VERTICAL_ADDRESS_SHIFT 16
7451 #define VERTICAL_ADDRESS_MASK (0xffff << 16)
7452 #define HORIZONTAL_ADDRESS_SHIFT 0
7453 #define HORIZONTAL_ADDRESS_MASK 0xffff
7454
7455 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
7456 #define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7457 #define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7458 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
7459 #define DBI_FIFO_EMPTY_HALF (0 << 0)
7460 #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7461 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7462
7463 /* regs below are bits 15:0 */
7464 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
7465 #define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7466 #define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7467 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
7468
7469 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
7470 #define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7471 #define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7472 _MIPIC_HBP_COUNT)
7473
7474 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
7475 #define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7476 #define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7477 _MIPIC_HFP_COUNT)
7478
7479 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
7480 #define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7481 #define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7482 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
7483
7484 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
7485 #define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7486 #define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7487 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
7488
7489 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
7490 #define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7491 #define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7492 _MIPIC_VBP_COUNT)
7493
7494 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
7495 #define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7496 #define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7497 _MIPIC_VFP_COUNT)
7498
7499 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
7500 #define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7501 #define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7502 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
7503
7504 /* regs above are bits 15:0 */
7505
7506 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
7507 #define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7508 #define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7509 _MIPIC_DPI_CONTROL)
7510 #define DPI_LP_MODE (1 << 6)
7511 #define BACKLIGHT_OFF (1 << 5)
7512 #define BACKLIGHT_ON (1 << 4)
7513 #define COLOR_MODE_OFF (1 << 3)
7514 #define COLOR_MODE_ON (1 << 2)
7515 #define TURN_ON (1 << 1)
7516 #define SHUTDOWN (1 << 0)
7517
7518 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
7519 #define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7520 #define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7521 _MIPIC_DPI_DATA)
7522 #define COMMAND_BYTE_SHIFT 0
7523 #define COMMAND_BYTE_MASK (0x3f << 0)
7524
7525 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
7526 #define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7527 #define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7528 _MIPIC_INIT_COUNT)
7529 #define MASTER_INIT_TIMER_SHIFT 0
7530 #define MASTER_INIT_TIMER_MASK (0xffff << 0)
7531
7532 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
7533 #define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7534 #define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7535 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
7536 #define MAX_RETURN_PKT_SIZE_SHIFT 0
7537 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7538
7539 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
7540 #define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7541 #define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7542 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
7543 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7544 #define DISABLE_VIDEO_BTA (1 << 3)
7545 #define IP_TG_CONFIG (1 << 2)
7546 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7547 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7548 #define VIDEO_MODE_BURST (3 << 0)
7549
7550 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
7551 #define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7552 #define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7553 _MIPIC_EOT_DISABLE)
7554 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7555 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7556 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7557 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7558 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7559 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7560 #define CLOCKSTOP (1 << 1)
7561 #define EOT_DISABLE (1 << 0)
7562
7563 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
7564 #define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7565 #define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7566 _MIPIC_LP_BYTECLK)
7567 #define LP_BYTECLK_SHIFT 0
7568 #define LP_BYTECLK_MASK (0xffff << 0)
7569
7570 /* bits 31:0 */
7571 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
7572 #define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7573 #define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7574 _MIPIC_LP_GEN_DATA)
7575
7576 /* bits 31:0 */
7577 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
7578 #define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7579 #define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7580 _MIPIC_HS_GEN_DATA)
7581
7582 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
7583 #define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7584 #define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7585 _MIPIC_LP_GEN_CTRL)
7586 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
7587 #define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7588 #define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7589 _MIPIC_HS_GEN_CTRL)
7590 #define LONG_PACKET_WORD_COUNT_SHIFT 8
7591 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7592 #define SHORT_PACKET_PARAM_SHIFT 8
7593 #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7594 #define VIRTUAL_CHANNEL_SHIFT 6
7595 #define VIRTUAL_CHANNEL_MASK (3 << 6)
7596 #define DATA_TYPE_SHIFT 0
7597 #define DATA_TYPE_MASK (3f << 0)
7598 /* data type values, see include/video/mipi_display.h */
7599
7600 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
7601 #define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7602 #define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7603 _MIPIC_GEN_FIFO_STAT)
7604 #define DPI_FIFO_EMPTY (1 << 28)
7605 #define DBI_FIFO_EMPTY (1 << 27)
7606 #define LP_CTRL_FIFO_EMPTY (1 << 26)
7607 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7608 #define LP_CTRL_FIFO_FULL (1 << 24)
7609 #define HS_CTRL_FIFO_EMPTY (1 << 18)
7610 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7611 #define HS_CTRL_FIFO_FULL (1 << 16)
7612 #define LP_DATA_FIFO_EMPTY (1 << 10)
7613 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7614 #define LP_DATA_FIFO_FULL (1 << 8)
7615 #define HS_DATA_FIFO_EMPTY (1 << 2)
7616 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7617 #define HS_DATA_FIFO_FULL (1 << 0)
7618
7619 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
7620 #define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7621 #define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7622 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
7623 #define DBI_HS_LP_MODE_MASK (1 << 0)
7624 #define DBI_LP_MODE (1 << 0)
7625 #define DBI_HS_MODE (0 << 0)
7626
7627 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
7628 #define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7629 #define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7630 _MIPIC_DPHY_PARAM)
7631 #define EXIT_ZERO_COUNT_SHIFT 24
7632 #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7633 #define TRAIL_COUNT_SHIFT 16
7634 #define TRAIL_COUNT_MASK (0x1f << 16)
7635 #define CLK_ZERO_COUNT_SHIFT 8
7636 #define CLK_ZERO_COUNT_MASK (0xff << 8)
7637 #define PREPARE_COUNT_SHIFT 0
7638 #define PREPARE_COUNT_MASK (0x3f << 0)
7639
7640 /* bits 31:0 */
7641 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
7642 #define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7643 #define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7644 _MIPIC_DBI_BW_CTRL)
7645
7646 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7647 + 0xb088)
7648 #define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7649 + 0xb888)
7650 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7651 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
7652 #define LP_HS_SSW_CNT_SHIFT 16
7653 #define LP_HS_SSW_CNT_MASK (0xffff << 16)
7654 #define HS_LP_PWR_SW_CNT_SHIFT 0
7655 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7656
7657 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
7658 #define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7659 #define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7660 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
7661 #define STOP_STATE_STALL_COUNTER_SHIFT 0
7662 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7663
7664 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
7665 #define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7666 #define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7667 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
7668 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
7669 #define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7670 #define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7671 _MIPIC_INTR_EN_REG_1)
7672 #define RX_CONTENTION_DETECTED (1 << 0)
7673
7674 /* XXX: only pipe A ?!? */
7675 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
7676 #define DBI_TYPEC_ENABLE (1 << 31)
7677 #define DBI_TYPEC_WIP (1 << 30)
7678 #define DBI_TYPEC_OPTION_SHIFT 28
7679 #define DBI_TYPEC_OPTION_MASK (3 << 28)
7680 #define DBI_TYPEC_FREQ_SHIFT 24
7681 #define DBI_TYPEC_FREQ_MASK (0xf << 24)
7682 #define DBI_TYPEC_OVERRIDE (1 << 8)
7683 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7684 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7685
7686
7687 /* MIPI adapter registers */
7688
7689 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
7690 #define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7691 #define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7692 _MIPIC_CTRL)
7693 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7694 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7695 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7696 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7697 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7698 #define READ_REQUEST_PRIORITY_SHIFT 3
7699 #define READ_REQUEST_PRIORITY_MASK (3 << 3)
7700 #define READ_REQUEST_PRIORITY_LOW (0 << 3)
7701 #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7702 #define RGB_FLIP_TO_BGR (1 << 2)
7703
7704 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
7705 #define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7706 #define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7707 _MIPIC_DATA_ADDRESS)
7708 #define DATA_MEM_ADDRESS_SHIFT 5
7709 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7710 #define DATA_VALID (1 << 0)
7711
7712 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
7713 #define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7714 #define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7715 _MIPIC_DATA_LENGTH)
7716 #define DATA_LENGTH_SHIFT 0
7717 #define DATA_LENGTH_MASK (0xfffff << 0)
7718
7719 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
7720 #define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7721 #define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7722 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
7723 #define COMMAND_MEM_ADDRESS_SHIFT 5
7724 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7725 #define AUTO_PWG_ENABLE (1 << 2)
7726 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7727 #define COMMAND_VALID (1 << 0)
7728
7729 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
7730 #define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7731 #define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7732 _MIPIC_COMMAND_LENGTH)
7733 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7734 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7735
7736 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
7737 #define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7738 #define MIPI_READ_DATA_RETURN(port, n) \
7739 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
7740 + 4 * (n)) /* n: 0...7 */
7741
7742 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
7743 #define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7744 #define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7745 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
7746 #define READ_DATA_VALID(n) (1 << (n))
7747
7748 /* For UMS only (deprecated): */
7749 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7750 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
7751
7752 #endif /* _I915_REG_H_ */