perf_counter: unify and fix delayed counter wakeup
[GitHub/LineageOS/android_kernel_samsung_universal7580.git] / arch / x86 / include / asm / perf_counter.h
1 #ifndef _ASM_X86_PERF_COUNTER_H
2 #define _ASM_X86_PERF_COUNTER_H
3
4 /*
5 * Performance counter hw details:
6 */
7
8 #define X86_PMC_MAX_GENERIC 8
9 #define X86_PMC_MAX_FIXED 3
10
11 #define X86_PMC_IDX_GENERIC 0
12 #define X86_PMC_IDX_FIXED 32
13 #define X86_PMC_IDX_MAX 64
14
15 #define MSR_ARCH_PERFMON_PERFCTR0 0xc1
16 #define MSR_ARCH_PERFMON_PERFCTR1 0xc2
17
18 #define MSR_ARCH_PERFMON_EVENTSEL0 0x186
19 #define MSR_ARCH_PERFMON_EVENTSEL1 0x187
20
21 #define ARCH_PERFMON_EVENTSEL0_ENABLE (1 << 22)
22 #define ARCH_PERFMON_EVENTSEL_INT (1 << 20)
23 #define ARCH_PERFMON_EVENTSEL_OS (1 << 17)
24 #define ARCH_PERFMON_EVENTSEL_USR (1 << 16)
25
26 /*
27 * Includes eventsel and unit mask as well:
28 */
29 #define ARCH_PERFMON_EVENT_MASK 0xffff
30
31 #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c
32 #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8)
33 #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0
34 #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \
35 (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX))
36
37 #define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6
38
39 /*
40 * Intel "Architectural Performance Monitoring" CPUID
41 * detection/enumeration details:
42 */
43 union cpuid10_eax {
44 struct {
45 unsigned int version_id:8;
46 unsigned int num_counters:8;
47 unsigned int bit_width:8;
48 unsigned int mask_length:8;
49 } split;
50 unsigned int full;
51 };
52
53 union cpuid10_edx {
54 struct {
55 unsigned int num_counters_fixed:4;
56 unsigned int reserved:28;
57 } split;
58 unsigned int full;
59 };
60
61
62 /*
63 * Fixed-purpose performance counters:
64 */
65
66 /*
67 * All 3 fixed-mode PMCs are configured via this single MSR:
68 */
69 #define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d
70
71 /*
72 * The counts are available in three separate MSRs:
73 */
74
75 /* Instr_Retired.Any: */
76 #define MSR_ARCH_PERFMON_FIXED_CTR0 0x309
77 #define X86_PMC_IDX_FIXED_INSTRUCTIONS (X86_PMC_IDX_FIXED + 0)
78
79 /* CPU_CLK_Unhalted.Core: */
80 #define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a
81 #define X86_PMC_IDX_FIXED_CPU_CYCLES (X86_PMC_IDX_FIXED + 1)
82
83 /* CPU_CLK_Unhalted.Ref: */
84 #define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b
85 #define X86_PMC_IDX_FIXED_BUS_CYCLES (X86_PMC_IDX_FIXED + 2)
86
87 #define set_perf_counter_pending() do { } while (0)
88 #define clear_perf_counter_pending() do { } while (0)
89 #define test_perf_counter_pending() (0)
90
91 #ifdef CONFIG_PERF_COUNTERS
92 extern void init_hw_perf_counters(void);
93 extern void perf_counters_lapic_init(int nmi);
94 #else
95 static inline void init_hw_perf_counters(void) { }
96 static inline void perf_counters_lapic_init(int nmi) { }
97 #endif
98
99 #endif /* _ASM_X86_PERF_COUNTER_H */