clockevents: fix resume logic
[GitHub/MotorolaMobilityLLC/kernel-slsi.git] / arch / sh / kernel / timers / timer-tmu.c
1 /*
2 * arch/sh/kernel/timers/timer-tmu.c - TMU Timer Support
3 *
4 * Copyright (C) 2005 - 2007 Paul Mundt
5 *
6 * TMU handling code hacked out of arch/sh/kernel/time.c
7 *
8 * Copyright (C) 1999 Tetsuya Okada & Niibe Yutaka
9 * Copyright (C) 2000 Philipp Rumpf <prumpf@tux.org>
10 * Copyright (C) 2002, 2003, 2004 Paul Mundt
11 * Copyright (C) 2002 M. R. Brown <mrbrown@linux-sh.org>
12 *
13 * This file is subject to the terms and conditions of the GNU General Public
14 * License. See the file "COPYING" in the main directory of this archive
15 * for more details.
16 */
17 #include <linux/init.h>
18 #include <linux/kernel.h>
19 #include <linux/interrupt.h>
20 #include <linux/seqlock.h>
21 #include <linux/clockchips.h>
22 #include <asm/timer.h>
23 #include <asm/rtc.h>
24 #include <asm/io.h>
25 #include <asm/irq.h>
26 #include <asm/clock.h>
27
28 #define TMU_TOCR_INIT 0x00
29 #define TMU_TCR_INIT 0x0020
30
31 static int tmu_timer_start(void)
32 {
33 ctrl_outb(ctrl_inb(TMU_012_TSTR) | 0x3, TMU_012_TSTR);
34 return 0;
35 }
36
37 static void tmu0_timer_set_interval(unsigned long interval, unsigned int reload)
38 {
39 ctrl_outl(interval, TMU0_TCNT);
40
41 /*
42 * TCNT reloads from TCOR on underflow, clear it if we don't
43 * intend to auto-reload
44 */
45 if (reload)
46 ctrl_outl(interval, TMU0_TCOR);
47 else
48 ctrl_outl(0, TMU0_TCOR);
49
50 tmu_timer_start();
51 }
52
53 static int tmu_timer_stop(void)
54 {
55 ctrl_outb(ctrl_inb(TMU_012_TSTR) & ~0x3, TMU_012_TSTR);
56 return 0;
57 }
58
59 static cycle_t tmu_timer_read(void)
60 {
61 return ~ctrl_inl(TMU1_TCNT);
62 }
63
64 static int tmu_set_next_event(unsigned long cycles,
65 struct clock_event_device *evt)
66 {
67 tmu0_timer_set_interval(cycles, 1);
68 return 0;
69 }
70
71 static void tmu_set_mode(enum clock_event_mode mode,
72 struct clock_event_device *evt)
73 {
74 switch (mode) {
75 case CLOCK_EVT_MODE_PERIODIC:
76 ctrl_outl(ctrl_inl(TMU0_TCNT), TMU0_TCOR);
77 break;
78 case CLOCK_EVT_MODE_ONESHOT:
79 ctrl_outl(0, TMU0_TCOR);
80 break;
81 case CLOCK_EVT_MODE_UNUSED:
82 case CLOCK_EVT_MODE_SHUTDOWN:
83 case CLOCK_EVT_MODE_RESUME:
84 break;
85 }
86 }
87
88 static struct clock_event_device tmu0_clockevent = {
89 .name = "tmu0",
90 .shift = 32,
91 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
92 .set_mode = tmu_set_mode,
93 .set_next_event = tmu_set_next_event,
94 };
95
96 static irqreturn_t tmu_timer_interrupt(int irq, void *dummy)
97 {
98 struct clock_event_device *evt = &tmu0_clockevent;
99 unsigned long timer_status;
100
101 /* Clear UNF bit */
102 timer_status = ctrl_inw(TMU0_TCR);
103 timer_status &= ~0x100;
104 ctrl_outw(timer_status, TMU0_TCR);
105
106 evt->event_handler(evt);
107
108 return IRQ_HANDLED;
109 }
110
111 static struct irqaction tmu0_irq = {
112 .name = "periodic timer",
113 .handler = tmu_timer_interrupt,
114 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
115 .mask = CPU_MASK_NONE,
116 };
117
118 static void tmu0_clk_init(struct clk *clk)
119 {
120 u8 divisor = TMU_TCR_INIT & 0x7;
121 ctrl_outw(TMU_TCR_INIT, TMU0_TCR);
122 clk->rate = clk->parent->rate / (4 << (divisor << 1));
123 }
124
125 static void tmu0_clk_recalc(struct clk *clk)
126 {
127 u8 divisor = ctrl_inw(TMU0_TCR) & 0x7;
128 clk->rate = clk->parent->rate / (4 << (divisor << 1));
129 }
130
131 static struct clk_ops tmu0_clk_ops = {
132 .init = tmu0_clk_init,
133 .recalc = tmu0_clk_recalc,
134 };
135
136 static struct clk tmu0_clk = {
137 .name = "tmu0_clk",
138 .ops = &tmu0_clk_ops,
139 };
140
141 static void tmu1_clk_init(struct clk *clk)
142 {
143 u8 divisor = TMU_TCR_INIT & 0x7;
144 ctrl_outw(divisor, TMU1_TCR);
145 clk->rate = clk->parent->rate / (4 << (divisor << 1));
146 }
147
148 static void tmu1_clk_recalc(struct clk *clk)
149 {
150 u8 divisor = ctrl_inw(TMU1_TCR) & 0x7;
151 clk->rate = clk->parent->rate / (4 << (divisor << 1));
152 }
153
154 static struct clk_ops tmu1_clk_ops = {
155 .init = tmu1_clk_init,
156 .recalc = tmu1_clk_recalc,
157 };
158
159 static struct clk tmu1_clk = {
160 .name = "tmu1_clk",
161 .ops = &tmu1_clk_ops,
162 };
163
164 static int tmu_timer_init(void)
165 {
166 unsigned long interval;
167 unsigned long frequency;
168
169 setup_irq(CONFIG_SH_TIMER_IRQ, &tmu0_irq);
170
171 tmu0_clk.parent = clk_get(NULL, "module_clk");
172 tmu1_clk.parent = clk_get(NULL, "module_clk");
173
174 tmu_timer_stop();
175
176 #if !defined(CONFIG_CPU_SUBTYPE_SH7300) && \
177 !defined(CONFIG_CPU_SUBTYPE_SH7760) && \
178 !defined(CONFIG_CPU_SUBTYPE_SH7785) && \
179 !defined(CONFIG_CPU_SUBTYPE_SHX3)
180 ctrl_outb(TMU_TOCR_INIT, TMU_TOCR);
181 #endif
182
183 clk_register(&tmu0_clk);
184 clk_register(&tmu1_clk);
185 clk_enable(&tmu0_clk);
186 clk_enable(&tmu1_clk);
187
188 frequency = clk_get_rate(&tmu0_clk);
189 interval = (frequency + HZ / 2) / HZ;
190
191 sh_hpt_frequency = clk_get_rate(&tmu1_clk);
192 ctrl_outl(~0, TMU1_TCNT);
193 ctrl_outl(~0, TMU1_TCOR);
194
195 tmu0_timer_set_interval(interval, 1);
196
197 tmu0_clockevent.mult = div_sc(frequency, NSEC_PER_SEC,
198 tmu0_clockevent.shift);
199 tmu0_clockevent.max_delta_ns =
200 clockevent_delta2ns(-1, &tmu0_clockevent);
201 tmu0_clockevent.min_delta_ns =
202 clockevent_delta2ns(1, &tmu0_clockevent);
203
204 tmu0_clockevent.cpumask = cpumask_of_cpu(0);
205
206 clockevents_register_device(&tmu0_clockevent);
207
208 return 0;
209 }
210
211 struct sys_timer_ops tmu_timer_ops = {
212 .init = tmu_timer_init,
213 .start = tmu_timer_start,
214 .stop = tmu_timer_stop,
215 .read = tmu_timer_read,
216 };
217
218 struct sys_timer tmu_timer = {
219 .name = "tmu",
220 .ops = &tmu_timer_ops,
221 };