[POWERPC] Abolish powerpc_flash_init()
[GitHub/MotorolaMobilityLLC/kernel-slsi.git] / arch / powerpc / platforms / powermac / smp.c
1 /*
2 * SMP support for power macintosh.
3 *
4 * We support both the old "powersurge" SMP architecture
5 * and the current Core99 (G4 PowerMac) machines.
6 *
7 * Note that we don't support the very first rev. of
8 * Apple/DayStar 2 CPUs board, the one with the funky
9 * watchdog. Hopefully, none of these should be there except
10 * maybe internally to Apple. I should probably still add some
11 * code to detect this card though and disable SMP. --BenH.
12 *
13 * Support Macintosh G4 SMP by Troy Benjegerdes (hozer@drgw.net)
14 * and Ben Herrenschmidt <benh@kernel.crashing.org>.
15 *
16 * Support for DayStar quad CPU cards
17 * Copyright (C) XLR8, Inc. 1994-2000
18 *
19 * This program is free software; you can redistribute it and/or
20 * modify it under the terms of the GNU General Public License
21 * as published by the Free Software Foundation; either version
22 * 2 of the License, or (at your option) any later version.
23 */
24 #include <linux/kernel.h>
25 #include <linux/sched.h>
26 #include <linux/smp.h>
27 #include <linux/smp_lock.h>
28 #include <linux/interrupt.h>
29 #include <linux/kernel_stat.h>
30 #include <linux/delay.h>
31 #include <linux/init.h>
32 #include <linux/spinlock.h>
33 #include <linux/errno.h>
34 #include <linux/hardirq.h>
35 #include <linux/cpu.h>
36 #include <linux/compiler.h>
37
38 #include <asm/ptrace.h>
39 #include <asm/atomic.h>
40 #include <asm/irq.h>
41 #include <asm/page.h>
42 #include <asm/pgtable.h>
43 #include <asm/sections.h>
44 #include <asm/io.h>
45 #include <asm/prom.h>
46 #include <asm/smp.h>
47 #include <asm/machdep.h>
48 #include <asm/pmac_feature.h>
49 #include <asm/time.h>
50 #include <asm/mpic.h>
51 #include <asm/cacheflush.h>
52 #include <asm/keylargo.h>
53 #include <asm/pmac_low_i2c.h>
54 #include <asm/pmac_pfunc.h>
55
56 #define DEBUG
57
58 #ifdef DEBUG
59 #define DBG(fmt...) udbg_printf(fmt)
60 #else
61 #define DBG(fmt...)
62 #endif
63
64 extern void __secondary_start_pmac_0(void);
65 extern int pmac_pfunc_base_install(void);
66
67 #ifdef CONFIG_PPC32
68
69 /* Sync flag for HW tb sync */
70 static volatile int sec_tb_reset = 0;
71
72 /*
73 * Powersurge (old powermac SMP) support.
74 */
75
76 /* Addresses for powersurge registers */
77 #define HAMMERHEAD_BASE 0xf8000000
78 #define HHEAD_CONFIG 0x90
79 #define HHEAD_SEC_INTR 0xc0
80
81 /* register for interrupting the primary processor on the powersurge */
82 /* N.B. this is actually the ethernet ROM! */
83 #define PSURGE_PRI_INTR 0xf3019000
84
85 /* register for storing the start address for the secondary processor */
86 /* N.B. this is the PCI config space address register for the 1st bridge */
87 #define PSURGE_START 0xf2800000
88
89 /* Daystar/XLR8 4-CPU card */
90 #define PSURGE_QUAD_REG_ADDR 0xf8800000
91
92 #define PSURGE_QUAD_IRQ_SET 0
93 #define PSURGE_QUAD_IRQ_CLR 1
94 #define PSURGE_QUAD_IRQ_PRIMARY 2
95 #define PSURGE_QUAD_CKSTOP_CTL 3
96 #define PSURGE_QUAD_PRIMARY_ARB 4
97 #define PSURGE_QUAD_BOARD_ID 6
98 #define PSURGE_QUAD_WHICH_CPU 7
99 #define PSURGE_QUAD_CKSTOP_RDBK 8
100 #define PSURGE_QUAD_RESET_CTL 11
101
102 #define PSURGE_QUAD_OUT(r, v) (out_8(quad_base + ((r) << 4) + 4, (v)))
103 #define PSURGE_QUAD_IN(r) (in_8(quad_base + ((r) << 4) + 4) & 0x0f)
104 #define PSURGE_QUAD_BIS(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) | (v)))
105 #define PSURGE_QUAD_BIC(r, v) (PSURGE_QUAD_OUT((r), PSURGE_QUAD_IN(r) & ~(v)))
106
107 /* virtual addresses for the above */
108 static volatile u8 __iomem *hhead_base;
109 static volatile u8 __iomem *quad_base;
110 static volatile u32 __iomem *psurge_pri_intr;
111 static volatile u8 __iomem *psurge_sec_intr;
112 static volatile u32 __iomem *psurge_start;
113
114 /* values for psurge_type */
115 #define PSURGE_NONE -1
116 #define PSURGE_DUAL 0
117 #define PSURGE_QUAD_OKEE 1
118 #define PSURGE_QUAD_COTTON 2
119 #define PSURGE_QUAD_ICEGRASS 3
120
121 /* what sort of powersurge board we have */
122 static int psurge_type = PSURGE_NONE;
123
124 /*
125 * Set and clear IPIs for powersurge.
126 */
127 static inline void psurge_set_ipi(int cpu)
128 {
129 if (psurge_type == PSURGE_NONE)
130 return;
131 if (cpu == 0)
132 in_be32(psurge_pri_intr);
133 else if (psurge_type == PSURGE_DUAL)
134 out_8(psurge_sec_intr, 0);
135 else
136 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_SET, 1 << cpu);
137 }
138
139 static inline void psurge_clr_ipi(int cpu)
140 {
141 if (cpu > 0) {
142 switch(psurge_type) {
143 case PSURGE_DUAL:
144 out_8(psurge_sec_intr, ~0);
145 case PSURGE_NONE:
146 break;
147 default:
148 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, 1 << cpu);
149 }
150 }
151 }
152
153 /*
154 * On powersurge (old SMP powermac architecture) we don't have
155 * separate IPIs for separate messages like openpic does. Instead
156 * we have a bitmap for each processor, where a 1 bit means that
157 * the corresponding message is pending for that processor.
158 * Ideally each cpu's entry would be in a different cache line.
159 * -- paulus.
160 */
161 static unsigned long psurge_smp_message[NR_CPUS];
162
163 void psurge_smp_message_recv(void)
164 {
165 int cpu = smp_processor_id();
166 int msg;
167
168 /* clear interrupt */
169 psurge_clr_ipi(cpu);
170
171 if (num_online_cpus() < 2)
172 return;
173
174 /* make sure there is a message there */
175 for (msg = 0; msg < 4; msg++)
176 if (test_and_clear_bit(msg, &psurge_smp_message[cpu]))
177 smp_message_recv(msg);
178 }
179
180 irqreturn_t psurge_primary_intr(int irq, void *d)
181 {
182 psurge_smp_message_recv();
183 return IRQ_HANDLED;
184 }
185
186 static void smp_psurge_message_pass(int target, int msg)
187 {
188 int i;
189
190 if (num_online_cpus() < 2)
191 return;
192
193 for_each_online_cpu(i) {
194 if (target == MSG_ALL
195 || (target == MSG_ALL_BUT_SELF && i != smp_processor_id())
196 || target == i) {
197 set_bit(msg, &psurge_smp_message[i]);
198 psurge_set_ipi(i);
199 }
200 }
201 }
202
203 /*
204 * Determine a quad card presence. We read the board ID register, we
205 * force the data bus to change to something else, and we read it again.
206 * It it's stable, then the register probably exist (ugh !)
207 */
208 static int __init psurge_quad_probe(void)
209 {
210 int type;
211 unsigned int i;
212
213 type = PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID);
214 if (type < PSURGE_QUAD_OKEE || type > PSURGE_QUAD_ICEGRASS
215 || type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
216 return PSURGE_DUAL;
217
218 /* looks OK, try a slightly more rigorous test */
219 /* bogus is not necessarily cacheline-aligned,
220 though I don't suppose that really matters. -- paulus */
221 for (i = 0; i < 100; i++) {
222 volatile u32 bogus[8];
223 bogus[(0+i)%8] = 0x00000000;
224 bogus[(1+i)%8] = 0x55555555;
225 bogus[(2+i)%8] = 0xFFFFFFFF;
226 bogus[(3+i)%8] = 0xAAAAAAAA;
227 bogus[(4+i)%8] = 0x33333333;
228 bogus[(5+i)%8] = 0xCCCCCCCC;
229 bogus[(6+i)%8] = 0xCCCCCCCC;
230 bogus[(7+i)%8] = 0x33333333;
231 wmb();
232 asm volatile("dcbf 0,%0" : : "r" (bogus) : "memory");
233 mb();
234 if (type != PSURGE_QUAD_IN(PSURGE_QUAD_BOARD_ID))
235 return PSURGE_DUAL;
236 }
237 return type;
238 }
239
240 static void __init psurge_quad_init(void)
241 {
242 int procbits;
243
244 if (ppc_md.progress) ppc_md.progress("psurge_quad_init", 0x351);
245 procbits = ~PSURGE_QUAD_IN(PSURGE_QUAD_WHICH_CPU);
246 if (psurge_type == PSURGE_QUAD_ICEGRASS)
247 PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
248 else
249 PSURGE_QUAD_BIC(PSURGE_QUAD_CKSTOP_CTL, procbits);
250 mdelay(33);
251 out_8(psurge_sec_intr, ~0);
252 PSURGE_QUAD_OUT(PSURGE_QUAD_IRQ_CLR, procbits);
253 PSURGE_QUAD_BIS(PSURGE_QUAD_RESET_CTL, procbits);
254 if (psurge_type != PSURGE_QUAD_ICEGRASS)
255 PSURGE_QUAD_BIS(PSURGE_QUAD_CKSTOP_CTL, procbits);
256 PSURGE_QUAD_BIC(PSURGE_QUAD_PRIMARY_ARB, procbits);
257 mdelay(33);
258 PSURGE_QUAD_BIC(PSURGE_QUAD_RESET_CTL, procbits);
259 mdelay(33);
260 PSURGE_QUAD_BIS(PSURGE_QUAD_PRIMARY_ARB, procbits);
261 mdelay(33);
262 }
263
264 static int __init smp_psurge_probe(void)
265 {
266 int i, ncpus;
267 struct device_node *dn;
268
269 /* We don't do SMP on the PPC601 -- paulus */
270 if (PVR_VER(mfspr(SPRN_PVR)) == 1)
271 return 1;
272
273 /*
274 * The powersurge cpu board can be used in the generation
275 * of powermacs that have a socket for an upgradeable cpu card,
276 * including the 7500, 8500, 9500, 9600.
277 * The device tree doesn't tell you if you have 2 cpus because
278 * OF doesn't know anything about the 2nd processor.
279 * Instead we look for magic bits in magic registers,
280 * in the hammerhead memory controller in the case of the
281 * dual-cpu powersurge board. -- paulus.
282 */
283 dn = of_find_node_by_name(NULL, "hammerhead");
284 if (dn == NULL)
285 return 1;
286 of_node_put(dn);
287
288 hhead_base = ioremap(HAMMERHEAD_BASE, 0x800);
289 quad_base = ioremap(PSURGE_QUAD_REG_ADDR, 1024);
290 psurge_sec_intr = hhead_base + HHEAD_SEC_INTR;
291
292 psurge_type = psurge_quad_probe();
293 if (psurge_type != PSURGE_DUAL) {
294 psurge_quad_init();
295 /* All released cards using this HW design have 4 CPUs */
296 ncpus = 4;
297 } else {
298 iounmap(quad_base);
299 if ((in_8(hhead_base + HHEAD_CONFIG) & 0x02) == 0) {
300 /* not a dual-cpu card */
301 iounmap(hhead_base);
302 psurge_type = PSURGE_NONE;
303 return 1;
304 }
305 ncpus = 2;
306 }
307
308 psurge_start = ioremap(PSURGE_START, 4);
309 psurge_pri_intr = ioremap(PSURGE_PRI_INTR, 4);
310
311 /*
312 * This is necessary because OF doesn't know about the
313 * secondary cpu(s), and thus there aren't nodes in the
314 * device tree for them, and smp_setup_cpu_maps hasn't
315 * set their bits in cpu_possible_map and cpu_present_map.
316 */
317 if (ncpus > NR_CPUS)
318 ncpus = NR_CPUS;
319 for (i = 1; i < ncpus ; ++i) {
320 cpu_set(i, cpu_present_map);
321 cpu_set(i, cpu_possible_map);
322 set_hard_smp_processor_id(i, i);
323 }
324
325 if (ppc_md.progress) ppc_md.progress("smp_psurge_probe - done", 0x352);
326
327 return ncpus;
328 }
329
330 static void __init smp_psurge_kick_cpu(int nr)
331 {
332 unsigned long start = __pa(__secondary_start_pmac_0) + nr * 8;
333 unsigned long a;
334 int i;
335
336 /* may need to flush here if secondary bats aren't setup */
337 for (a = KERNELBASE; a < KERNELBASE + 0x800000; a += 32)
338 asm volatile("dcbf 0,%0" : : "r" (a) : "memory");
339 asm volatile("sync");
340
341 if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu", 0x353);
342
343 out_be32(psurge_start, start);
344 mb();
345
346 psurge_set_ipi(nr);
347 /*
348 * We can't use udelay here because the timebase is now frozen.
349 */
350 for (i = 0; i < 2000; ++i)
351 barrier();
352 psurge_clr_ipi(nr);
353
354 if (ppc_md.progress) ppc_md.progress("smp_psurge_kick_cpu - done", 0x354);
355 }
356
357 /*
358 * With the dual-cpu powersurge board, the decrementers and timebases
359 * of both cpus are frozen after the secondary cpu is started up,
360 * until we give the secondary cpu another interrupt. This routine
361 * uses this to get the timebases synchronized.
362 * -- paulus.
363 */
364 static void __init psurge_dual_sync_tb(int cpu_nr)
365 {
366 int t;
367
368 set_dec(tb_ticks_per_jiffy);
369 /* XXX fixme */
370 set_tb(0, 0);
371
372 if (cpu_nr > 0) {
373 mb();
374 sec_tb_reset = 1;
375 return;
376 }
377
378 /* wait for the secondary to have reset its TB before proceeding */
379 for (t = 10000000; t > 0 && !sec_tb_reset; --t)
380 ;
381
382 /* now interrupt the secondary, starting both TBs */
383 psurge_set_ipi(1);
384 }
385
386 static struct irqaction psurge_irqaction = {
387 .handler = psurge_primary_intr,
388 .flags = IRQF_DISABLED,
389 .mask = CPU_MASK_NONE,
390 .name = "primary IPI",
391 };
392
393 static void __init smp_psurge_setup_cpu(int cpu_nr)
394 {
395
396 if (cpu_nr == 0) {
397 /* If we failed to start the second CPU, we should still
398 * send it an IPI to start the timebase & DEC or we might
399 * have them stuck.
400 */
401 if (num_online_cpus() < 2) {
402 if (psurge_type == PSURGE_DUAL)
403 psurge_set_ipi(1);
404 return;
405 }
406 /* reset the entry point so if we get another intr we won't
407 * try to startup again */
408 out_be32(psurge_start, 0x100);
409 if (setup_irq(30, &psurge_irqaction))
410 printk(KERN_ERR "Couldn't get primary IPI interrupt");
411 }
412
413 if (psurge_type == PSURGE_DUAL)
414 psurge_dual_sync_tb(cpu_nr);
415 }
416
417 void __init smp_psurge_take_timebase(void)
418 {
419 /* Dummy implementation */
420 }
421
422 void __init smp_psurge_give_timebase(void)
423 {
424 /* Dummy implementation */
425 }
426
427 /* PowerSurge-style Macs */
428 struct smp_ops_t psurge_smp_ops = {
429 .message_pass = smp_psurge_message_pass,
430 .probe = smp_psurge_probe,
431 .kick_cpu = smp_psurge_kick_cpu,
432 .setup_cpu = smp_psurge_setup_cpu,
433 .give_timebase = smp_psurge_give_timebase,
434 .take_timebase = smp_psurge_take_timebase,
435 };
436 #endif /* CONFIG_PPC32 - actually powersurge support */
437
438 /*
439 * Core 99 and later support
440 */
441
442 static void (*pmac_tb_freeze)(int freeze);
443 static u64 timebase;
444 static int tb_req;
445
446 static void smp_core99_give_timebase(void)
447 {
448 unsigned long flags;
449
450 local_irq_save(flags);
451
452 while(!tb_req)
453 barrier();
454 tb_req = 0;
455 (*pmac_tb_freeze)(1);
456 mb();
457 timebase = get_tb();
458 mb();
459 while (timebase)
460 barrier();
461 mb();
462 (*pmac_tb_freeze)(0);
463 mb();
464
465 local_irq_restore(flags);
466 }
467
468
469 static void __devinit smp_core99_take_timebase(void)
470 {
471 unsigned long flags;
472
473 local_irq_save(flags);
474
475 tb_req = 1;
476 mb();
477 while (!timebase)
478 barrier();
479 mb();
480 set_tb(timebase >> 32, timebase & 0xffffffff);
481 timebase = 0;
482 mb();
483 set_dec(tb_ticks_per_jiffy/2);
484
485 local_irq_restore(flags);
486 }
487
488 #ifdef CONFIG_PPC64
489 /*
490 * G5s enable/disable the timebase via an i2c-connected clock chip.
491 */
492 static struct pmac_i2c_bus *pmac_tb_clock_chip_host;
493 static u8 pmac_tb_pulsar_addr;
494
495 static void smp_core99_cypress_tb_freeze(int freeze)
496 {
497 u8 data;
498 int rc;
499
500 /* Strangely, the device-tree says address is 0xd2, but darwin
501 * accesses 0xd0 ...
502 */
503 pmac_i2c_setmode(pmac_tb_clock_chip_host,
504 pmac_i2c_mode_combined);
505 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
506 0xd0 | pmac_i2c_read,
507 1, 0x81, &data, 1);
508 if (rc != 0)
509 goto bail;
510
511 data = (data & 0xf3) | (freeze ? 0x00 : 0x0c);
512
513 pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
514 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
515 0xd0 | pmac_i2c_write,
516 1, 0x81, &data, 1);
517
518 bail:
519 if (rc != 0) {
520 printk("Cypress Timebase %s rc: %d\n",
521 freeze ? "freeze" : "unfreeze", rc);
522 panic("Timebase freeze failed !\n");
523 }
524 }
525
526
527 static void smp_core99_pulsar_tb_freeze(int freeze)
528 {
529 u8 data;
530 int rc;
531
532 pmac_i2c_setmode(pmac_tb_clock_chip_host,
533 pmac_i2c_mode_combined);
534 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
535 pmac_tb_pulsar_addr | pmac_i2c_read,
536 1, 0x2e, &data, 1);
537 if (rc != 0)
538 goto bail;
539
540 data = (data & 0x88) | (freeze ? 0x11 : 0x22);
541
542 pmac_i2c_setmode(pmac_tb_clock_chip_host, pmac_i2c_mode_stdsub);
543 rc = pmac_i2c_xfer(pmac_tb_clock_chip_host,
544 pmac_tb_pulsar_addr | pmac_i2c_write,
545 1, 0x2e, &data, 1);
546 bail:
547 if (rc != 0) {
548 printk(KERN_ERR "Pulsar Timebase %s rc: %d\n",
549 freeze ? "freeze" : "unfreeze", rc);
550 panic("Timebase freeze failed !\n");
551 }
552 }
553
554 static void __init smp_core99_setup_i2c_hwsync(int ncpus)
555 {
556 struct device_node *cc = NULL;
557 struct device_node *p;
558 const char *name = NULL;
559 const u32 *reg;
560 int ok;
561
562 /* Look for the clock chip */
563 while ((cc = of_find_node_by_name(cc, "i2c-hwclock")) != NULL) {
564 p = of_get_parent(cc);
565 ok = p && of_device_is_compatible(p, "uni-n-i2c");
566 of_node_put(p);
567 if (!ok)
568 continue;
569
570 pmac_tb_clock_chip_host = pmac_i2c_find_bus(cc);
571 if (pmac_tb_clock_chip_host == NULL)
572 continue;
573 reg = of_get_property(cc, "reg", NULL);
574 if (reg == NULL)
575 continue;
576 switch (*reg) {
577 case 0xd2:
578 if (of_device_is_compatible(cc,"pulsar-legacy-slewing")) {
579 pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
580 pmac_tb_pulsar_addr = 0xd2;
581 name = "Pulsar";
582 } else if (of_device_is_compatible(cc, "cy28508")) {
583 pmac_tb_freeze = smp_core99_cypress_tb_freeze;
584 name = "Cypress";
585 }
586 break;
587 case 0xd4:
588 pmac_tb_freeze = smp_core99_pulsar_tb_freeze;
589 pmac_tb_pulsar_addr = 0xd4;
590 name = "Pulsar";
591 break;
592 }
593 if (pmac_tb_freeze != NULL)
594 break;
595 }
596 if (pmac_tb_freeze != NULL) {
597 /* Open i2c bus for synchronous access */
598 if (pmac_i2c_open(pmac_tb_clock_chip_host, 1)) {
599 printk(KERN_ERR "Failed top open i2c bus for clock"
600 " sync, fallback to software sync !\n");
601 goto no_i2c_sync;
602 }
603 printk(KERN_INFO "Processor timebase sync using %s i2c clock\n",
604 name);
605 return;
606 }
607 no_i2c_sync:
608 pmac_tb_freeze = NULL;
609 pmac_tb_clock_chip_host = NULL;
610 }
611
612
613
614 /*
615 * Newer G5s uses a platform function
616 */
617
618 static void smp_core99_pfunc_tb_freeze(int freeze)
619 {
620 struct device_node *cpus;
621 struct pmf_args args;
622
623 cpus = of_find_node_by_path("/cpus");
624 BUG_ON(cpus == NULL);
625 args.count = 1;
626 args.u[0].v = !freeze;
627 pmf_call_function(cpus, "cpu-timebase", &args);
628 of_node_put(cpus);
629 }
630
631 #else /* CONFIG_PPC64 */
632
633 /*
634 * SMP G4 use a GPIO to enable/disable the timebase.
635 */
636
637 static unsigned int core99_tb_gpio; /* Timebase freeze GPIO */
638
639 static void smp_core99_gpio_tb_freeze(int freeze)
640 {
641 if (freeze)
642 pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 4);
643 else
644 pmac_call_feature(PMAC_FTR_WRITE_GPIO, NULL, core99_tb_gpio, 0);
645 pmac_call_feature(PMAC_FTR_READ_GPIO, NULL, core99_tb_gpio, 0);
646 }
647
648
649 #endif /* !CONFIG_PPC64 */
650
651 /* L2 and L3 cache settings to pass from CPU0 to CPU1 on G4 cpus */
652 volatile static long int core99_l2_cache;
653 volatile static long int core99_l3_cache;
654
655 static void __devinit core99_init_caches(int cpu)
656 {
657 #ifndef CONFIG_PPC64
658 if (!cpu_has_feature(CPU_FTR_L2CR))
659 return;
660
661 if (cpu == 0) {
662 core99_l2_cache = _get_L2CR();
663 printk("CPU0: L2CR is %lx\n", core99_l2_cache);
664 } else {
665 printk("CPU%d: L2CR was %lx\n", cpu, _get_L2CR());
666 _set_L2CR(0);
667 _set_L2CR(core99_l2_cache);
668 printk("CPU%d: L2CR set to %lx\n", cpu, core99_l2_cache);
669 }
670
671 if (!cpu_has_feature(CPU_FTR_L3CR))
672 return;
673
674 if (cpu == 0){
675 core99_l3_cache = _get_L3CR();
676 printk("CPU0: L3CR is %lx\n", core99_l3_cache);
677 } else {
678 printk("CPU%d: L3CR was %lx\n", cpu, _get_L3CR());
679 _set_L3CR(0);
680 _set_L3CR(core99_l3_cache);
681 printk("CPU%d: L3CR set to %lx\n", cpu, core99_l3_cache);
682 }
683 #endif /* !CONFIG_PPC64 */
684 }
685
686 static void __init smp_core99_setup(int ncpus)
687 {
688 #ifdef CONFIG_PPC64
689
690 /* i2c based HW sync on some G5s */
691 if (machine_is_compatible("PowerMac7,2") ||
692 machine_is_compatible("PowerMac7,3") ||
693 machine_is_compatible("RackMac3,1"))
694 smp_core99_setup_i2c_hwsync(ncpus);
695
696 /* pfunc based HW sync on recent G5s */
697 if (pmac_tb_freeze == NULL) {
698 struct device_node *cpus =
699 of_find_node_by_path("/cpus");
700 if (cpus &&
701 of_get_property(cpus, "platform-cpu-timebase", NULL)) {
702 pmac_tb_freeze = smp_core99_pfunc_tb_freeze;
703 printk(KERN_INFO "Processor timebase sync using"
704 " platform function\n");
705 }
706 }
707
708 #else /* CONFIG_PPC64 */
709
710 /* GPIO based HW sync on ppc32 Core99 */
711 if (pmac_tb_freeze == NULL && !machine_is_compatible("MacRISC4")) {
712 struct device_node *cpu;
713 const u32 *tbprop = NULL;
714
715 core99_tb_gpio = KL_GPIO_TB_ENABLE; /* default value */
716 cpu = of_find_node_by_type(NULL, "cpu");
717 if (cpu != NULL) {
718 tbprop = of_get_property(cpu, "timebase-enable", NULL);
719 if (tbprop)
720 core99_tb_gpio = *tbprop;
721 of_node_put(cpu);
722 }
723 pmac_tb_freeze = smp_core99_gpio_tb_freeze;
724 printk(KERN_INFO "Processor timebase sync using"
725 " GPIO 0x%02x\n", core99_tb_gpio);
726 }
727
728 #endif /* CONFIG_PPC64 */
729
730 /* No timebase sync, fallback to software */
731 if (pmac_tb_freeze == NULL) {
732 smp_ops->give_timebase = smp_generic_give_timebase;
733 smp_ops->take_timebase = smp_generic_take_timebase;
734 printk(KERN_INFO "Processor timebase sync using software\n");
735 }
736
737 #ifndef CONFIG_PPC64
738 {
739 int i;
740
741 /* XXX should get this from reg properties */
742 for (i = 1; i < ncpus; ++i)
743 smp_hw_index[i] = i;
744 }
745 #endif
746
747 /* 32 bits SMP can't NAP */
748 if (!machine_is_compatible("MacRISC4"))
749 powersave_nap = 0;
750 }
751
752 static int __init smp_core99_probe(void)
753 {
754 struct device_node *cpus;
755 int ncpus = 0;
756
757 if (ppc_md.progress) ppc_md.progress("smp_core99_probe", 0x345);
758
759 /* Count CPUs in the device-tree */
760 for (cpus = NULL; (cpus = of_find_node_by_type(cpus, "cpu")) != NULL;)
761 ++ncpus;
762
763 printk(KERN_INFO "PowerMac SMP probe found %d cpus\n", ncpus);
764
765 /* Nothing more to do if less than 2 of them */
766 if (ncpus <= 1)
767 return 1;
768
769 /* We need to perform some early initialisations before we can start
770 * setting up SMP as we are running before initcalls
771 */
772 pmac_pfunc_base_install();
773 pmac_i2c_init();
774
775 /* Setup various bits like timebase sync method, ability to nap, ... */
776 smp_core99_setup(ncpus);
777
778 /* Install IPIs */
779 mpic_request_ipis();
780
781 /* Collect l2cr and l3cr values from CPU 0 */
782 core99_init_caches(0);
783
784 return ncpus;
785 }
786
787 static void __devinit smp_core99_kick_cpu(int nr)
788 {
789 unsigned int save_vector;
790 unsigned long target, flags;
791 volatile unsigned int *vector
792 = ((volatile unsigned int *)(KERNELBASE+0x100));
793
794 if (nr < 0 || nr > 3)
795 return;
796
797 if (ppc_md.progress)
798 ppc_md.progress("smp_core99_kick_cpu", 0x346);
799
800 local_irq_save(flags);
801
802 /* Save reset vector */
803 save_vector = *vector;
804
805 /* Setup fake reset vector that does
806 * b __secondary_start_pmac_0 + nr*8 - KERNELBASE
807 */
808 target = (unsigned long) __secondary_start_pmac_0 + nr * 8;
809 create_branch((unsigned long)vector, target, BRANCH_SET_LINK);
810
811 /* Put some life in our friend */
812 pmac_call_feature(PMAC_FTR_RESET_CPU, NULL, nr, 0);
813
814 /* FIXME: We wait a bit for the CPU to take the exception, I should
815 * instead wait for the entry code to set something for me. Well,
816 * ideally, all that crap will be done in prom.c and the CPU left
817 * in a RAM-based wait loop like CHRP.
818 */
819 mdelay(1);
820
821 /* Restore our exception vector */
822 *vector = save_vector;
823 flush_icache_range((unsigned long) vector, (unsigned long) vector + 4);
824
825 local_irq_restore(flags);
826 if (ppc_md.progress) ppc_md.progress("smp_core99_kick_cpu done", 0x347);
827 }
828
829 static void __devinit smp_core99_setup_cpu(int cpu_nr)
830 {
831 /* Setup L2/L3 */
832 if (cpu_nr != 0)
833 core99_init_caches(cpu_nr);
834
835 /* Setup openpic */
836 mpic_setup_this_cpu();
837
838 if (cpu_nr == 0) {
839 #ifdef CONFIG_PPC64
840 extern void g5_phy_disable_cpu1(void);
841
842 /* Close i2c bus if it was used for tb sync */
843 if (pmac_tb_clock_chip_host) {
844 pmac_i2c_close(pmac_tb_clock_chip_host);
845 pmac_tb_clock_chip_host = NULL;
846 }
847
848 /* If we didn't start the second CPU, we must take
849 * it off the bus
850 */
851 if (machine_is_compatible("MacRISC4") &&
852 num_online_cpus() < 2)
853 g5_phy_disable_cpu1();
854 #endif /* CONFIG_PPC64 */
855
856 if (ppc_md.progress)
857 ppc_md.progress("core99_setup_cpu 0 done", 0x349);
858 }
859 }
860
861
862 #if defined(CONFIG_HOTPLUG_CPU) && defined(CONFIG_PPC32)
863
864 int smp_core99_cpu_disable(void)
865 {
866 cpu_clear(smp_processor_id(), cpu_online_map);
867
868 /* XXX reset cpu affinity here */
869 mpic_cpu_set_priority(0xf);
870 asm volatile("mtdec %0" : : "r" (0x7fffffff));
871 mb();
872 udelay(20);
873 asm volatile("mtdec %0" : : "r" (0x7fffffff));
874 return 0;
875 }
876
877 extern void low_cpu_die(void) __attribute__((noreturn)); /* in sleep.S */
878 static int cpu_dead[NR_CPUS];
879
880 void cpu_die(void)
881 {
882 local_irq_disable();
883 cpu_dead[smp_processor_id()] = 1;
884 mb();
885 low_cpu_die();
886 }
887
888 void smp_core99_cpu_die(unsigned int cpu)
889 {
890 int timeout;
891
892 timeout = 1000;
893 while (!cpu_dead[cpu]) {
894 if (--timeout == 0) {
895 printk("CPU %u refused to die!\n", cpu);
896 break;
897 }
898 msleep(1);
899 }
900 cpu_dead[cpu] = 0;
901 }
902
903 #endif /* CONFIG_HOTPLUG_CPU && CONFIG_PP32 */
904
905 /* Core99 Macs (dual G4s and G5s) */
906 struct smp_ops_t core99_smp_ops = {
907 .message_pass = smp_mpic_message_pass,
908 .probe = smp_core99_probe,
909 .kick_cpu = smp_core99_kick_cpu,
910 .setup_cpu = smp_core99_setup_cpu,
911 .give_timebase = smp_core99_give_timebase,
912 .take_timebase = smp_core99_take_timebase,
913 #if defined(CONFIG_HOTPLUG_CPU)
914 # if defined(CONFIG_PPC32)
915 .cpu_disable = smp_core99_cpu_disable,
916 .cpu_die = smp_core99_cpu_die,
917 # endif
918 # if defined(CONFIG_PPC64)
919 .cpu_disable = generic_cpu_disable,
920 .cpu_die = generic_cpu_die,
921 /* intentionally do *NOT* assign cpu_enable,
922 * the generic code will use kick_cpu then! */
923 # endif
924 #endif
925 };