Input: sur40 - skip all blobs that are not touches
[GitHub/LineageOS/android_kernel_motorola_exynos9610.git] / arch / powerpc / include / asm / cputable.h
1 #ifndef __ASM_POWERPC_CPUTABLE_H
2 #define __ASM_POWERPC_CPUTABLE_H
3
4
5 #include <linux/types.h>
6 #include <asm/asm-compat.h>
7 #include <asm/feature-fixups.h>
8 #include <uapi/asm/cputable.h>
9
10 #ifndef __ASSEMBLY__
11
12 /* This structure can grow, it's real size is used by head.S code
13 * via the mkdefs mechanism.
14 */
15 struct cpu_spec;
16
17 typedef void (*cpu_setup_t)(unsigned long offset, struct cpu_spec* spec);
18 typedef void (*cpu_restore_t)(void);
19
20 enum powerpc_oprofile_type {
21 PPC_OPROFILE_INVALID = 0,
22 PPC_OPROFILE_RS64 = 1,
23 PPC_OPROFILE_POWER4 = 2,
24 PPC_OPROFILE_G4 = 3,
25 PPC_OPROFILE_FSL_EMB = 4,
26 PPC_OPROFILE_CELL = 5,
27 PPC_OPROFILE_PA6T = 6,
28 };
29
30 enum powerpc_pmc_type {
31 PPC_PMC_DEFAULT = 0,
32 PPC_PMC_IBM = 1,
33 PPC_PMC_PA6T = 2,
34 PPC_PMC_G4 = 3,
35 };
36
37 struct pt_regs;
38
39 extern int machine_check_generic(struct pt_regs *regs);
40 extern int machine_check_4xx(struct pt_regs *regs);
41 extern int machine_check_440A(struct pt_regs *regs);
42 extern int machine_check_e500mc(struct pt_regs *regs);
43 extern int machine_check_e500(struct pt_regs *regs);
44 extern int machine_check_e200(struct pt_regs *regs);
45 extern int machine_check_47x(struct pt_regs *regs);
46 int machine_check_8xx(struct pt_regs *regs);
47
48 extern void cpu_down_flush_e500v2(void);
49 extern void cpu_down_flush_e500mc(void);
50 extern void cpu_down_flush_e5500(void);
51 extern void cpu_down_flush_e6500(void);
52
53 /* NOTE WELL: Update identify_cpu() if fields are added or removed! */
54 struct cpu_spec {
55 /* CPU is matched via (PVR & pvr_mask) == pvr_value */
56 unsigned int pvr_mask;
57 unsigned int pvr_value;
58
59 char *cpu_name;
60 unsigned long cpu_features; /* Kernel features */
61 unsigned int cpu_user_features; /* Userland features */
62 unsigned int cpu_user_features2; /* Userland features v2 */
63 unsigned int mmu_features; /* MMU features */
64
65 /* cache line sizes */
66 unsigned int icache_bsize;
67 unsigned int dcache_bsize;
68
69 /* flush caches inside the current cpu */
70 void (*cpu_down_flush)(void);
71
72 /* number of performance monitor counters */
73 unsigned int num_pmcs;
74 enum powerpc_pmc_type pmc_type;
75
76 /* this is called to initialize various CPU bits like L1 cache,
77 * BHT, SPD, etc... from head.S before branching to identify_machine
78 */
79 cpu_setup_t cpu_setup;
80 /* Used to restore cpu setup on secondary processors and at resume */
81 cpu_restore_t cpu_restore;
82
83 /* Used by oprofile userspace to select the right counters */
84 char *oprofile_cpu_type;
85
86 /* Processor specific oprofile operations */
87 enum powerpc_oprofile_type oprofile_type;
88
89 /* Bit locations inside the mmcra change */
90 unsigned long oprofile_mmcra_sihv;
91 unsigned long oprofile_mmcra_sipr;
92
93 /* Bits to clear during an oprofile exception */
94 unsigned long oprofile_mmcra_clear;
95
96 /* Name of processor class, for the ELF AT_PLATFORM entry */
97 char *platform;
98
99 /* Processor specific machine check handling. Return negative
100 * if the error is fatal, 1 if it was fully recovered and 0 to
101 * pass up (not CPU originated) */
102 int (*machine_check)(struct pt_regs *regs);
103
104 /*
105 * Processor specific early machine check handler which is
106 * called in real mode to handle SLB and TLB errors.
107 */
108 long (*machine_check_early)(struct pt_regs *regs);
109
110 /*
111 * Processor specific routine to flush tlbs.
112 */
113 void (*flush_tlb)(unsigned int action);
114
115 };
116
117 extern struct cpu_spec *cur_cpu_spec;
118
119 extern unsigned int __start___ftr_fixup, __stop___ftr_fixup;
120
121 extern void set_cur_cpu_spec(struct cpu_spec *s);
122 extern struct cpu_spec *identify_cpu(unsigned long offset, unsigned int pvr);
123 extern void identify_cpu_name(unsigned int pvr);
124 extern void do_feature_fixups(unsigned long value, void *fixup_start,
125 void *fixup_end);
126
127 extern const char *powerpc_base_platform;
128
129 #ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS
130 extern void cpu_feature_keys_init(void);
131 #else
132 static inline void cpu_feature_keys_init(void) { }
133 #endif
134
135 /* TLB flush actions. Used as argument to cpu_spec.flush_tlb() hook */
136 enum {
137 TLB_INVAL_SCOPE_GLOBAL = 0, /* invalidate all TLBs */
138 TLB_INVAL_SCOPE_LPID = 1, /* invalidate TLBs for current LPID */
139 };
140
141 #endif /* __ASSEMBLY__ */
142
143 /* CPU kernel features */
144
145 /* Retain the 32b definitions all use bottom half of word */
146 #define CPU_FTR_COHERENT_ICACHE ASM_CONST(0x00000001)
147 #define CPU_FTR_L2CR ASM_CONST(0x00000002)
148 #define CPU_FTR_SPEC7450 ASM_CONST(0x00000004)
149 #define CPU_FTR_ALTIVEC ASM_CONST(0x00000008)
150 #define CPU_FTR_TAU ASM_CONST(0x00000010)
151 #define CPU_FTR_CAN_DOZE ASM_CONST(0x00000020)
152 #define CPU_FTR_USE_TB ASM_CONST(0x00000040)
153 #define CPU_FTR_L2CSR ASM_CONST(0x00000080)
154 #define CPU_FTR_601 ASM_CONST(0x00000100)
155 #define CPU_FTR_DBELL ASM_CONST(0x00000200)
156 #define CPU_FTR_CAN_NAP ASM_CONST(0x00000400)
157 #define CPU_FTR_L3CR ASM_CONST(0x00000800)
158 #define CPU_FTR_L3_DISABLE_NAP ASM_CONST(0x00001000)
159 #define CPU_FTR_NAP_DISABLE_L2_PR ASM_CONST(0x00002000)
160 #define CPU_FTR_DUAL_PLL_750FX ASM_CONST(0x00004000)
161 #define CPU_FTR_NO_DPM ASM_CONST(0x00008000)
162 #define CPU_FTR_476_DD2 ASM_CONST(0x00010000)
163 #define CPU_FTR_NEED_COHERENT ASM_CONST(0x00020000)
164 #define CPU_FTR_NO_BTIC ASM_CONST(0x00040000)
165 #define CPU_FTR_DEBUG_LVL_EXC ASM_CONST(0x00080000)
166 #define CPU_FTR_NODSISRALIGN ASM_CONST(0x00100000)
167 #define CPU_FTR_PPC_LE ASM_CONST(0x00200000)
168 #define CPU_FTR_REAL_LE ASM_CONST(0x00400000)
169 #define CPU_FTR_FPU_UNAVAILABLE ASM_CONST(0x00800000)
170 #define CPU_FTR_UNIFIED_ID_CACHE ASM_CONST(0x01000000)
171 #define CPU_FTR_SPE ASM_CONST(0x02000000)
172 #define CPU_FTR_NEED_PAIRED_STWCX ASM_CONST(0x04000000)
173 #define CPU_FTR_LWSYNC ASM_CONST(0x08000000)
174 #define CPU_FTR_NOEXECUTE ASM_CONST(0x10000000)
175 #define CPU_FTR_INDEXED_DCR ASM_CONST(0x20000000)
176 #define CPU_FTR_EMB_HV ASM_CONST(0x40000000)
177
178 /*
179 * Add the 64-bit processor unique features in the top half of the word;
180 * on 32-bit, make the names available but defined to be 0.
181 */
182 #ifdef __powerpc64__
183 #define LONG_ASM_CONST(x) ASM_CONST(x)
184 #else
185 #define LONG_ASM_CONST(x) 0
186 #endif
187
188 #define CPU_FTR_HVMODE LONG_ASM_CONST(0x0000000100000000)
189 #define CPU_FTR_ARCH_201 LONG_ASM_CONST(0x0000000200000000)
190 #define CPU_FTR_ARCH_206 LONG_ASM_CONST(0x0000000400000000)
191 #define CPU_FTR_ARCH_207S LONG_ASM_CONST(0x0000000800000000)
192 #define CPU_FTR_ARCH_300 LONG_ASM_CONST(0x0000001000000000)
193 #define CPU_FTR_MMCRA LONG_ASM_CONST(0x0000002000000000)
194 #define CPU_FTR_CTRL LONG_ASM_CONST(0x0000004000000000)
195 #define CPU_FTR_SMT LONG_ASM_CONST(0x0000008000000000)
196 #define CPU_FTR_PAUSE_ZERO LONG_ASM_CONST(0x0000010000000000)
197 #define CPU_FTR_PURR LONG_ASM_CONST(0x0000020000000000)
198 #define CPU_FTR_CELL_TB_BUG LONG_ASM_CONST(0x0000040000000000)
199 #define CPU_FTR_SPURR LONG_ASM_CONST(0x0000080000000000)
200 #define CPU_FTR_DSCR LONG_ASM_CONST(0x0000100000000000)
201 #define CPU_FTR_VSX LONG_ASM_CONST(0x0000200000000000)
202 #define CPU_FTR_SAO LONG_ASM_CONST(0x0000400000000000)
203 #define CPU_FTR_CP_USE_DCBTZ LONG_ASM_CONST(0x0000800000000000)
204 #define CPU_FTR_UNALIGNED_LD_STD LONG_ASM_CONST(0x0001000000000000)
205 #define CPU_FTR_ASYM_SMT LONG_ASM_CONST(0x0002000000000000)
206 #define CPU_FTR_STCX_CHECKS_ADDRESS LONG_ASM_CONST(0x0004000000000000)
207 #define CPU_FTR_POPCNTB LONG_ASM_CONST(0x0008000000000000)
208 #define CPU_FTR_POPCNTD LONG_ASM_CONST(0x0010000000000000)
209 #define CPU_FTR_ICSWX LONG_ASM_CONST(0x0020000000000000)
210 #define CPU_FTR_VMX_COPY LONG_ASM_CONST(0x0040000000000000)
211 #define CPU_FTR_TM LONG_ASM_CONST(0x0080000000000000)
212 #define CPU_FTR_CFAR LONG_ASM_CONST(0x0100000000000000)
213 #define CPU_FTR_HAS_PPR LONG_ASM_CONST(0x0200000000000000)
214 #define CPU_FTR_DAWR LONG_ASM_CONST(0x0400000000000000)
215 #define CPU_FTR_DABRX LONG_ASM_CONST(0x0800000000000000)
216 #define CPU_FTR_PMAO_BUG LONG_ASM_CONST(0x1000000000000000)
217 #define CPU_FTR_SUBCORE LONG_ASM_CONST(0x2000000000000000)
218 #define CPU_FTR_POWER9_DD1 LONG_ASM_CONST(0x4000000000000000)
219
220 #ifndef __ASSEMBLY__
221
222 #define CPU_FTR_PPCAS_ARCH_V2 (CPU_FTR_NOEXECUTE | CPU_FTR_NODSISRALIGN)
223
224 #define MMU_FTR_PPCAS_ARCH_V2 (MMU_FTR_TLBIEL | MMU_FTR_16M_PAGE)
225
226 /* We only set the altivec features if the kernel was compiled with altivec
227 * support
228 */
229 #ifdef CONFIG_ALTIVEC
230 #define CPU_FTR_ALTIVEC_COMP CPU_FTR_ALTIVEC
231 #define PPC_FEATURE_HAS_ALTIVEC_COMP PPC_FEATURE_HAS_ALTIVEC
232 #else
233 #define CPU_FTR_ALTIVEC_COMP 0
234 #define PPC_FEATURE_HAS_ALTIVEC_COMP 0
235 #endif
236
237 /* We only set the VSX features if the kernel was compiled with VSX
238 * support
239 */
240 #ifdef CONFIG_VSX
241 #define CPU_FTR_VSX_COMP CPU_FTR_VSX
242 #define PPC_FEATURE_HAS_VSX_COMP PPC_FEATURE_HAS_VSX
243 #else
244 #define CPU_FTR_VSX_COMP 0
245 #define PPC_FEATURE_HAS_VSX_COMP 0
246 #endif
247
248 /* We only set the spe features if the kernel was compiled with spe
249 * support
250 */
251 #ifdef CONFIG_SPE
252 #define CPU_FTR_SPE_COMP CPU_FTR_SPE
253 #define PPC_FEATURE_HAS_SPE_COMP PPC_FEATURE_HAS_SPE
254 #define PPC_FEATURE_HAS_EFP_SINGLE_COMP PPC_FEATURE_HAS_EFP_SINGLE
255 #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP PPC_FEATURE_HAS_EFP_DOUBLE
256 #else
257 #define CPU_FTR_SPE_COMP 0
258 #define PPC_FEATURE_HAS_SPE_COMP 0
259 #define PPC_FEATURE_HAS_EFP_SINGLE_COMP 0
260 #define PPC_FEATURE_HAS_EFP_DOUBLE_COMP 0
261 #endif
262
263 /* We only set the TM feature if the kernel was compiled with TM supprt */
264 #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
265 #define CPU_FTR_TM_COMP CPU_FTR_TM
266 #define PPC_FEATURE2_HTM_COMP PPC_FEATURE2_HTM
267 #define PPC_FEATURE2_HTM_NOSC_COMP PPC_FEATURE2_HTM_NOSC
268 #else
269 #define CPU_FTR_TM_COMP 0
270 #define PPC_FEATURE2_HTM_COMP 0
271 #define PPC_FEATURE2_HTM_NOSC_COMP 0
272 #endif
273
274 /* We need to mark all pages as being coherent if we're SMP or we have a
275 * 74[45]x and an MPC107 host bridge. Also 83xx and PowerQUICC II
276 * require it for PCI "streaming/prefetch" to work properly.
277 * This is also required by 52xx family.
278 */
279 #if defined(CONFIG_SMP) || defined(CONFIG_MPC10X_BRIDGE) \
280 || defined(CONFIG_PPC_83xx) || defined(CONFIG_8260) \
281 || defined(CONFIG_PPC_MPC52xx)
282 #define CPU_FTR_COMMON CPU_FTR_NEED_COHERENT
283 #else
284 #define CPU_FTR_COMMON 0
285 #endif
286
287 /* The powersave features NAP & DOZE seems to confuse BDI when
288 debugging. So if a BDI is used, disable theses
289 */
290 #ifndef CONFIG_BDI_SWITCH
291 #define CPU_FTR_MAYBE_CAN_DOZE CPU_FTR_CAN_DOZE
292 #define CPU_FTR_MAYBE_CAN_NAP CPU_FTR_CAN_NAP
293 #else
294 #define CPU_FTR_MAYBE_CAN_DOZE 0
295 #define CPU_FTR_MAYBE_CAN_NAP 0
296 #endif
297
298 #define CPU_FTRS_PPC601 (CPU_FTR_COMMON | CPU_FTR_601 | \
299 CPU_FTR_COHERENT_ICACHE | CPU_FTR_UNIFIED_ID_CACHE)
300 #define CPU_FTRS_603 (CPU_FTR_COMMON | \
301 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
302 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
303 #define CPU_FTRS_604 (CPU_FTR_COMMON | \
304 CPU_FTR_USE_TB | CPU_FTR_PPC_LE)
305 #define CPU_FTRS_740_NOTAU (CPU_FTR_COMMON | \
306 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
307 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
308 #define CPU_FTRS_740 (CPU_FTR_COMMON | \
309 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
310 CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
311 CPU_FTR_PPC_LE)
312 #define CPU_FTRS_750 (CPU_FTR_COMMON | \
313 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
314 CPU_FTR_TAU | CPU_FTR_MAYBE_CAN_NAP | \
315 CPU_FTR_PPC_LE)
316 #define CPU_FTRS_750CL (CPU_FTRS_750)
317 #define CPU_FTRS_750FX1 (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX | CPU_FTR_NO_DPM)
318 #define CPU_FTRS_750FX2 (CPU_FTRS_750 | CPU_FTR_NO_DPM)
319 #define CPU_FTRS_750FX (CPU_FTRS_750 | CPU_FTR_DUAL_PLL_750FX)
320 #define CPU_FTRS_750GX (CPU_FTRS_750FX)
321 #define CPU_FTRS_7400_NOTAU (CPU_FTR_COMMON | \
322 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
323 CPU_FTR_ALTIVEC_COMP | \
324 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
325 #define CPU_FTRS_7400 (CPU_FTR_COMMON | \
326 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | CPU_FTR_L2CR | \
327 CPU_FTR_TAU | CPU_FTR_ALTIVEC_COMP | \
328 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_PPC_LE)
329 #define CPU_FTRS_7450_20 (CPU_FTR_COMMON | \
330 CPU_FTR_USE_TB | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
331 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
332 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
333 #define CPU_FTRS_7450_21 (CPU_FTR_COMMON | \
334 CPU_FTR_USE_TB | \
335 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
336 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
337 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
338 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
339 #define CPU_FTRS_7450_23 (CPU_FTR_COMMON | \
340 CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
341 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
342 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
343 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
344 #define CPU_FTRS_7455_1 (CPU_FTR_COMMON | \
345 CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
346 CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | CPU_FTR_L3CR | \
347 CPU_FTR_SPEC7450 | CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
348 #define CPU_FTRS_7455_20 (CPU_FTR_COMMON | \
349 CPU_FTR_USE_TB | CPU_FTR_NEED_PAIRED_STWCX | \
350 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
351 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | \
352 CPU_FTR_NAP_DISABLE_L2_PR | CPU_FTR_L3_DISABLE_NAP | \
353 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE)
354 #define CPU_FTRS_7455 (CPU_FTR_COMMON | \
355 CPU_FTR_USE_TB | \
356 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
357 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
358 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
359 #define CPU_FTRS_7447_10 (CPU_FTR_COMMON | \
360 CPU_FTR_USE_TB | \
361 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
362 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
363 CPU_FTR_NEED_COHERENT | CPU_FTR_NO_BTIC | CPU_FTR_PPC_LE | \
364 CPU_FTR_NEED_PAIRED_STWCX)
365 #define CPU_FTRS_7447 (CPU_FTR_COMMON | \
366 CPU_FTR_USE_TB | \
367 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
368 CPU_FTR_L3CR | CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
369 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
370 #define CPU_FTRS_7447A (CPU_FTR_COMMON | \
371 CPU_FTR_USE_TB | \
372 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
373 CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
374 CPU_FTR_NEED_COHERENT | CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
375 #define CPU_FTRS_7448 (CPU_FTR_COMMON | \
376 CPU_FTR_USE_TB | \
377 CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_L2CR | CPU_FTR_ALTIVEC_COMP | \
378 CPU_FTR_SPEC7450 | CPU_FTR_NAP_DISABLE_L2_PR | \
379 CPU_FTR_PPC_LE | CPU_FTR_NEED_PAIRED_STWCX)
380 #define CPU_FTRS_82XX (CPU_FTR_COMMON | \
381 CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB)
382 #define CPU_FTRS_G2_LE (CPU_FTR_COMMON | CPU_FTR_MAYBE_CAN_DOZE | \
383 CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP)
384 #define CPU_FTRS_E300 (CPU_FTR_MAYBE_CAN_DOZE | \
385 CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \
386 CPU_FTR_COMMON)
387 #define CPU_FTRS_E300C2 (CPU_FTR_MAYBE_CAN_DOZE | \
388 CPU_FTR_USE_TB | CPU_FTR_MAYBE_CAN_NAP | \
389 CPU_FTR_COMMON | CPU_FTR_FPU_UNAVAILABLE)
390 #define CPU_FTRS_CLASSIC32 (CPU_FTR_COMMON | CPU_FTR_USE_TB)
391 #define CPU_FTRS_8XX (CPU_FTR_USE_TB | CPU_FTR_NOEXECUTE)
392 #define CPU_FTRS_40X (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
393 #define CPU_FTRS_44X (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
394 #define CPU_FTRS_440x6 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE | \
395 CPU_FTR_INDEXED_DCR)
396 #define CPU_FTRS_47X (CPU_FTRS_440x6)
397 #define CPU_FTRS_E200 (CPU_FTR_USE_TB | CPU_FTR_SPE_COMP | \
398 CPU_FTR_NODSISRALIGN | CPU_FTR_COHERENT_ICACHE | \
399 CPU_FTR_UNIFIED_ID_CACHE | CPU_FTR_NOEXECUTE | \
400 CPU_FTR_DEBUG_LVL_EXC)
401 #define CPU_FTRS_E500 (CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
402 CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | CPU_FTR_NODSISRALIGN | \
403 CPU_FTR_NOEXECUTE)
404 #define CPU_FTRS_E500_2 (CPU_FTR_MAYBE_CAN_DOZE | CPU_FTR_USE_TB | \
405 CPU_FTR_SPE_COMP | CPU_FTR_MAYBE_CAN_NAP | \
406 CPU_FTR_NODSISRALIGN | CPU_FTR_NOEXECUTE)
407 #define CPU_FTRS_E500MC (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \
408 CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
409 CPU_FTR_DBELL | CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV)
410 /*
411 * e5500/e6500 erratum A-006958 is a timebase bug that can use the
412 * same workaround as CPU_FTR_CELL_TB_BUG.
413 */
414 #define CPU_FTRS_E5500 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \
415 CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
416 CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
417 CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_CELL_TB_BUG)
418 #define CPU_FTRS_E6500 (CPU_FTR_USE_TB | CPU_FTR_NODSISRALIGN | \
419 CPU_FTR_L2CSR | CPU_FTR_LWSYNC | CPU_FTR_NOEXECUTE | \
420 CPU_FTR_DBELL | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
421 CPU_FTR_DEBUG_LVL_EXC | CPU_FTR_EMB_HV | CPU_FTR_ALTIVEC_COMP | \
422 CPU_FTR_CELL_TB_BUG | CPU_FTR_SMT)
423 #define CPU_FTRS_GENERIC_32 (CPU_FTR_COMMON | CPU_FTR_NODSISRALIGN)
424
425 /* 64-bit CPUs */
426 #define CPU_FTRS_POWER4 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
427 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
428 CPU_FTR_MMCRA | CPU_FTR_CP_USE_DCBTZ | \
429 CPU_FTR_STCX_CHECKS_ADDRESS)
430 #define CPU_FTRS_PPC970 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
431 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_201 | \
432 CPU_FTR_ALTIVEC_COMP | CPU_FTR_CAN_NAP | CPU_FTR_MMCRA | \
433 CPU_FTR_CP_USE_DCBTZ | CPU_FTR_STCX_CHECKS_ADDRESS | \
434 CPU_FTR_HVMODE | CPU_FTR_DABRX)
435 #define CPU_FTRS_POWER5 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
436 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
437 CPU_FTR_MMCRA | CPU_FTR_SMT | \
438 CPU_FTR_COHERENT_ICACHE | CPU_FTR_PURR | \
439 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_DABRX)
440 #define CPU_FTRS_POWER6 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
441 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
442 CPU_FTR_MMCRA | CPU_FTR_SMT | \
443 CPU_FTR_COHERENT_ICACHE | \
444 CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
445 CPU_FTR_DSCR | CPU_FTR_UNALIGNED_LD_STD | \
446 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_CFAR | \
447 CPU_FTR_DABRX)
448 #define CPU_FTRS_POWER7 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
449 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
450 CPU_FTR_MMCRA | CPU_FTR_SMT | \
451 CPU_FTR_COHERENT_ICACHE | \
452 CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
453 CPU_FTR_DSCR | CPU_FTR_SAO | CPU_FTR_ASYM_SMT | \
454 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
455 CPU_FTR_ICSWX | CPU_FTR_CFAR | CPU_FTR_HVMODE | \
456 CPU_FTR_VMX_COPY | CPU_FTR_HAS_PPR | CPU_FTR_DABRX)
457 #define CPU_FTRS_POWER8 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
458 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
459 CPU_FTR_MMCRA | CPU_FTR_SMT | \
460 CPU_FTR_COHERENT_ICACHE | \
461 CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
462 CPU_FTR_DSCR | CPU_FTR_SAO | \
463 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
464 CPU_FTR_ICSWX | CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
465 CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_DAWR | \
466 CPU_FTR_ARCH_207S | CPU_FTR_TM_COMP | CPU_FTR_SUBCORE)
467 #define CPU_FTRS_POWER8E (CPU_FTRS_POWER8 | CPU_FTR_PMAO_BUG)
468 #define CPU_FTRS_POWER8_DD1 (CPU_FTRS_POWER8 & ~CPU_FTR_DBELL)
469 #define CPU_FTRS_POWER9 (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
470 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | CPU_FTR_ARCH_206 |\
471 CPU_FTR_MMCRA | CPU_FTR_SMT | \
472 CPU_FTR_COHERENT_ICACHE | \
473 CPU_FTR_PURR | CPU_FTR_SPURR | CPU_FTR_REAL_LE | \
474 CPU_FTR_DSCR | CPU_FTR_SAO | \
475 CPU_FTR_STCX_CHECKS_ADDRESS | CPU_FTR_POPCNTB | CPU_FTR_POPCNTD | \
476 CPU_FTR_CFAR | CPU_FTR_HVMODE | CPU_FTR_VMX_COPY | \
477 CPU_FTR_DBELL | CPU_FTR_HAS_PPR | CPU_FTR_DAWR | \
478 CPU_FTR_ARCH_207S | CPU_FTR_TM_COMP | CPU_FTR_ARCH_300)
479 #define CPU_FTRS_POWER9_DD1 ((CPU_FTRS_POWER9 | CPU_FTR_POWER9_DD1) & \
480 (~CPU_FTR_SAO))
481 #define CPU_FTRS_CELL (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
482 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_CTRL | \
483 CPU_FTR_ALTIVEC_COMP | CPU_FTR_MMCRA | CPU_FTR_SMT | \
484 CPU_FTR_PAUSE_ZERO | CPU_FTR_CELL_TB_BUG | CPU_FTR_CP_USE_DCBTZ | \
485 CPU_FTR_UNALIGNED_LD_STD | CPU_FTR_DABRX)
486 #define CPU_FTRS_PA6T (CPU_FTR_USE_TB | CPU_FTR_LWSYNC | \
487 CPU_FTR_PPCAS_ARCH_V2 | CPU_FTR_ALTIVEC_COMP | \
488 CPU_FTR_PURR | CPU_FTR_REAL_LE | CPU_FTR_DABRX)
489 #define CPU_FTRS_COMPATIBLE (CPU_FTR_USE_TB | CPU_FTR_PPCAS_ARCH_V2)
490
491 #ifdef __powerpc64__
492 #ifdef CONFIG_PPC_BOOK3E
493 #define CPU_FTRS_POSSIBLE (CPU_FTRS_E6500 | CPU_FTRS_E5500)
494 #else
495 #define CPU_FTRS_POSSIBLE \
496 (CPU_FTRS_POWER4 | CPU_FTRS_PPC970 | CPU_FTRS_POWER5 | \
497 CPU_FTRS_POWER6 | CPU_FTRS_POWER7 | CPU_FTRS_POWER8E | \
498 CPU_FTRS_POWER8 | CPU_FTRS_POWER8_DD1 | CPU_FTRS_CELL | \
499 CPU_FTRS_PA6T | CPU_FTR_VSX | CPU_FTRS_POWER9 | CPU_FTRS_POWER9_DD1)
500 #endif
501 #else
502 enum {
503 CPU_FTRS_POSSIBLE =
504 #ifdef CONFIG_PPC_BOOK3S_32
505 CPU_FTRS_PPC601 | CPU_FTRS_603 | CPU_FTRS_604 | CPU_FTRS_740_NOTAU |
506 CPU_FTRS_740 | CPU_FTRS_750 | CPU_FTRS_750FX1 |
507 CPU_FTRS_750FX2 | CPU_FTRS_750FX | CPU_FTRS_750GX |
508 CPU_FTRS_7400_NOTAU | CPU_FTRS_7400 | CPU_FTRS_7450_20 |
509 CPU_FTRS_7450_21 | CPU_FTRS_7450_23 | CPU_FTRS_7455_1 |
510 CPU_FTRS_7455_20 | CPU_FTRS_7455 | CPU_FTRS_7447_10 |
511 CPU_FTRS_7447 | CPU_FTRS_7447A | CPU_FTRS_82XX |
512 CPU_FTRS_G2_LE | CPU_FTRS_E300 | CPU_FTRS_E300C2 |
513 CPU_FTRS_CLASSIC32 |
514 #else
515 CPU_FTRS_GENERIC_32 |
516 #endif
517 #ifdef CONFIG_8xx
518 CPU_FTRS_8XX |
519 #endif
520 #ifdef CONFIG_40x
521 CPU_FTRS_40X |
522 #endif
523 #ifdef CONFIG_44x
524 CPU_FTRS_44X | CPU_FTRS_440x6 |
525 #endif
526 #ifdef CONFIG_PPC_47x
527 CPU_FTRS_47X | CPU_FTR_476_DD2 |
528 #endif
529 #ifdef CONFIG_E200
530 CPU_FTRS_E200 |
531 #endif
532 #ifdef CONFIG_E500
533 CPU_FTRS_E500 | CPU_FTRS_E500_2 |
534 #endif
535 #ifdef CONFIG_PPC_E500MC
536 CPU_FTRS_E500MC | CPU_FTRS_E5500 | CPU_FTRS_E6500 |
537 #endif
538 0,
539 };
540 #endif /* __powerpc64__ */
541
542 #ifdef __powerpc64__
543 #ifdef CONFIG_PPC_BOOK3E
544 #define CPU_FTRS_ALWAYS (CPU_FTRS_E6500 & CPU_FTRS_E5500)
545 #else
546 #define CPU_FTRS_ALWAYS \
547 (CPU_FTRS_POWER4 & CPU_FTRS_PPC970 & CPU_FTRS_POWER5 & \
548 CPU_FTRS_POWER6 & CPU_FTRS_POWER7 & CPU_FTRS_CELL & \
549 CPU_FTRS_PA6T & CPU_FTRS_POWER8 & CPU_FTRS_POWER8E & \
550 CPU_FTRS_POWER8_DD1 & ~CPU_FTR_HVMODE & CPU_FTRS_POSSIBLE & \
551 CPU_FTRS_POWER9)
552 #endif
553 #else
554 enum {
555 CPU_FTRS_ALWAYS =
556 #ifdef CONFIG_PPC_BOOK3S_32
557 CPU_FTRS_PPC601 & CPU_FTRS_603 & CPU_FTRS_604 & CPU_FTRS_740_NOTAU &
558 CPU_FTRS_740 & CPU_FTRS_750 & CPU_FTRS_750FX1 &
559 CPU_FTRS_750FX2 & CPU_FTRS_750FX & CPU_FTRS_750GX &
560 CPU_FTRS_7400_NOTAU & CPU_FTRS_7400 & CPU_FTRS_7450_20 &
561 CPU_FTRS_7450_21 & CPU_FTRS_7450_23 & CPU_FTRS_7455_1 &
562 CPU_FTRS_7455_20 & CPU_FTRS_7455 & CPU_FTRS_7447_10 &
563 CPU_FTRS_7447 & CPU_FTRS_7447A & CPU_FTRS_82XX &
564 CPU_FTRS_G2_LE & CPU_FTRS_E300 & CPU_FTRS_E300C2 &
565 CPU_FTRS_CLASSIC32 &
566 #else
567 CPU_FTRS_GENERIC_32 &
568 #endif
569 #ifdef CONFIG_8xx
570 CPU_FTRS_8XX &
571 #endif
572 #ifdef CONFIG_40x
573 CPU_FTRS_40X &
574 #endif
575 #ifdef CONFIG_44x
576 CPU_FTRS_44X & CPU_FTRS_440x6 &
577 #endif
578 #ifdef CONFIG_E200
579 CPU_FTRS_E200 &
580 #endif
581 #ifdef CONFIG_E500
582 CPU_FTRS_E500 & CPU_FTRS_E500_2 &
583 #endif
584 #ifdef CONFIG_PPC_E500MC
585 CPU_FTRS_E500MC & CPU_FTRS_E5500 & CPU_FTRS_E6500 &
586 #endif
587 ~CPU_FTR_EMB_HV & /* can be removed at runtime */
588 CPU_FTRS_POSSIBLE,
589 };
590 #endif /* __powerpc64__ */
591
592 #define HBP_NUM 1
593
594 #endif /* !__ASSEMBLY__ */
595
596 #endif /* __ASM_POWERPC_CPUTABLE_H */