2 * Local APIC handling, local APIC timers
4 * (c) 1999, 2000 Ingo Molnar <mingo@redhat.com>
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
14 * Mikael Pettersson : PM converted to driver model.
17 #include <linux/init.h>
20 #include <linux/delay.h>
21 #include <linux/bootmem.h>
22 #include <linux/interrupt.h>
23 #include <linux/mc146818rtc.h>
24 #include <linux/kernel_stat.h>
25 #include <linux/sysdev.h>
26 #include <linux/cpu.h>
27 #include <linux/clockchips.h>
28 #include <linux/acpi_pmtmr.h>
29 #include <linux/module.h>
30 #include <linux/dmi.h>
32 #include <asm/atomic.h>
35 #include <asm/mpspec.h>
37 #include <asm/arch_hooks.h>
39 #include <asm/i8253.h>
42 #include <mach_apic.h>
43 #include <mach_apicdef.h>
51 #if (SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F
52 # error SPURIOUS_APIC_VECTOR definition error
56 * Knob to control our willingness to enable the local APIC.
58 * -1=force-disable, +1=force-enable
60 static int enable_local_apic __initdata
= 0;
62 /* Local APIC timer verification ok */
63 static int local_apic_timer_verify_ok
;
64 /* Disable local APIC timer from the kernel commandline or via dmi quirk */
65 static int local_apic_timer_disabled
;
66 /* Local APIC timer works in C2 */
67 int local_apic_timer_c2_ok
;
68 EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok
);
71 * Debug level, exported for io_apic.c
75 static unsigned int calibration_result
;
77 static int lapic_next_event(unsigned long delta
,
78 struct clock_event_device
*evt
);
79 static void lapic_timer_setup(enum clock_event_mode mode
,
80 struct clock_event_device
*evt
);
81 static void lapic_timer_broadcast(cpumask_t mask
);
82 static void apic_pm_activate(void);
85 * The local apic timer can be used for any function which is CPU local.
87 static struct clock_event_device lapic_clockevent
= {
89 .features
= CLOCK_EVT_FEAT_PERIODIC
| CLOCK_EVT_FEAT_ONESHOT
90 | CLOCK_EVT_FEAT_C3STOP
| CLOCK_EVT_FEAT_DUMMY
,
92 .set_mode
= lapic_timer_setup
,
93 .set_next_event
= lapic_next_event
,
94 .broadcast
= lapic_timer_broadcast
,
98 static DEFINE_PER_CPU(struct clock_event_device
, lapic_events
);
100 /* Local APIC was disabled by the BIOS and enabled by the kernel */
101 static int enabled_via_apicbase
;
104 * Get the LAPIC version
106 static inline int lapic_get_version(void)
108 return GET_APIC_VERSION(apic_read(APIC_LVR
));
112 * Check, if the APIC is integrated or a seperate chip
114 static inline int lapic_is_integrated(void)
116 return APIC_INTEGRATED(lapic_get_version());
120 * Check, whether this is a modern or a first generation APIC
122 static int modern_apic(void)
124 /* AMD systems use old APIC versions, so check the CPU */
125 if (boot_cpu_data
.x86_vendor
== X86_VENDOR_AMD
&&
126 boot_cpu_data
.x86
>= 0xf)
128 return lapic_get_version() >= 0x14;
131 void apic_wait_icr_idle(void)
133 while (apic_read(APIC_ICR
) & APIC_ICR_BUSY
)
137 unsigned long safe_apic_wait_icr_idle(void)
139 unsigned long send_status
;
144 send_status
= apic_read(APIC_ICR
) & APIC_ICR_BUSY
;
148 } while (timeout
++ < 1000);
154 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
156 void enable_NMI_through_LVT0 (void * dummy
)
158 unsigned int v
= APIC_DM_NMI
;
160 /* Level triggered for 82489DX */
161 if (!lapic_is_integrated())
162 v
|= APIC_LVT_LEVEL_TRIGGER
;
163 apic_write_around(APIC_LVT0
, v
);
167 * get_physical_broadcast - Get number of physical broadcast IDs
169 int get_physical_broadcast(void)
171 return modern_apic() ? 0xff : 0xf;
175 * lapic_get_maxlvt - get the maximum number of local vector table entries
177 int lapic_get_maxlvt(void)
179 unsigned int v
= apic_read(APIC_LVR
);
181 /* 82489DXs do not report # of LVT entries. */
182 return APIC_INTEGRATED(GET_APIC_VERSION(v
)) ? GET_APIC_MAXLVT(v
) : 2;
189 /* Clock divisor is set to 16 */
190 #define APIC_DIVISOR 16
193 * This function sets up the local APIC timer, with a timeout of
194 * 'clocks' APIC bus clock. During calibration we actually call
195 * this function twice on the boot CPU, once with a bogus timeout
196 * value, second time for real. The other (noncalibrating) CPUs
197 * call this function only once, with the real, calibrated value.
199 * We do reads before writes even if unnecessary, to get around the
200 * P5 APIC double write bug.
202 static void __setup_APIC_LVTT(unsigned int clocks
, int oneshot
, int irqen
)
204 unsigned int lvtt_value
, tmp_value
;
206 lvtt_value
= LOCAL_TIMER_VECTOR
;
208 lvtt_value
|= APIC_LVT_TIMER_PERIODIC
;
209 if (!lapic_is_integrated())
210 lvtt_value
|= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV
);
213 lvtt_value
|= APIC_LVT_MASKED
;
215 apic_write_around(APIC_LVTT
, lvtt_value
);
220 tmp_value
= apic_read(APIC_TDCR
);
221 apic_write_around(APIC_TDCR
, (tmp_value
222 & ~(APIC_TDR_DIV_1
| APIC_TDR_DIV_TMBASE
))
226 apic_write_around(APIC_TMICT
, clocks
/APIC_DIVISOR
);
230 * Program the next event, relative to now
232 static int lapic_next_event(unsigned long delta
,
233 struct clock_event_device
*evt
)
235 apic_write_around(APIC_TMICT
, delta
);
240 * Setup the lapic timer in periodic or oneshot mode
242 static void lapic_timer_setup(enum clock_event_mode mode
,
243 struct clock_event_device
*evt
)
248 /* Lapic used for broadcast ? */
249 if (!local_apic_timer_verify_ok
)
252 local_irq_save(flags
);
255 case CLOCK_EVT_MODE_PERIODIC
:
256 case CLOCK_EVT_MODE_ONESHOT
:
257 __setup_APIC_LVTT(calibration_result
,
258 mode
!= CLOCK_EVT_MODE_PERIODIC
, 1);
260 case CLOCK_EVT_MODE_UNUSED
:
261 case CLOCK_EVT_MODE_SHUTDOWN
:
262 v
= apic_read(APIC_LVTT
);
263 v
|= (APIC_LVT_MASKED
| LOCAL_TIMER_VECTOR
);
264 apic_write_around(APIC_LVTT
, v
);
266 case CLOCK_EVT_MODE_RESUME
:
267 /* Nothing to do here */
271 local_irq_restore(flags
);
275 * Local APIC timer broadcast function
277 static void lapic_timer_broadcast(cpumask_t mask
)
280 send_IPI_mask(mask
, LOCAL_TIMER_VECTOR
);
285 * Setup the local APIC timer for this CPU. Copy the initilized values
286 * of the boot CPU and register the clock event in the framework.
288 static void __devinit
setup_APIC_timer(void)
290 struct clock_event_device
*levt
= &__get_cpu_var(lapic_events
);
292 memcpy(levt
, &lapic_clockevent
, sizeof(*levt
));
293 levt
->cpumask
= cpumask_of_cpu(smp_processor_id());
295 clockevents_register_device(levt
);
299 * In this functions we calibrate APIC bus clocks to the external timer.
301 * We want to do the calibration only once since we want to have local timer
302 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
305 * This was previously done by reading the PIT/HPET and waiting for a wrap
306 * around to find out, that a tick has elapsed. I have a box, where the PIT
307 * readout is broken, so it never gets out of the wait loop again. This was
308 * also reported by others.
310 * Monitoring the jiffies value is inaccurate and the clockevents
311 * infrastructure allows us to do a simple substitution of the interrupt
314 * The calibration routine also uses the pm_timer when possible, as the PIT
315 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
316 * back to normal later in the boot process).
319 #define LAPIC_CAL_LOOPS (HZ/10)
321 static __initdata
volatile int lapic_cal_loops
= -1;
322 static __initdata
long lapic_cal_t1
, lapic_cal_t2
;
323 static __initdata
unsigned long long lapic_cal_tsc1
, lapic_cal_tsc2
;
324 static __initdata
unsigned long lapic_cal_pm1
, lapic_cal_pm2
;
325 static __initdata
unsigned long lapic_cal_j1
, lapic_cal_j2
;
328 * Temporary interrupt handler.
330 static void __init
lapic_cal_handler(struct clock_event_device
*dev
)
332 unsigned long long tsc
= 0;
333 long tapic
= apic_read(APIC_TMCCT
);
334 unsigned long pm
= acpi_pm_read_early();
339 switch (lapic_cal_loops
++) {
341 lapic_cal_t1
= tapic
;
342 lapic_cal_tsc1
= tsc
;
344 lapic_cal_j1
= jiffies
;
347 case LAPIC_CAL_LOOPS
:
348 lapic_cal_t2
= tapic
;
349 lapic_cal_tsc2
= tsc
;
350 if (pm
< lapic_cal_pm1
)
351 pm
+= ACPI_PM_OVRRUN
;
353 lapic_cal_j2
= jiffies
;
359 * Setup the boot APIC
361 * Calibrate and verify the result.
363 void __init
setup_boot_APIC_clock(void)
365 struct clock_event_device
*levt
= &__get_cpu_var(lapic_events
);
366 const long pm_100ms
= PMTMR_TICKS_PER_SEC
/10;
367 const long pm_thresh
= pm_100ms
/100;
368 void (*real_handler
)(struct clock_event_device
*dev
);
369 unsigned long deltaj
;
371 int pm_referenced
= 0;
373 if (boot_cpu_has(X86_FEATURE_LAPIC_TIMER_BROKEN
))
374 local_apic_timer_disabled
= 1;
377 * The local apic timer can be disabled via the kernel
378 * commandline or from the test above. Register the lapic
379 * timer as a dummy clock event source on SMP systems, so the
380 * broadcast mechanism is used. On UP systems simply ignore it.
382 if (local_apic_timer_disabled
) {
383 /* No broadcast on UP ! */
384 if (num_possible_cpus() > 1)
389 apic_printk(APIC_VERBOSE
, "Using local APIC timer interrupts.\n"
390 "calibrating APIC timer ...\n");
394 /* Replace the global interrupt handler */
395 real_handler
= global_clock_event
->event_handler
;
396 global_clock_event
->event_handler
= lapic_cal_handler
;
399 * Setup the APIC counter to 1e9. There is no way the lapic
400 * can underflow in the 100ms detection time frame
402 __setup_APIC_LVTT(1000000000, 0, 0);
404 /* Let the interrupts run */
407 while (lapic_cal_loops
<= LAPIC_CAL_LOOPS
)
412 /* Restore the real event handler */
413 global_clock_event
->event_handler
= real_handler
;
415 /* Build delta t1-t2 as apic timer counts down */
416 delta
= lapic_cal_t1
- lapic_cal_t2
;
417 apic_printk(APIC_VERBOSE
, "... lapic delta = %ld\n", delta
);
419 /* Check, if the PM timer is available */
420 deltapm
= lapic_cal_pm2
- lapic_cal_pm1
;
421 apic_printk(APIC_VERBOSE
, "... PM timer delta = %ld\n", deltapm
);
427 mult
= clocksource_hz2mult(PMTMR_TICKS_PER_SEC
, 22);
429 if (deltapm
> (pm_100ms
- pm_thresh
) &&
430 deltapm
< (pm_100ms
+ pm_thresh
)) {
431 apic_printk(APIC_VERBOSE
, "... PM timer result ok\n");
433 res
= (((u64
) deltapm
) * mult
) >> 22;
434 do_div(res
, 1000000);
435 printk(KERN_WARNING
"APIC calibration not consistent "
436 "with PM Timer: %ldms instead of 100ms\n",
438 /* Correct the lapic counter value */
439 res
= (((u64
) delta
) * pm_100ms
);
440 do_div(res
, deltapm
);
441 printk(KERN_INFO
"APIC delta adjusted to PM-Timer: "
442 "%lu (%ld)\n", (unsigned long) res
, delta
);
448 /* Calculate the scaled math multiplication factor */
449 lapic_clockevent
.mult
= div_sc(delta
, TICK_NSEC
* LAPIC_CAL_LOOPS
, 32);
450 lapic_clockevent
.max_delta_ns
=
451 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent
);
452 lapic_clockevent
.min_delta_ns
=
453 clockevent_delta2ns(0xF, &lapic_clockevent
);
455 calibration_result
= (delta
* APIC_DIVISOR
) / LAPIC_CAL_LOOPS
;
457 apic_printk(APIC_VERBOSE
, "..... delta %ld\n", delta
);
458 apic_printk(APIC_VERBOSE
, "..... mult: %ld\n", lapic_clockevent
.mult
);
459 apic_printk(APIC_VERBOSE
, "..... calibration result: %u\n",
463 delta
= (long)(lapic_cal_tsc2
- lapic_cal_tsc1
);
464 apic_printk(APIC_VERBOSE
, "..... CPU clock speed is "
466 (delta
/ LAPIC_CAL_LOOPS
) / (1000000 / HZ
),
467 (delta
/ LAPIC_CAL_LOOPS
) % (1000000 / HZ
));
470 apic_printk(APIC_VERBOSE
, "..... host bus clock speed is "
472 calibration_result
/ (1000000 / HZ
),
473 calibration_result
% (1000000 / HZ
));
475 local_apic_timer_verify_ok
= 1;
477 /* We trust the pm timer based calibration */
478 if (!pm_referenced
) {
479 apic_printk(APIC_VERBOSE
, "... verify APIC timer\n");
482 * Setup the apic timer manually
484 levt
->event_handler
= lapic_cal_handler
;
485 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC
, levt
);
486 lapic_cal_loops
= -1;
488 /* Let the interrupts run */
491 while(lapic_cal_loops
<= LAPIC_CAL_LOOPS
)
496 /* Stop the lapic timer */
497 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN
, levt
);
502 deltaj
= lapic_cal_j2
- lapic_cal_j1
;
503 apic_printk(APIC_VERBOSE
, "... jiffies delta = %lu\n", deltaj
);
505 /* Check, if the jiffies result is consistent */
506 if (deltaj
>= LAPIC_CAL_LOOPS
-2 && deltaj
<= LAPIC_CAL_LOOPS
+2)
507 apic_printk(APIC_VERBOSE
, "... jiffies result ok\n");
509 local_apic_timer_verify_ok
= 0;
513 if (!local_apic_timer_verify_ok
) {
515 "APIC timer disabled due to verification failure.\n");
516 /* No broadcast on UP ! */
517 if (num_possible_cpus() == 1)
521 * If nmi_watchdog is set to IO_APIC, we need the
522 * PIT/HPET going. Otherwise register lapic as a dummy
525 if (nmi_watchdog
!= NMI_IO_APIC
)
526 lapic_clockevent
.features
&= ~CLOCK_EVT_FEAT_DUMMY
;
529 /* Setup the lapic or request the broadcast */
533 void __devinit
setup_secondary_APIC_clock(void)
539 * The guts of the apic timer interrupt
541 static void local_apic_timer_interrupt(void)
543 int cpu
= smp_processor_id();
544 struct clock_event_device
*evt
= &per_cpu(lapic_events
, cpu
);
547 * Normally we should not be here till LAPIC has been initialized but
548 * in some cases like kdump, its possible that there is a pending LAPIC
549 * timer interrupt from previous kernel's context and is delivered in
550 * new kernel the moment interrupts are enabled.
552 * Interrupts are enabled early and LAPIC is setup much later, hence
553 * its possible that when we get here evt->event_handler is NULL.
554 * Check for event_handler being NULL and discard the interrupt as
557 if (!evt
->event_handler
) {
559 "Spurious LAPIC timer interrupt on cpu %d\n", cpu
);
561 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN
, evt
);
565 per_cpu(irq_stat
, cpu
).apic_timer_irqs
++;
567 evt
->event_handler(evt
);
571 * Local APIC timer interrupt. This is the most natural way for doing
572 * local interrupts, but local timer interrupts can be emulated by
573 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
575 * [ if a single-CPU system runs an SMP kernel then we call the local
576 * interrupt as well. Thus we cannot inline the local irq ... ]
579 void fastcall
smp_apic_timer_interrupt(struct pt_regs
*regs
)
581 struct pt_regs
*old_regs
= set_irq_regs(regs
);
584 * NOTE! We'd better ACK the irq immediately,
585 * because timer handling can be slow.
589 * update_process_times() expects us to have done irq_enter().
590 * Besides, if we don't timer interrupts ignore the global
591 * interrupt lock, which is the WrongThing (tm) to do.
594 local_apic_timer_interrupt();
597 set_irq_regs(old_regs
);
600 int setup_profiling_timer(unsigned int multiplier
)
606 * Local APIC start and shutdown
610 * clear_local_APIC - shutdown the local APIC
612 * This is called, when a CPU is disabled and before rebooting, so the state of
613 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
614 * leftovers during boot.
616 void clear_local_APIC(void)
618 int maxlvt
= lapic_get_maxlvt();
622 * Masking an LVT entry can trigger a local APIC error
623 * if the vector is zero. Mask LVTERR first to prevent this.
626 v
= ERROR_APIC_VECTOR
; /* any non-zero vector will do */
627 apic_write_around(APIC_LVTERR
, v
| APIC_LVT_MASKED
);
630 * Careful: we have to set masks only first to deassert
631 * any level-triggered sources.
633 v
= apic_read(APIC_LVTT
);
634 apic_write_around(APIC_LVTT
, v
| APIC_LVT_MASKED
);
635 v
= apic_read(APIC_LVT0
);
636 apic_write_around(APIC_LVT0
, v
| APIC_LVT_MASKED
);
637 v
= apic_read(APIC_LVT1
);
638 apic_write_around(APIC_LVT1
, v
| APIC_LVT_MASKED
);
640 v
= apic_read(APIC_LVTPC
);
641 apic_write_around(APIC_LVTPC
, v
| APIC_LVT_MASKED
);
644 /* lets not touch this if we didn't frob it */
645 #ifdef CONFIG_X86_MCE_P4THERMAL
647 v
= apic_read(APIC_LVTTHMR
);
648 apic_write_around(APIC_LVTTHMR
, v
| APIC_LVT_MASKED
);
652 * Clean APIC state for other OSs:
654 apic_write_around(APIC_LVTT
, APIC_LVT_MASKED
);
655 apic_write_around(APIC_LVT0
, APIC_LVT_MASKED
);
656 apic_write_around(APIC_LVT1
, APIC_LVT_MASKED
);
658 apic_write_around(APIC_LVTERR
, APIC_LVT_MASKED
);
660 apic_write_around(APIC_LVTPC
, APIC_LVT_MASKED
);
662 #ifdef CONFIG_X86_MCE_P4THERMAL
664 apic_write_around(APIC_LVTTHMR
, APIC_LVT_MASKED
);
666 /* Integrated APIC (!82489DX) ? */
667 if (lapic_is_integrated()) {
669 /* Clear ESR due to Pentium errata 3AP and 11AP */
670 apic_write(APIC_ESR
, 0);
676 * disable_local_APIC - clear and disable the local APIC
678 void disable_local_APIC(void)
685 * Disable APIC (implies clearing of registers
688 value
= apic_read(APIC_SPIV
);
689 value
&= ~APIC_SPIV_APIC_ENABLED
;
690 apic_write_around(APIC_SPIV
, value
);
693 * When LAPIC was disabled by the BIOS and enabled by the kernel,
694 * restore the disabled state.
696 if (enabled_via_apicbase
) {
699 rdmsr(MSR_IA32_APICBASE
, l
, h
);
700 l
&= ~MSR_IA32_APICBASE_ENABLE
;
701 wrmsr(MSR_IA32_APICBASE
, l
, h
);
706 * If Linux enabled the LAPIC against the BIOS default disable it down before
707 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
708 * not power-off. Additionally clear all LVT entries before disable_local_APIC
709 * for the case where Linux didn't enable the LAPIC.
711 void lapic_shutdown(void)
718 local_irq_save(flags
);
721 if (enabled_via_apicbase
)
722 disable_local_APIC();
724 local_irq_restore(flags
);
728 * This is to verify that we're looking at a real local APIC.
729 * Check these against your board if the CPUs aren't getting
730 * started for no apparent reason.
732 int __init
verify_local_APIC(void)
734 unsigned int reg0
, reg1
;
737 * The version register is read-only in a real APIC.
739 reg0
= apic_read(APIC_LVR
);
740 apic_printk(APIC_DEBUG
, "Getting VERSION: %x\n", reg0
);
741 apic_write(APIC_LVR
, reg0
^ APIC_LVR_MASK
);
742 reg1
= apic_read(APIC_LVR
);
743 apic_printk(APIC_DEBUG
, "Getting VERSION: %x\n", reg1
);
746 * The two version reads above should print the same
747 * numbers. If the second one is different, then we
748 * poke at a non-APIC.
754 * Check if the version looks reasonably.
756 reg1
= GET_APIC_VERSION(reg0
);
757 if (reg1
== 0x00 || reg1
== 0xff)
759 reg1
= lapic_get_maxlvt();
760 if (reg1
< 0x02 || reg1
== 0xff)
764 * The ID register is read/write in a real APIC.
766 reg0
= apic_read(APIC_ID
);
767 apic_printk(APIC_DEBUG
, "Getting ID: %x\n", reg0
);
770 * The next two are just to see if we have sane values.
771 * They're only really relevant if we're in Virtual Wire
772 * compatibility mode, but most boxes are anymore.
774 reg0
= apic_read(APIC_LVT0
);
775 apic_printk(APIC_DEBUG
, "Getting LVT0: %x\n", reg0
);
776 reg1
= apic_read(APIC_LVT1
);
777 apic_printk(APIC_DEBUG
, "Getting LVT1: %x\n", reg1
);
783 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
785 void __init
sync_Arb_IDs(void)
788 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
796 apic_wait_icr_idle();
798 apic_printk(APIC_DEBUG
, "Synchronizing Arb IDs.\n");
799 apic_write_around(APIC_ICR
, APIC_DEST_ALLINC
| APIC_INT_LEVELTRIG
804 * An initial setup of the virtual wire mode.
806 void __init
init_bsp_APIC(void)
811 * Don't do the setup now if we have a SMP BIOS as the
812 * through-I/O-APIC virtual wire mode might be active.
814 if (smp_found_config
|| !cpu_has_apic
)
818 * Do not trust the local APIC being empty at bootup.
825 value
= apic_read(APIC_SPIV
);
826 value
&= ~APIC_VECTOR_MASK
;
827 value
|= APIC_SPIV_APIC_ENABLED
;
829 /* This bit is reserved on P4/Xeon and should be cleared */
830 if ((boot_cpu_data
.x86_vendor
== X86_VENDOR_INTEL
) &&
831 (boot_cpu_data
.x86
== 15))
832 value
&= ~APIC_SPIV_FOCUS_DISABLED
;
834 value
|= APIC_SPIV_FOCUS_DISABLED
;
835 value
|= SPURIOUS_APIC_VECTOR
;
836 apic_write_around(APIC_SPIV
, value
);
839 * Set up the virtual wire mode.
841 apic_write_around(APIC_LVT0
, APIC_DM_EXTINT
);
843 if (!lapic_is_integrated()) /* 82489DX */
844 value
|= APIC_LVT_LEVEL_TRIGGER
;
845 apic_write_around(APIC_LVT1
, value
);
849 * setup_local_APIC - setup the local APIC
851 void __devinit
setup_local_APIC(void)
853 unsigned long oldvalue
, value
, maxlvt
, integrated
;
856 /* Pound the ESR really hard over the head with a big hammer - mbligh */
858 apic_write(APIC_ESR
, 0);
859 apic_write(APIC_ESR
, 0);
860 apic_write(APIC_ESR
, 0);
861 apic_write(APIC_ESR
, 0);
864 integrated
= lapic_is_integrated();
867 * Double-check whether this APIC is really registered.
869 if (!apic_id_registered())
873 * Intel recommends to set DFR, LDR and TPR before enabling
874 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
875 * document number 292116). So here it goes...
880 * Set Task Priority to 'accept all'. We never change this
883 value
= apic_read(APIC_TASKPRI
);
884 value
&= ~APIC_TPRI_MASK
;
885 apic_write_around(APIC_TASKPRI
, value
);
888 * After a crash, we no longer service the interrupts and a pending
889 * interrupt from previous kernel might still have ISR bit set.
891 * Most probably by now CPU has serviced that pending interrupt and
892 * it might not have done the ack_APIC_irq() because it thought,
893 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
894 * does not clear the ISR bit and cpu thinks it has already serivced
895 * the interrupt. Hence a vector might get locked. It was noticed
896 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
898 for (i
= APIC_ISR_NR
- 1; i
>= 0; i
--) {
899 value
= apic_read(APIC_ISR
+ i
*0x10);
900 for (j
= 31; j
>= 0; j
--) {
907 * Now that we are all set up, enable the APIC
909 value
= apic_read(APIC_SPIV
);
910 value
&= ~APIC_VECTOR_MASK
;
914 value
|= APIC_SPIV_APIC_ENABLED
;
917 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
918 * certain networking cards. If high frequency interrupts are
919 * happening on a particular IOAPIC pin, plus the IOAPIC routing
920 * entry is masked/unmasked at a high rate as well then sooner or
921 * later IOAPIC line gets 'stuck', no more interrupts are received
922 * from the device. If focus CPU is disabled then the hang goes
925 * [ This bug can be reproduced easily with a level-triggered
926 * PCI Ne2000 networking cards and PII/PIII processors, dual
930 * Actually disabling the focus CPU check just makes the hang less
931 * frequent as it makes the interrupt distributon model be more
932 * like LRU than MRU (the short-term load is more even across CPUs).
933 * See also the comment in end_level_ioapic_irq(). --macro
936 /* Enable focus processor (bit==0) */
937 value
&= ~APIC_SPIV_FOCUS_DISABLED
;
940 * Set spurious IRQ vector
942 value
|= SPURIOUS_APIC_VECTOR
;
943 apic_write_around(APIC_SPIV
, value
);
948 * set up through-local-APIC on the BP's LINT0. This is not
949 * strictly necessery in pure symmetric-IO mode, but sometimes
950 * we delegate interrupts to the 8259A.
953 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
955 value
= apic_read(APIC_LVT0
) & APIC_LVT_MASKED
;
956 if (!smp_processor_id() && (pic_mode
|| !value
)) {
957 value
= APIC_DM_EXTINT
;
958 apic_printk(APIC_VERBOSE
, "enabled ExtINT on CPU#%d\n",
961 value
= APIC_DM_EXTINT
| APIC_LVT_MASKED
;
962 apic_printk(APIC_VERBOSE
, "masked ExtINT on CPU#%d\n",
965 apic_write_around(APIC_LVT0
, value
);
968 * only the BP should see the LINT1 NMI signal, obviously.
970 if (!smp_processor_id())
973 value
= APIC_DM_NMI
| APIC_LVT_MASKED
;
974 if (!integrated
) /* 82489DX */
975 value
|= APIC_LVT_LEVEL_TRIGGER
;
976 apic_write_around(APIC_LVT1
, value
);
978 if (integrated
&& !esr_disable
) { /* !82489DX */
979 maxlvt
= lapic_get_maxlvt();
980 if (maxlvt
> 3) /* Due to the Pentium erratum 3AP. */
981 apic_write(APIC_ESR
, 0);
982 oldvalue
= apic_read(APIC_ESR
);
984 /* enables sending errors */
985 value
= ERROR_APIC_VECTOR
;
986 apic_write_around(APIC_LVTERR
, value
);
988 * spec says clear errors after enabling vector.
991 apic_write(APIC_ESR
, 0);
992 value
= apic_read(APIC_ESR
);
993 if (value
!= oldvalue
)
994 apic_printk(APIC_VERBOSE
, "ESR value before enabling "
995 "vector: 0x%08lx after: 0x%08lx\n",
1000 * Something untraceble is creating bad interrupts on
1001 * secondary quads ... for the moment, just leave the
1002 * ESR disabled - we can't do anything useful with the
1003 * errors anyway - mbligh
1005 printk(KERN_INFO
"Leaving ESR disabled.\n");
1007 printk(KERN_INFO
"No ESR for 82489DX.\n");
1010 /* Disable the local apic timer */
1011 value
= apic_read(APIC_LVTT
);
1012 value
|= (APIC_LVT_MASKED
| LOCAL_TIMER_VECTOR
);
1013 apic_write_around(APIC_LVTT
, value
);
1015 setup_apic_nmi_watchdog(NULL
);
1020 * Detect and initialize APIC
1022 static int __init
detect_init_APIC (void)
1026 /* Disabled by kernel option? */
1027 if (enable_local_apic
< 0)
1030 switch (boot_cpu_data
.x86_vendor
) {
1031 case X86_VENDOR_AMD
:
1032 if ((boot_cpu_data
.x86
== 6 && boot_cpu_data
.x86_model
> 1) ||
1033 (boot_cpu_data
.x86
== 15))
1036 case X86_VENDOR_INTEL
:
1037 if (boot_cpu_data
.x86
== 6 || boot_cpu_data
.x86
== 15 ||
1038 (boot_cpu_data
.x86
== 5 && cpu_has_apic
))
1045 if (!cpu_has_apic
) {
1047 * Over-ride BIOS and try to enable the local APIC only if
1048 * "lapic" specified.
1050 if (enable_local_apic
<= 0) {
1051 printk(KERN_INFO
"Local APIC disabled by BIOS -- "
1052 "you can enable it with \"lapic\"\n");
1056 * Some BIOSes disable the local APIC in the APIC_BASE
1057 * MSR. This can only be done in software for Intel P6 or later
1058 * and AMD K7 (Model > 1) or later.
1060 rdmsr(MSR_IA32_APICBASE
, l
, h
);
1061 if (!(l
& MSR_IA32_APICBASE_ENABLE
)) {
1063 "Local APIC disabled by BIOS -- reenabling.\n");
1064 l
&= ~MSR_IA32_APICBASE_BASE
;
1065 l
|= MSR_IA32_APICBASE_ENABLE
| APIC_DEFAULT_PHYS_BASE
;
1066 wrmsr(MSR_IA32_APICBASE
, l
, h
);
1067 enabled_via_apicbase
= 1;
1071 * The APIC feature bit should now be enabled
1074 features
= cpuid_edx(1);
1075 if (!(features
& (1 << X86_FEATURE_APIC
))) {
1076 printk(KERN_WARNING
"Could not enable APIC!\n");
1079 set_bit(X86_FEATURE_APIC
, boot_cpu_data
.x86_capability
);
1080 mp_lapic_addr
= APIC_DEFAULT_PHYS_BASE
;
1082 /* The BIOS may have set up the APIC at some other address */
1083 rdmsr(MSR_IA32_APICBASE
, l
, h
);
1084 if (l
& MSR_IA32_APICBASE_ENABLE
)
1085 mp_lapic_addr
= l
& MSR_IA32_APICBASE_BASE
;
1087 if (nmi_watchdog
!= NMI_NONE
)
1088 nmi_watchdog
= NMI_LOCAL_APIC
;
1090 printk(KERN_INFO
"Found and enabled local APIC!\n");
1097 printk(KERN_INFO
"No local APIC present or hardware disabled\n");
1102 * init_apic_mappings - initialize APIC mappings
1104 void __init
init_apic_mappings(void)
1106 unsigned long apic_phys
;
1109 * If no local APIC can be found then set up a fake all
1110 * zeroes page to simulate the local APIC and another
1111 * one for the IO-APIC.
1113 if (!smp_found_config
&& detect_init_APIC()) {
1114 apic_phys
= (unsigned long) alloc_bootmem_pages(PAGE_SIZE
);
1115 apic_phys
= __pa(apic_phys
);
1117 apic_phys
= mp_lapic_addr
;
1119 set_fixmap_nocache(FIX_APIC_BASE
, apic_phys
);
1120 printk(KERN_DEBUG
"mapped APIC to %08lx (%08lx)\n", APIC_BASE
,
1124 * Fetch the APIC ID of the BSP in case we have a
1125 * default configuration (or the MP table is broken).
1127 if (boot_cpu_physical_apicid
== -1U)
1128 boot_cpu_physical_apicid
= GET_APIC_ID(apic_read(APIC_ID
));
1130 #ifdef CONFIG_X86_IO_APIC
1132 unsigned long ioapic_phys
, idx
= FIX_IO_APIC_BASE_0
;
1135 for (i
= 0; i
< nr_ioapics
; i
++) {
1136 if (smp_found_config
) {
1137 ioapic_phys
= mp_ioapics
[i
].mpc_apicaddr
;
1140 "WARNING: bogus zero IO-APIC "
1141 "address found in MPTABLE, "
1142 "disabling IO/APIC support!\n");
1143 smp_found_config
= 0;
1144 skip_ioapic_setup
= 1;
1145 goto fake_ioapic_page
;
1149 ioapic_phys
= (unsigned long)
1150 alloc_bootmem_pages(PAGE_SIZE
);
1151 ioapic_phys
= __pa(ioapic_phys
);
1153 set_fixmap_nocache(idx
, ioapic_phys
);
1154 printk(KERN_DEBUG
"mapped IOAPIC to %08lx (%08lx)\n",
1155 __fix_to_virt(idx
), ioapic_phys
);
1163 * This initializes the IO-APIC and APIC hardware if this is
1166 int __init
APIC_init_uniprocessor (void)
1168 if (enable_local_apic
< 0)
1169 clear_bit(X86_FEATURE_APIC
, boot_cpu_data
.x86_capability
);
1171 if (!smp_found_config
&& !cpu_has_apic
)
1175 * Complain if the BIOS pretends there is one.
1177 if (!cpu_has_apic
&&
1178 APIC_INTEGRATED(apic_version
[boot_cpu_physical_apicid
])) {
1179 printk(KERN_ERR
"BIOS bug, local APIC #%d not detected!...\n",
1180 boot_cpu_physical_apicid
);
1181 clear_bit(X86_FEATURE_APIC
, boot_cpu_data
.x86_capability
);
1185 verify_local_APIC();
1190 * Hack: In case of kdump, after a crash, kernel might be booting
1191 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1192 * might be zero if read from MP tables. Get it from LAPIC.
1194 #ifdef CONFIG_CRASH_DUMP
1195 boot_cpu_physical_apicid
= GET_APIC_ID(apic_read(APIC_ID
));
1197 phys_cpu_present_map
= physid_mask_of_physid(boot_cpu_physical_apicid
);
1201 #ifdef CONFIG_X86_IO_APIC
1202 if (smp_found_config
)
1203 if (!skip_ioapic_setup
&& nr_ioapics
)
1212 * APIC command line parameters
1214 static int __init
parse_lapic(char *arg
)
1216 enable_local_apic
= 1;
1219 early_param("lapic", parse_lapic
);
1221 static int __init
parse_nolapic(char *arg
)
1223 enable_local_apic
= -1;
1224 clear_bit(X86_FEATURE_APIC
, boot_cpu_data
.x86_capability
);
1227 early_param("nolapic", parse_nolapic
);
1229 static int __init
parse_disable_lapic_timer(char *arg
)
1231 local_apic_timer_disabled
= 1;
1234 early_param("nolapic_timer", parse_disable_lapic_timer
);
1236 static int __init
parse_lapic_timer_c2_ok(char *arg
)
1238 local_apic_timer_c2_ok
= 1;
1241 early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok
);
1243 static int __init
apic_set_verbosity(char *str
)
1245 if (strcmp("debug", str
) == 0)
1246 apic_verbosity
= APIC_DEBUG
;
1247 else if (strcmp("verbose", str
) == 0)
1248 apic_verbosity
= APIC_VERBOSE
;
1252 __setup("apic=", apic_set_verbosity
);
1256 * Local APIC interrupts
1260 * This interrupt should _never_ happen with our APIC/SMP architecture
1262 void smp_spurious_interrupt(struct pt_regs
*regs
)
1268 * Check if this really is a spurious interrupt and ACK it
1269 * if it is a vectored one. Just in case...
1270 * Spurious interrupts should not be ACKed.
1272 v
= apic_read(APIC_ISR
+ ((SPURIOUS_APIC_VECTOR
& ~0x1f) >> 1));
1273 if (v
& (1 << (SPURIOUS_APIC_VECTOR
& 0x1f)))
1276 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
1277 printk(KERN_INFO
"spurious APIC interrupt on CPU#%d, "
1278 "should never happen.\n", smp_processor_id());
1283 * This interrupt should never happen with our APIC/SMP architecture
1285 void smp_error_interrupt(struct pt_regs
*regs
)
1287 unsigned long v
, v1
;
1290 /* First tickle the hardware, only then report what went on. -- REW */
1291 v
= apic_read(APIC_ESR
);
1292 apic_write(APIC_ESR
, 0);
1293 v1
= apic_read(APIC_ESR
);
1295 atomic_inc(&irq_err_count
);
1297 /* Here is what the APIC error bits mean:
1300 2: Send accept error
1301 3: Receive accept error
1303 5: Send illegal vector
1304 6: Received illegal vector
1305 7: Illegal register address
1307 printk (KERN_DEBUG
"APIC error on CPU%d: %02lx(%02lx)\n",
1308 smp_processor_id(), v
, v1
);
1313 * Initialize APIC interrupts
1315 void __init
apic_intr_init(void)
1320 /* self generated IPI for local APIC timer */
1321 set_intr_gate(LOCAL_TIMER_VECTOR
, apic_timer_interrupt
);
1323 /* IPI vectors for APIC spurious and error interrupts */
1324 set_intr_gate(SPURIOUS_APIC_VECTOR
, spurious_interrupt
);
1325 set_intr_gate(ERROR_APIC_VECTOR
, error_interrupt
);
1327 /* thermal monitor LVT interrupt */
1328 #ifdef CONFIG_X86_MCE_P4THERMAL
1329 set_intr_gate(THERMAL_APIC_VECTOR
, thermal_interrupt
);
1334 * connect_bsp_APIC - attach the APIC to the interrupt system
1336 void __init
connect_bsp_APIC(void)
1340 * Do not trust the local APIC being empty at bootup.
1344 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1345 * local APIC to INT and NMI lines.
1347 apic_printk(APIC_VERBOSE
, "leaving PIC mode, "
1348 "enabling APIC mode.\n");
1356 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1357 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1359 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1362 void disconnect_bsp_APIC(int virt_wire_setup
)
1366 * Put the board back into PIC mode (has an effect only on
1367 * certain older boards). Note that APIC interrupts, including
1368 * IPIs, won't work beyond this point! The only exception are
1371 apic_printk(APIC_VERBOSE
, "disabling APIC mode, "
1372 "entering PIC mode.\n");
1376 /* Go back to Virtual Wire compatibility mode */
1377 unsigned long value
;
1379 /* For the spurious interrupt use vector F, and enable it */
1380 value
= apic_read(APIC_SPIV
);
1381 value
&= ~APIC_VECTOR_MASK
;
1382 value
|= APIC_SPIV_APIC_ENABLED
;
1384 apic_write_around(APIC_SPIV
, value
);
1386 if (!virt_wire_setup
) {
1388 * For LVT0 make it edge triggered, active high,
1389 * external and enabled
1391 value
= apic_read(APIC_LVT0
);
1392 value
&= ~(APIC_MODE_MASK
| APIC_SEND_PENDING
|
1393 APIC_INPUT_POLARITY
| APIC_LVT_REMOTE_IRR
|
1394 APIC_LVT_LEVEL_TRIGGER
| APIC_LVT_MASKED
);
1395 value
|= APIC_LVT_REMOTE_IRR
| APIC_SEND_PENDING
;
1396 value
= SET_APIC_DELIVERY_MODE(value
, APIC_MODE_EXTINT
);
1397 apic_write_around(APIC_LVT0
, value
);
1400 apic_write_around(APIC_LVT0
, APIC_LVT_MASKED
);
1404 * For LVT1 make it edge triggered, active high, nmi and
1407 value
= apic_read(APIC_LVT1
);
1409 APIC_MODE_MASK
| APIC_SEND_PENDING
|
1410 APIC_INPUT_POLARITY
| APIC_LVT_REMOTE_IRR
|
1411 APIC_LVT_LEVEL_TRIGGER
| APIC_LVT_MASKED
);
1412 value
|= APIC_LVT_REMOTE_IRR
| APIC_SEND_PENDING
;
1413 value
= SET_APIC_DELIVERY_MODE(value
, APIC_MODE_NMI
);
1414 apic_write_around(APIC_LVT1
, value
);
1425 /* r/w apic fields */
1426 unsigned int apic_id
;
1427 unsigned int apic_taskpri
;
1428 unsigned int apic_ldr
;
1429 unsigned int apic_dfr
;
1430 unsigned int apic_spiv
;
1431 unsigned int apic_lvtt
;
1432 unsigned int apic_lvtpc
;
1433 unsigned int apic_lvt0
;
1434 unsigned int apic_lvt1
;
1435 unsigned int apic_lvterr
;
1436 unsigned int apic_tmict
;
1437 unsigned int apic_tdcr
;
1438 unsigned int apic_thmr
;
1441 static int lapic_suspend(struct sys_device
*dev
, pm_message_t state
)
1443 unsigned long flags
;
1446 if (!apic_pm_state
.active
)
1449 maxlvt
= lapic_get_maxlvt();
1451 apic_pm_state
.apic_id
= apic_read(APIC_ID
);
1452 apic_pm_state
.apic_taskpri
= apic_read(APIC_TASKPRI
);
1453 apic_pm_state
.apic_ldr
= apic_read(APIC_LDR
);
1454 apic_pm_state
.apic_dfr
= apic_read(APIC_DFR
);
1455 apic_pm_state
.apic_spiv
= apic_read(APIC_SPIV
);
1456 apic_pm_state
.apic_lvtt
= apic_read(APIC_LVTT
);
1458 apic_pm_state
.apic_lvtpc
= apic_read(APIC_LVTPC
);
1459 apic_pm_state
.apic_lvt0
= apic_read(APIC_LVT0
);
1460 apic_pm_state
.apic_lvt1
= apic_read(APIC_LVT1
);
1461 apic_pm_state
.apic_lvterr
= apic_read(APIC_LVTERR
);
1462 apic_pm_state
.apic_tmict
= apic_read(APIC_TMICT
);
1463 apic_pm_state
.apic_tdcr
= apic_read(APIC_TDCR
);
1464 #ifdef CONFIG_X86_MCE_P4THERMAL
1466 apic_pm_state
.apic_thmr
= apic_read(APIC_LVTTHMR
);
1469 local_irq_save(flags
);
1470 disable_local_APIC();
1471 local_irq_restore(flags
);
1475 static int lapic_resume(struct sys_device
*dev
)
1478 unsigned long flags
;
1481 if (!apic_pm_state
.active
)
1484 maxlvt
= lapic_get_maxlvt();
1486 local_irq_save(flags
);
1489 * Make sure the APICBASE points to the right address
1491 * FIXME! This will be wrong if we ever support suspend on
1492 * SMP! We'll need to do this as part of the CPU restore!
1494 rdmsr(MSR_IA32_APICBASE
, l
, h
);
1495 l
&= ~MSR_IA32_APICBASE_BASE
;
1496 l
|= MSR_IA32_APICBASE_ENABLE
| mp_lapic_addr
;
1497 wrmsr(MSR_IA32_APICBASE
, l
, h
);
1499 apic_write(APIC_LVTERR
, ERROR_APIC_VECTOR
| APIC_LVT_MASKED
);
1500 apic_write(APIC_ID
, apic_pm_state
.apic_id
);
1501 apic_write(APIC_DFR
, apic_pm_state
.apic_dfr
);
1502 apic_write(APIC_LDR
, apic_pm_state
.apic_ldr
);
1503 apic_write(APIC_TASKPRI
, apic_pm_state
.apic_taskpri
);
1504 apic_write(APIC_SPIV
, apic_pm_state
.apic_spiv
);
1505 apic_write(APIC_LVT0
, apic_pm_state
.apic_lvt0
);
1506 apic_write(APIC_LVT1
, apic_pm_state
.apic_lvt1
);
1507 #ifdef CONFIG_X86_MCE_P4THERMAL
1509 apic_write(APIC_LVTTHMR
, apic_pm_state
.apic_thmr
);
1512 apic_write(APIC_LVTPC
, apic_pm_state
.apic_lvtpc
);
1513 apic_write(APIC_LVTT
, apic_pm_state
.apic_lvtt
);
1514 apic_write(APIC_TDCR
, apic_pm_state
.apic_tdcr
);
1515 apic_write(APIC_TMICT
, apic_pm_state
.apic_tmict
);
1516 apic_write(APIC_ESR
, 0);
1517 apic_read(APIC_ESR
);
1518 apic_write(APIC_LVTERR
, apic_pm_state
.apic_lvterr
);
1519 apic_write(APIC_ESR
, 0);
1520 apic_read(APIC_ESR
);
1521 local_irq_restore(flags
);
1526 * This device has no shutdown method - fully functioning local APICs
1527 * are needed on every CPU up until machine_halt/restart/poweroff.
1530 static struct sysdev_class lapic_sysclass
= {
1531 set_kset_name("lapic"),
1532 .resume
= lapic_resume
,
1533 .suspend
= lapic_suspend
,
1536 static struct sys_device device_lapic
= {
1538 .cls
= &lapic_sysclass
,
1541 static void __devinit
apic_pm_activate(void)
1543 apic_pm_state
.active
= 1;
1546 static int __init
init_lapic_sysfs(void)
1552 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
1554 error
= sysdev_class_register(&lapic_sysclass
);
1556 error
= sysdev_register(&device_lapic
);
1559 device_initcall(init_lapic_sysfs
);
1561 #else /* CONFIG_PM */
1563 static void apic_pm_activate(void) { }
1565 #endif /* CONFIG_PM */