KVM: SVM: Cleanup NMI singlestep
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / virt / kvm / irq_comm.c
CommitLineData
3de42dc0
XZ
1/*
2 * irq_comm.c: Common API for in kernel interrupt controller
3 * Copyright (c) 2007, Intel Corporation.
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
16 * Place - Suite 330, Boston, MA 02111-1307 USA.
17 * Authors:
18 * Yaozu (Eddie) Dong <Eddie.dong@intel.com>
19 *
20 */
21
22#include <linux/kvm_host.h>
229456fc 23#include <trace/events/kvm.h>
79950e10 24
79950e10 25#include <asm/msidef.h>
58c2dde1
GN
26#ifdef CONFIG_IA64
27#include <asm/iosapic.h>
28#endif
79950e10 29
3de42dc0
XZ
30#include "irq.h"
31
32#include "ioapic.h"
33
1a6e4a8c
GN
34static inline int kvm_irq_line_state(unsigned long *irq_state,
35 int irq_source_id, int level)
36{
37 /* Logical OR for level trig interrupt */
38 if (level)
39 set_bit(irq_source_id, irq_state);
40 else
41 clear_bit(irq_source_id, irq_state);
42
43 return !!(*irq_state);
44}
45
4925663a 46static int kvm_set_pic_irq(struct kvm_kernel_irq_routing_entry *e,
1a6e4a8c 47 struct kvm *kvm, int irq_source_id, int level)
399ec807
AK
48{
49#ifdef CONFIG_X86
1a6e4a8c
GN
50 struct kvm_pic *pic = pic_irqchip(kvm);
51 level = kvm_irq_line_state(&pic->irq_states[e->irqchip.pin],
52 irq_source_id, level);
53 return kvm_pic_set_irq(pic, e->irqchip.pin, level);
4925663a
GN
54#else
55 return -1;
399ec807
AK
56#endif
57}
58
4925663a 59static int kvm_set_ioapic_irq(struct kvm_kernel_irq_routing_entry *e,
1a6e4a8c 60 struct kvm *kvm, int irq_source_id, int level)
399ec807 61{
1a6e4a8c
GN
62 struct kvm_ioapic *ioapic = kvm->arch.vioapic;
63 level = kvm_irq_line_state(&ioapic->irq_states[e->irqchip.pin],
64 irq_source_id, level);
65
66 return kvm_ioapic_set_irq(ioapic, e->irqchip.pin, level);
399ec807
AK
67}
68
58c2dde1 69inline static bool kvm_is_dm_lowest_prio(struct kvm_lapic_irq *irq)
116191b6 70{
58c2dde1
GN
71#ifdef CONFIG_IA64
72 return irq->delivery_mode ==
73 (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
74#else
75 return irq->delivery_mode == APIC_DM_LOWEST;
76#endif
77}
116191b6 78
58c2dde1
GN
79int kvm_irq_delivery_to_apic(struct kvm *kvm, struct kvm_lapic *src,
80 struct kvm_lapic_irq *irq)
81{
82 int i, r = -1;
83 struct kvm_vcpu *vcpu, *lowest = NULL;
84
85 if (irq->dest_mode == 0 && irq->dest_id == 0xff &&
86 kvm_is_dm_lowest_prio(irq))
343f94fe
GN
87 printk(KERN_INFO "kvm: apic: phys broadcast and lowest prio\n");
88
988a2cae
GN
89 kvm_for_each_vcpu(i, vcpu, kvm) {
90 if (!kvm_apic_present(vcpu))
343f94fe
GN
91 continue;
92
58c2dde1
GN
93 if (!kvm_apic_match_dest(vcpu, src, irq->shorthand,
94 irq->dest_id, irq->dest_mode))
343f94fe
GN
95 continue;
96
58c2dde1
GN
97 if (!kvm_is_dm_lowest_prio(irq)) {
98 if (r < 0)
99 r = 0;
100 r += kvm_apic_set_irq(vcpu, irq);
e1035715 101 } else {
58c2dde1
GN
102 if (!lowest)
103 lowest = vcpu;
104 else if (kvm_apic_compare_prio(vcpu, lowest) < 0)
105 lowest = vcpu;
e1035715 106 }
343f94fe
GN
107 }
108
58c2dde1
GN
109 if (lowest)
110 r = kvm_apic_set_irq(lowest, irq);
111
112 return r;
116191b6
SY
113}
114
4925663a 115static int kvm_set_msi(struct kvm_kernel_irq_routing_entry *e,
1a6e4a8c 116 struct kvm *kvm, int irq_source_id, int level)
79950e10 117{
58c2dde1 118 struct kvm_lapic_irq irq;
79950e10 119
1a6e4a8c
GN
120 if (!level)
121 return -1;
122
1000ff8d
GN
123 trace_kvm_msi_set_irq(e->msi.address_lo, e->msi.data);
124
58c2dde1 125 irq.dest_id = (e->msi.address_lo &
116191b6 126 MSI_ADDR_DEST_ID_MASK) >> MSI_ADDR_DEST_ID_SHIFT;
58c2dde1 127 irq.vector = (e->msi.data &
116191b6 128 MSI_DATA_VECTOR_MASK) >> MSI_DATA_VECTOR_SHIFT;
58c2dde1
GN
129 irq.dest_mode = (1 << MSI_ADDR_DEST_MODE_SHIFT) & e->msi.address_lo;
130 irq.trig_mode = (1 << MSI_DATA_TRIGGER_SHIFT) & e->msi.data;
131 irq.delivery_mode = e->msi.data & 0x700;
132 irq.level = 1;
133 irq.shorthand = 0;
116191b6
SY
134
135 /* TODO Deal with RH bit of MSI message address */
58c2dde1 136 return kvm_irq_delivery_to_apic(kvm, NULL, &irq);
79950e10
SY
137}
138
680b3648 139/*
4925663a
GN
140 * Return value:
141 * < 0 Interrupt was ignored (masked or not delivered for other reasons)
142 * = 0 Interrupt was coalesced (previous irq is still pending)
143 * > 0 Number of CPUs interrupt was delivered to
144 */
46e624b9 145int kvm_set_irq(struct kvm *kvm, int irq_source_id, u32 irq, int level)
3de42dc0 146{
eba0226b
GN
147 struct kvm_kernel_irq_routing_entry *e, irq_set[KVM_NR_IRQCHIPS];
148 int ret = -1, i = 0;
46e624b9
GN
149 struct kvm_irq_routing_table *irq_rt;
150 struct hlist_node *n;
79950e10 151
ae8c1c40 152 trace_kvm_set_irq(irq, level, irq_source_id);
229456fc 153
3de42dc0
XZ
154 /* Not possible to detect if the guest uses the PIC or the
155 * IOAPIC. So set the bit in both. The guest will ignore
156 * writes to the unused one.
157 */
e42bba90
GN
158 rcu_read_lock();
159 irq_rt = rcu_dereference(kvm->irq_routing);
46e624b9 160 if (irq < irq_rt->nr_rt_entries)
eba0226b
GN
161 hlist_for_each_entry(e, n, &irq_rt->map[irq], link)
162 irq_set[i++] = *e;
e42bba90 163 rcu_read_unlock();
eba0226b
GN
164
165 while(i--) {
166 int r;
167 r = irq_set[i].set(&irq_set[i], kvm, irq_source_id, level);
168 if (r < 0)
169 continue;
170
171 ret = r + ((ret < 0) ? 0 : ret);
172 }
173
4925663a 174 return ret;
3de42dc0
XZ
175}
176
44882eed 177void kvm_notify_acked_irq(struct kvm *kvm, unsigned irqchip, unsigned pin)
3de42dc0
XZ
178{
179 struct kvm_irq_ack_notifier *kian;
180 struct hlist_node *n;
3e71f88b 181 int gsi;
44882eed 182
229456fc
MT
183 trace_kvm_ack_irq(irqchip, pin);
184
e42bba90
GN
185 rcu_read_lock();
186 gsi = rcu_dereference(kvm->irq_routing)->chip[irqchip][pin];
3e71f88b 187 if (gsi != -1)
280aa177
GN
188 hlist_for_each_entry_rcu(kian, n, &kvm->irq_ack_notifier_list,
189 link)
3e71f88b
GN
190 if (kian->gsi == gsi)
191 kian->irq_acked(kian);
280aa177 192 rcu_read_unlock();
3de42dc0
XZ
193}
194
195void kvm_register_irq_ack_notifier(struct kvm *kvm,
196 struct kvm_irq_ack_notifier *kian)
197{
fa40a821 198 mutex_lock(&kvm->irq_lock);
280aa177 199 hlist_add_head_rcu(&kian->link, &kvm->irq_ack_notifier_list);
fa40a821 200 mutex_unlock(&kvm->irq_lock);
3de42dc0
XZ
201}
202
fa40a821
MT
203void kvm_unregister_irq_ack_notifier(struct kvm *kvm,
204 struct kvm_irq_ack_notifier *kian)
3de42dc0 205{
fa40a821 206 mutex_lock(&kvm->irq_lock);
280aa177 207 hlist_del_init_rcu(&kian->link);
fa40a821 208 mutex_unlock(&kvm->irq_lock);
280aa177 209 synchronize_rcu();
3de42dc0 210}
5550af4d 211
5550af4d
SY
212int kvm_request_irq_source_id(struct kvm *kvm)
213{
214 unsigned long *bitmap = &kvm->arch.irq_sources_bitmap;
fa40a821
MT
215 int irq_source_id;
216
217 mutex_lock(&kvm->irq_lock);
218 irq_source_id = find_first_zero_bit(bitmap,
5550af4d 219 sizeof(kvm->arch.irq_sources_bitmap));
61552367 220
5550af4d
SY
221 if (irq_source_id >= sizeof(kvm->arch.irq_sources_bitmap)) {
222 printk(KERN_WARNING "kvm: exhaust allocatable IRQ sources!\n");
0c6ddceb
JS
223 irq_source_id = -EFAULT;
224 goto unlock;
61552367
MM
225 }
226
227 ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID);
228 set_bit(irq_source_id, bitmap);
0c6ddceb 229unlock:
fa40a821 230 mutex_unlock(&kvm->irq_lock);
61552367 231
5550af4d
SY
232 return irq_source_id;
233}
234
235void kvm_free_irq_source_id(struct kvm *kvm, int irq_source_id)
236{
237 int i;
238
61552367
MM
239 ASSERT(irq_source_id != KVM_USERSPACE_IRQ_SOURCE_ID);
240
fa40a821 241 mutex_lock(&kvm->irq_lock);
61552367 242 if (irq_source_id < 0 ||
5550af4d
SY
243 irq_source_id >= sizeof(kvm->arch.irq_sources_bitmap)) {
244 printk(KERN_ERR "kvm: IRQ source ID out of range!\n");
0c6ddceb 245 goto unlock;
5550af4d 246 }
1a6e4a8c
GN
247 for (i = 0; i < KVM_IOAPIC_NUM_PINS; i++) {
248 clear_bit(irq_source_id, &kvm->arch.vioapic->irq_states[i]);
249 if (i >= 16)
250 continue;
251#ifdef CONFIG_X86
252 clear_bit(irq_source_id, &pic_irqchip(kvm)->irq_states[i]);
253#endif
254 }
5550af4d 255 clear_bit(irq_source_id, &kvm->arch.irq_sources_bitmap);
0c6ddceb 256unlock:
fa40a821 257 mutex_unlock(&kvm->irq_lock);
5550af4d 258}
75858a84
AK
259
260void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
261 struct kvm_irq_mask_notifier *kimn)
262{
fa40a821 263 mutex_lock(&kvm->irq_lock);
75858a84 264 kimn->irq = irq;
280aa177 265 hlist_add_head_rcu(&kimn->link, &kvm->mask_notifier_list);
fa40a821 266 mutex_unlock(&kvm->irq_lock);
75858a84
AK
267}
268
269void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
270 struct kvm_irq_mask_notifier *kimn)
271{
fa40a821 272 mutex_lock(&kvm->irq_lock);
280aa177 273 hlist_del_rcu(&kimn->link);
fa40a821 274 mutex_unlock(&kvm->irq_lock);
280aa177 275 synchronize_rcu();
75858a84
AK
276}
277
278void kvm_fire_mask_notifiers(struct kvm *kvm, int irq, bool mask)
279{
280 struct kvm_irq_mask_notifier *kimn;
281 struct hlist_node *n;
282
280aa177
GN
283 rcu_read_lock();
284 hlist_for_each_entry_rcu(kimn, n, &kvm->mask_notifier_list, link)
75858a84
AK
285 if (kimn->irq == irq)
286 kimn->func(kimn, mask);
280aa177 287 rcu_read_unlock();
75858a84
AK
288}
289
399ec807
AK
290void kvm_free_irq_routing(struct kvm *kvm)
291{
e42bba90
GN
292 /* Called only during vm destruction. Nobody can use the pointer
293 at this stage */
46e624b9 294 kfree(kvm->irq_routing);
399ec807
AK
295}
296
46e624b9
GN
297static int setup_routing_entry(struct kvm_irq_routing_table *rt,
298 struct kvm_kernel_irq_routing_entry *e,
cded19f3 299 const struct kvm_irq_routing_entry *ue)
399ec807
AK
300{
301 int r = -EINVAL;
302 int delta;
46e624b9
GN
303 struct kvm_kernel_irq_routing_entry *ei;
304 struct hlist_node *n;
305
306 /*
307 * Do not allow GSI to be mapped to the same irqchip more than once.
308 * Allow only one to one mapping between GSI and MSI.
309 */
310 hlist_for_each_entry(ei, n, &rt->map[ue->gsi], link)
311 if (ei->type == KVM_IRQ_ROUTING_MSI ||
312 ue->u.irqchip.irqchip == ei->irqchip.irqchip)
313 return r;
399ec807
AK
314
315 e->gsi = ue->gsi;
5116d8f6 316 e->type = ue->type;
399ec807
AK
317 switch (ue->type) {
318 case KVM_IRQ_ROUTING_IRQCHIP:
319 delta = 0;
320 switch (ue->u.irqchip.irqchip) {
321 case KVM_IRQCHIP_PIC_MASTER:
322 e->set = kvm_set_pic_irq;
323 break;
324 case KVM_IRQCHIP_PIC_SLAVE:
4925663a 325 e->set = kvm_set_pic_irq;
399ec807
AK
326 delta = 8;
327 break;
328 case KVM_IRQCHIP_IOAPIC:
efbc100c 329 e->set = kvm_set_ioapic_irq;
399ec807
AK
330 break;
331 default:
332 goto out;
333 }
334 e->irqchip.irqchip = ue->u.irqchip.irqchip;
335 e->irqchip.pin = ue->u.irqchip.pin + delta;
3e71f88b
GN
336 if (e->irqchip.pin >= KVM_IOAPIC_NUM_PINS)
337 goto out;
338 rt->chip[ue->u.irqchip.irqchip][e->irqchip.pin] = ue->gsi;
399ec807 339 break;
79950e10
SY
340 case KVM_IRQ_ROUTING_MSI:
341 e->set = kvm_set_msi;
342 e->msi.address_lo = ue->u.msi.address_lo;
343 e->msi.address_hi = ue->u.msi.address_hi;
344 e->msi.data = ue->u.msi.data;
345 break;
399ec807
AK
346 default:
347 goto out;
348 }
46e624b9
GN
349
350 hlist_add_head(&e->link, &rt->map[e->gsi]);
399ec807
AK
351 r = 0;
352out:
353 return r;
354}
355
356
357int kvm_set_irq_routing(struct kvm *kvm,
358 const struct kvm_irq_routing_entry *ue,
359 unsigned nr,
360 unsigned flags)
361{
46e624b9 362 struct kvm_irq_routing_table *new, *old;
3e71f88b 363 u32 i, j, nr_rt_entries = 0;
399ec807
AK
364 int r;
365
46e624b9
GN
366 for (i = 0; i < nr; ++i) {
367 if (ue[i].gsi >= KVM_MAX_IRQ_ROUTES)
368 return -EINVAL;
369 nr_rt_entries = max(nr_rt_entries, ue[i].gsi);
370 }
371
372 nr_rt_entries += 1;
373
374 new = kzalloc(sizeof(*new) + (nr_rt_entries * sizeof(struct hlist_head))
375 + (nr * sizeof(struct kvm_kernel_irq_routing_entry)),
376 GFP_KERNEL);
377
378 if (!new)
379 return -ENOMEM;
380
381 new->rt_entries = (void *)&new->map[nr_rt_entries];
382
383 new->nr_rt_entries = nr_rt_entries;
3e71f88b
GN
384 for (i = 0; i < 3; i++)
385 for (j = 0; j < KVM_IOAPIC_NUM_PINS; j++)
386 new->chip[i][j] = -1;
46e624b9 387
399ec807
AK
388 for (i = 0; i < nr; ++i) {
389 r = -EINVAL;
399ec807
AK
390 if (ue->flags)
391 goto out;
46e624b9 392 r = setup_routing_entry(new, &new->rt_entries[i], ue);
399ec807
AK
393 if (r)
394 goto out;
395 ++ue;
399ec807
AK
396 }
397
fa40a821 398 mutex_lock(&kvm->irq_lock);
46e624b9 399 old = kvm->irq_routing;
e42bba90 400 rcu_assign_pointer(kvm->irq_routing, new);
fa40a821 401 mutex_unlock(&kvm->irq_lock);
e42bba90 402 synchronize_rcu();
399ec807 403
46e624b9 404 new = old;
399ec807
AK
405 r = 0;
406
407out:
46e624b9 408 kfree(new);
399ec807
AK
409 return r;
410}
411
412#define IOAPIC_ROUTING_ENTRY(irq) \
413 { .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP, \
414 .u.irqchip.irqchip = KVM_IRQCHIP_IOAPIC, .u.irqchip.pin = (irq) }
415#define ROUTING_ENTRY1(irq) IOAPIC_ROUTING_ENTRY(irq)
416
417#ifdef CONFIG_X86
399ec807
AK
418# define PIC_ROUTING_ENTRY(irq) \
419 { .gsi = irq, .type = KVM_IRQ_ROUTING_IRQCHIP, \
420 .u.irqchip.irqchip = SELECT_PIC(irq), .u.irqchip.pin = (irq) % 8 }
421# define ROUTING_ENTRY2(irq) \
422 IOAPIC_ROUTING_ENTRY(irq), PIC_ROUTING_ENTRY(irq)
423#else
424# define ROUTING_ENTRY2(irq) \
425 IOAPIC_ROUTING_ENTRY(irq)
426#endif
427
428static const struct kvm_irq_routing_entry default_routing[] = {
429 ROUTING_ENTRY2(0), ROUTING_ENTRY2(1),
430 ROUTING_ENTRY2(2), ROUTING_ENTRY2(3),
431 ROUTING_ENTRY2(4), ROUTING_ENTRY2(5),
432 ROUTING_ENTRY2(6), ROUTING_ENTRY2(7),
433 ROUTING_ENTRY2(8), ROUTING_ENTRY2(9),
434 ROUTING_ENTRY2(10), ROUTING_ENTRY2(11),
435 ROUTING_ENTRY2(12), ROUTING_ENTRY2(13),
436 ROUTING_ENTRY2(14), ROUTING_ENTRY2(15),
437 ROUTING_ENTRY1(16), ROUTING_ENTRY1(17),
438 ROUTING_ENTRY1(18), ROUTING_ENTRY1(19),
439 ROUTING_ENTRY1(20), ROUTING_ENTRY1(21),
440 ROUTING_ENTRY1(22), ROUTING_ENTRY1(23),
441#ifdef CONFIG_IA64
442 ROUTING_ENTRY1(24), ROUTING_ENTRY1(25),
443 ROUTING_ENTRY1(26), ROUTING_ENTRY1(27),
444 ROUTING_ENTRY1(28), ROUTING_ENTRY1(29),
445 ROUTING_ENTRY1(30), ROUTING_ENTRY1(31),
446 ROUTING_ENTRY1(32), ROUTING_ENTRY1(33),
447 ROUTING_ENTRY1(34), ROUTING_ENTRY1(35),
448 ROUTING_ENTRY1(36), ROUTING_ENTRY1(37),
449 ROUTING_ENTRY1(38), ROUTING_ENTRY1(39),
450 ROUTING_ENTRY1(40), ROUTING_ENTRY1(41),
451 ROUTING_ENTRY1(42), ROUTING_ENTRY1(43),
452 ROUTING_ENTRY1(44), ROUTING_ENTRY1(45),
453 ROUTING_ENTRY1(46), ROUTING_ENTRY1(47),
454#endif
455};
456
457int kvm_setup_default_irq_routing(struct kvm *kvm)
458{
459 return kvm_set_irq_routing(kvm, default_routing,
460 ARRAY_SIZE(default_routing), 0);
461}