Commit | Line | Data |
---|---|---|
abadfc92 RP |
1 | /* |
2 | * wm8750.c -- WM8750 ALSA SoC audio driver | |
3 | * | |
4 | * Copyright 2005 Openedhand Ltd. | |
5 | * | |
6 | * Author: Richard Purdie <richard@openedhand.com> | |
7 | * | |
8 | * Based on WM8753.c | |
9 | * | |
10 | * This program is free software; you can redistribute it and/or modify | |
11 | * it under the terms of the GNU General Public License version 2 as | |
12 | * published by the Free Software Foundation. | |
13 | */ | |
14 | ||
15 | #include <linux/module.h> | |
16 | #include <linux/moduleparam.h> | |
17 | #include <linux/init.h> | |
18 | #include <linux/delay.h> | |
19 | #include <linux/pm.h> | |
20 | #include <linux/i2c.h> | |
2f3dfaf5 | 21 | #include <linux/spi/spi.h> |
5a0e3ad6 | 22 | #include <linux/slab.h> |
ce31a0f5 | 23 | #include <linux/of_device.h> |
abadfc92 RP |
24 | #include <sound/core.h> |
25 | #include <sound/pcm.h> | |
26 | #include <sound/pcm_params.h> | |
27 | #include <sound/soc.h> | |
abadfc92 RP |
28 | #include <sound/initval.h> |
29 | ||
30 | #include "wm8750.h" | |
31 | ||
abadfc92 RP |
32 | /* |
33 | * wm8750 register cache | |
34 | * We can't read the WM8750 register space when we | |
35 | * are using 2 wire for device control, so we cache them instead. | |
36 | */ | |
37 | static const u16 wm8750_reg[] = { | |
38 | 0x0097, 0x0097, 0x0079, 0x0079, /* 0 */ | |
39 | 0x0000, 0x0008, 0x0000, 0x000a, /* 4 */ | |
40 | 0x0000, 0x0000, 0x00ff, 0x00ff, /* 8 */ | |
41 | 0x000f, 0x000f, 0x0000, 0x0000, /* 12 */ | |
42 | 0x0000, 0x007b, 0x0000, 0x0032, /* 16 */ | |
43 | 0x0000, 0x00c3, 0x00c3, 0x00c0, /* 20 */ | |
44 | 0x0000, 0x0000, 0x0000, 0x0000, /* 24 */ | |
45 | 0x0000, 0x0000, 0x0000, 0x0000, /* 28 */ | |
46 | 0x0000, 0x0000, 0x0050, 0x0050, /* 32 */ | |
47 | 0x0050, 0x0050, 0x0050, 0x0050, /* 36 */ | |
48 | 0x0079, 0x0079, 0x0079, /* 40 */ | |
49 | }; | |
50 | ||
6ca0c22e MV |
51 | /* codec private data */ |
52 | struct wm8750_priv { | |
53 | unsigned int sysclk; | |
f0fba2ad | 54 | enum snd_soc_control_type control_type; |
6ca0c22e MV |
55 | }; |
56 | ||
17a52fd6 | 57 | #define wm8750_reset(c) snd_soc_write(c, WM8750_RESET, 0) |
abadfc92 RP |
58 | |
59 | /* | |
60 | * WM8750 Controls | |
61 | */ | |
62 | static const char *wm8750_bass[] = {"Linear Control", "Adaptive Boost"}; | |
63 | static const char *wm8750_bass_filter[] = { "130Hz @ 48kHz", "200Hz @ 48kHz" }; | |
64 | static const char *wm8750_treble[] = {"8kHz", "4kHz"}; | |
65 | static const char *wm8750_3d_lc[] = {"200Hz", "500Hz"}; | |
66 | static const char *wm8750_3d_uc[] = {"2.2kHz", "1.5kHz"}; | |
67 | static const char *wm8750_3d_func[] = {"Capture", "Playback"}; | |
68 | static const char *wm8750_alc_func[] = {"Off", "Right", "Left", "Stereo"}; | |
69 | static const char *wm8750_ng_type[] = {"Constant PGA Gain", | |
70 | "Mute ADC Output"}; | |
71 | static const char *wm8750_line_mux[] = {"Line 1", "Line 2", "Line 3", "PGA", | |
72 | "Differential"}; | |
73 | static const char *wm8750_pga_sel[] = {"Line 1", "Line 2", "Line 3", | |
74 | "Differential"}; | |
75 | static const char *wm8750_out3[] = {"VREF", "ROUT1 + Vol", "MonoOut", | |
76 | "ROUT1"}; | |
77 | static const char *wm8750_diff_sel[] = {"Line 1", "Line 2"}; | |
78 | static const char *wm8750_adcpol[] = {"Normal", "L Invert", "R Invert", | |
79 | "L + R Invert"}; | |
80 | static const char *wm8750_deemph[] = {"None", "32Khz", "44.1Khz", "48Khz"}; | |
81 | static const char *wm8750_mono_mux[] = {"Stereo", "Mono (Left)", | |
82 | "Mono (Right)", "Digital Mono"}; | |
83 | ||
84 | static const struct soc_enum wm8750_enum[] = { | |
85 | SOC_ENUM_SINGLE(WM8750_BASS, 7, 2, wm8750_bass), | |
86 | SOC_ENUM_SINGLE(WM8750_BASS, 6, 2, wm8750_bass_filter), | |
87 | SOC_ENUM_SINGLE(WM8750_TREBLE, 6, 2, wm8750_treble), | |
88 | SOC_ENUM_SINGLE(WM8750_3D, 5, 2, wm8750_3d_lc), | |
89 | SOC_ENUM_SINGLE(WM8750_3D, 6, 2, wm8750_3d_uc), | |
90 | SOC_ENUM_SINGLE(WM8750_3D, 7, 2, wm8750_3d_func), | |
91 | SOC_ENUM_SINGLE(WM8750_ALC1, 7, 4, wm8750_alc_func), | |
92 | SOC_ENUM_SINGLE(WM8750_NGATE, 1, 2, wm8750_ng_type), | |
93 | SOC_ENUM_SINGLE(WM8750_LOUTM1, 0, 5, wm8750_line_mux), | |
94 | SOC_ENUM_SINGLE(WM8750_ROUTM1, 0, 5, wm8750_line_mux), | |
95 | SOC_ENUM_SINGLE(WM8750_LADCIN, 6, 4, wm8750_pga_sel), /* 10 */ | |
96 | SOC_ENUM_SINGLE(WM8750_RADCIN, 6, 4, wm8750_pga_sel), | |
97 | SOC_ENUM_SINGLE(WM8750_ADCTL2, 7, 4, wm8750_out3), | |
98 | SOC_ENUM_SINGLE(WM8750_ADCIN, 8, 2, wm8750_diff_sel), | |
99 | SOC_ENUM_SINGLE(WM8750_ADCDAC, 5, 4, wm8750_adcpol), | |
100 | SOC_ENUM_SINGLE(WM8750_ADCDAC, 1, 4, wm8750_deemph), | |
101 | SOC_ENUM_SINGLE(WM8750_ADCIN, 6, 4, wm8750_mono_mux), /* 16 */ | |
102 | ||
103 | }; | |
104 | ||
105 | static const struct snd_kcontrol_new wm8750_snd_controls[] = { | |
106 | ||
107 | SOC_DOUBLE_R("Capture Volume", WM8750_LINVOL, WM8750_RINVOL, 0, 63, 0), | |
108 | SOC_DOUBLE_R("Capture ZC Switch", WM8750_LINVOL, WM8750_RINVOL, 6, 1, 0), | |
109 | SOC_DOUBLE_R("Capture Switch", WM8750_LINVOL, WM8750_RINVOL, 7, 1, 1), | |
110 | ||
bd903b6e | 111 | SOC_DOUBLE_R("Headphone Playback ZC Switch", WM8750_LOUT1V, |
abadfc92 | 112 | WM8750_ROUT1V, 7, 1, 0), |
bd903b6e | 113 | SOC_DOUBLE_R("Speaker Playback ZC Switch", WM8750_LOUT2V, |
abadfc92 RP |
114 | WM8750_ROUT2V, 7, 1, 0), |
115 | ||
116 | SOC_ENUM("Playback De-emphasis", wm8750_enum[15]), | |
117 | ||
118 | SOC_ENUM("Capture Polarity", wm8750_enum[14]), | |
119 | SOC_SINGLE("Playback 6dB Attenuate", WM8750_ADCDAC, 7, 1, 0), | |
120 | SOC_SINGLE("Capture 6dB Attenuate", WM8750_ADCDAC, 8, 1, 0), | |
121 | ||
122 | SOC_DOUBLE_R("PCM Volume", WM8750_LDAC, WM8750_RDAC, 0, 255, 0), | |
123 | ||
124 | SOC_ENUM("Bass Boost", wm8750_enum[0]), | |
125 | SOC_ENUM("Bass Filter", wm8750_enum[1]), | |
126 | SOC_SINGLE("Bass Volume", WM8750_BASS, 0, 15, 1), | |
127 | ||
6a7b8cf4 | 128 | SOC_SINGLE("Treble Volume", WM8750_TREBLE, 0, 15, 1), |
abadfc92 RP |
129 | SOC_ENUM("Treble Cut-off", wm8750_enum[2]), |
130 | ||
131 | SOC_SINGLE("3D Switch", WM8750_3D, 0, 1, 0), | |
132 | SOC_SINGLE("3D Volume", WM8750_3D, 1, 15, 0), | |
133 | SOC_ENUM("3D Lower Cut-off", wm8750_enum[3]), | |
134 | SOC_ENUM("3D Upper Cut-off", wm8750_enum[4]), | |
135 | SOC_ENUM("3D Mode", wm8750_enum[5]), | |
136 | ||
137 | SOC_SINGLE("ALC Capture Target Volume", WM8750_ALC1, 0, 7, 0), | |
138 | SOC_SINGLE("ALC Capture Max Volume", WM8750_ALC1, 4, 7, 0), | |
139 | SOC_ENUM("ALC Capture Function", wm8750_enum[6]), | |
140 | SOC_SINGLE("ALC Capture ZC Switch", WM8750_ALC2, 7, 1, 0), | |
141 | SOC_SINGLE("ALC Capture Hold Time", WM8750_ALC2, 0, 15, 0), | |
142 | SOC_SINGLE("ALC Capture Decay Time", WM8750_ALC3, 4, 15, 0), | |
143 | SOC_SINGLE("ALC Capture Attack Time", WM8750_ALC3, 0, 15, 0), | |
144 | SOC_SINGLE("ALC Capture NG Threshold", WM8750_NGATE, 3, 31, 0), | |
145 | SOC_ENUM("ALC Capture NG Type", wm8750_enum[4]), | |
146 | SOC_SINGLE("ALC Capture NG Switch", WM8750_NGATE, 0, 1, 0), | |
147 | ||
148 | SOC_SINGLE("Left ADC Capture Volume", WM8750_LADC, 0, 255, 0), | |
149 | SOC_SINGLE("Right ADC Capture Volume", WM8750_RADC, 0, 255, 0), | |
150 | ||
151 | SOC_SINGLE("ZC Timeout Switch", WM8750_ADCTL1, 0, 1, 0), | |
152 | SOC_SINGLE("Playback Invert Switch", WM8750_ADCTL1, 1, 1, 0), | |
153 | ||
bd903b6e | 154 | SOC_SINGLE("Right Speaker Playback Invert Switch", WM8750_ADCTL2, 4, 1, 0), |
abadfc92 RP |
155 | |
156 | /* Unimplemented */ | |
157 | /* ADCDAC Bit 0 - ADCHPD */ | |
158 | /* ADCDAC Bit 4 - HPOR */ | |
159 | /* ADCTL1 Bit 2,3 - DATSEL */ | |
160 | /* ADCTL1 Bit 4,5 - DMONOMIX */ | |
161 | /* ADCTL1 Bit 6,7 - VSEL */ | |
162 | /* ADCTL2 Bit 2 - LRCM */ | |
163 | /* ADCTL2 Bit 3 - TRI */ | |
164 | /* ADCTL3 Bit 5 - HPFLREN */ | |
165 | /* ADCTL3 Bit 6 - VROI */ | |
166 | /* ADCTL3 Bit 7,8 - ADCLRM */ | |
167 | /* ADCIN Bit 4 - LDCM */ | |
168 | /* ADCIN Bit 5 - RDCM */ | |
169 | ||
170 | SOC_DOUBLE_R("Mic Boost", WM8750_LADCIN, WM8750_RADCIN, 4, 3, 0), | |
171 | ||
172 | SOC_DOUBLE_R("Bypass Left Playback Volume", WM8750_LOUTM1, | |
173 | WM8750_LOUTM2, 4, 7, 1), | |
174 | SOC_DOUBLE_R("Bypass Right Playback Volume", WM8750_ROUTM1, | |
175 | WM8750_ROUTM2, 4, 7, 1), | |
176 | SOC_DOUBLE_R("Bypass Mono Playback Volume", WM8750_MOUTM1, | |
177 | WM8750_MOUTM2, 4, 7, 1), | |
178 | ||
179 | SOC_SINGLE("Mono Playback ZC Switch", WM8750_MOUTV, 7, 1, 0), | |
180 | ||
bd903b6e LG |
181 | SOC_DOUBLE_R("Headphone Playback Volume", WM8750_LOUT1V, WM8750_ROUT1V, |
182 | 0, 127, 0), | |
183 | SOC_DOUBLE_R("Speaker Playback Volume", WM8750_LOUT2V, WM8750_ROUT2V, | |
184 | 0, 127, 0), | |
abadfc92 RP |
185 | |
186 | SOC_SINGLE("Mono Playback Volume", WM8750_MOUTV, 0, 127, 0), | |
187 | ||
188 | }; | |
189 | ||
abadfc92 RP |
190 | /* |
191 | * DAPM Controls | |
192 | */ | |
193 | ||
194 | /* Left Mixer */ | |
195 | static const struct snd_kcontrol_new wm8750_left_mixer_controls[] = { | |
196 | SOC_DAPM_SINGLE("Playback Switch", WM8750_LOUTM1, 8, 1, 0), | |
197 | SOC_DAPM_SINGLE("Left Bypass Switch", WM8750_LOUTM1, 7, 1, 0), | |
198 | SOC_DAPM_SINGLE("Right Playback Switch", WM8750_LOUTM2, 8, 1, 0), | |
199 | SOC_DAPM_SINGLE("Right Bypass Switch", WM8750_LOUTM2, 7, 1, 0), | |
200 | }; | |
201 | ||
202 | /* Right Mixer */ | |
203 | static const struct snd_kcontrol_new wm8750_right_mixer_controls[] = { | |
204 | SOC_DAPM_SINGLE("Left Playback Switch", WM8750_ROUTM1, 8, 1, 0), | |
205 | SOC_DAPM_SINGLE("Left Bypass Switch", WM8750_ROUTM1, 7, 1, 0), | |
206 | SOC_DAPM_SINGLE("Playback Switch", WM8750_ROUTM2, 8, 1, 0), | |
207 | SOC_DAPM_SINGLE("Right Bypass Switch", WM8750_ROUTM2, 7, 1, 0), | |
208 | }; | |
209 | ||
210 | /* Mono Mixer */ | |
211 | static const struct snd_kcontrol_new wm8750_mono_mixer_controls[] = { | |
212 | SOC_DAPM_SINGLE("Left Playback Switch", WM8750_MOUTM1, 8, 1, 0), | |
213 | SOC_DAPM_SINGLE("Left Bypass Switch", WM8750_MOUTM1, 7, 1, 0), | |
214 | SOC_DAPM_SINGLE("Right Playback Switch", WM8750_MOUTM2, 8, 1, 0), | |
215 | SOC_DAPM_SINGLE("Right Bypass Switch", WM8750_MOUTM2, 7, 1, 0), | |
216 | }; | |
217 | ||
218 | /* Left Line Mux */ | |
219 | static const struct snd_kcontrol_new wm8750_left_line_controls = | |
220 | SOC_DAPM_ENUM("Route", wm8750_enum[8]); | |
221 | ||
222 | /* Right Line Mux */ | |
223 | static const struct snd_kcontrol_new wm8750_right_line_controls = | |
224 | SOC_DAPM_ENUM("Route", wm8750_enum[9]); | |
225 | ||
226 | /* Left PGA Mux */ | |
227 | static const struct snd_kcontrol_new wm8750_left_pga_controls = | |
228 | SOC_DAPM_ENUM("Route", wm8750_enum[10]); | |
229 | ||
230 | /* Right PGA Mux */ | |
231 | static const struct snd_kcontrol_new wm8750_right_pga_controls = | |
232 | SOC_DAPM_ENUM("Route", wm8750_enum[11]); | |
233 | ||
234 | /* Out 3 Mux */ | |
235 | static const struct snd_kcontrol_new wm8750_out3_controls = | |
236 | SOC_DAPM_ENUM("Route", wm8750_enum[12]); | |
237 | ||
238 | /* Differential Mux */ | |
239 | static const struct snd_kcontrol_new wm8750_diffmux_controls = | |
240 | SOC_DAPM_ENUM("Route", wm8750_enum[13]); | |
241 | ||
242 | /* Mono ADC Mux */ | |
243 | static const struct snd_kcontrol_new wm8750_monomux_controls = | |
244 | SOC_DAPM_ENUM("Route", wm8750_enum[16]); | |
245 | ||
246 | static const struct snd_soc_dapm_widget wm8750_dapm_widgets[] = { | |
247 | SND_SOC_DAPM_MIXER("Left Mixer", SND_SOC_NOPM, 0, 0, | |
248 | &wm8750_left_mixer_controls[0], | |
249 | ARRAY_SIZE(wm8750_left_mixer_controls)), | |
250 | SND_SOC_DAPM_MIXER("Right Mixer", SND_SOC_NOPM, 0, 0, | |
251 | &wm8750_right_mixer_controls[0], | |
252 | ARRAY_SIZE(wm8750_right_mixer_controls)), | |
253 | SND_SOC_DAPM_MIXER("Mono Mixer", WM8750_PWR2, 2, 0, | |
254 | &wm8750_mono_mixer_controls[0], | |
255 | ARRAY_SIZE(wm8750_mono_mixer_controls)), | |
256 | ||
257 | SND_SOC_DAPM_PGA("Right Out 2", WM8750_PWR2, 3, 0, NULL, 0), | |
258 | SND_SOC_DAPM_PGA("Left Out 2", WM8750_PWR2, 4, 0, NULL, 0), | |
259 | SND_SOC_DAPM_PGA("Right Out 1", WM8750_PWR2, 5, 0, NULL, 0), | |
260 | SND_SOC_DAPM_PGA("Left Out 1", WM8750_PWR2, 6, 0, NULL, 0), | |
261 | SND_SOC_DAPM_DAC("Right DAC", "Right Playback", WM8750_PWR2, 7, 0), | |
262 | SND_SOC_DAPM_DAC("Left DAC", "Left Playback", WM8750_PWR2, 8, 0), | |
263 | ||
264 | SND_SOC_DAPM_MICBIAS("Mic Bias", WM8750_PWR1, 1, 0), | |
265 | SND_SOC_DAPM_ADC("Right ADC", "Right Capture", WM8750_PWR1, 2, 0), | |
266 | SND_SOC_DAPM_ADC("Left ADC", "Left Capture", WM8750_PWR1, 3, 0), | |
267 | ||
268 | SND_SOC_DAPM_MUX("Left PGA Mux", WM8750_PWR1, 5, 0, | |
269 | &wm8750_left_pga_controls), | |
270 | SND_SOC_DAPM_MUX("Right PGA Mux", WM8750_PWR1, 4, 0, | |
271 | &wm8750_right_pga_controls), | |
272 | SND_SOC_DAPM_MUX("Left Line Mux", SND_SOC_NOPM, 0, 0, | |
273 | &wm8750_left_line_controls), | |
274 | SND_SOC_DAPM_MUX("Right Line Mux", SND_SOC_NOPM, 0, 0, | |
275 | &wm8750_right_line_controls), | |
276 | ||
277 | SND_SOC_DAPM_MUX("Out3 Mux", SND_SOC_NOPM, 0, 0, &wm8750_out3_controls), | |
278 | SND_SOC_DAPM_PGA("Out 3", WM8750_PWR2, 1, 0, NULL, 0), | |
279 | SND_SOC_DAPM_PGA("Mono Out 1", WM8750_PWR2, 2, 0, NULL, 0), | |
280 | ||
281 | SND_SOC_DAPM_MUX("Differential Mux", SND_SOC_NOPM, 0, 0, | |
282 | &wm8750_diffmux_controls), | |
283 | SND_SOC_DAPM_MUX("Left ADC Mux", SND_SOC_NOPM, 0, 0, | |
284 | &wm8750_monomux_controls), | |
285 | SND_SOC_DAPM_MUX("Right ADC Mux", SND_SOC_NOPM, 0, 0, | |
286 | &wm8750_monomux_controls), | |
287 | ||
288 | SND_SOC_DAPM_OUTPUT("LOUT1"), | |
289 | SND_SOC_DAPM_OUTPUT("ROUT1"), | |
290 | SND_SOC_DAPM_OUTPUT("LOUT2"), | |
291 | SND_SOC_DAPM_OUTPUT("ROUT2"), | |
23ba79bd | 292 | SND_SOC_DAPM_OUTPUT("MONO1"), |
abadfc92 | 293 | SND_SOC_DAPM_OUTPUT("OUT3"), |
04489eeb | 294 | SND_SOC_DAPM_OUTPUT("VREF"), |
abadfc92 RP |
295 | |
296 | SND_SOC_DAPM_INPUT("LINPUT1"), | |
297 | SND_SOC_DAPM_INPUT("LINPUT2"), | |
298 | SND_SOC_DAPM_INPUT("LINPUT3"), | |
299 | SND_SOC_DAPM_INPUT("RINPUT1"), | |
300 | SND_SOC_DAPM_INPUT("RINPUT2"), | |
301 | SND_SOC_DAPM_INPUT("RINPUT3"), | |
302 | }; | |
303 | ||
a65f0568 | 304 | static const struct snd_soc_dapm_route audio_map[] = { |
abadfc92 RP |
305 | /* left mixer */ |
306 | {"Left Mixer", "Playback Switch", "Left DAC"}, | |
307 | {"Left Mixer", "Left Bypass Switch", "Left Line Mux"}, | |
308 | {"Left Mixer", "Right Playback Switch", "Right DAC"}, | |
309 | {"Left Mixer", "Right Bypass Switch", "Right Line Mux"}, | |
310 | ||
311 | /* right mixer */ | |
312 | {"Right Mixer", "Left Playback Switch", "Left DAC"}, | |
313 | {"Right Mixer", "Left Bypass Switch", "Left Line Mux"}, | |
314 | {"Right Mixer", "Playback Switch", "Right DAC"}, | |
315 | {"Right Mixer", "Right Bypass Switch", "Right Line Mux"}, | |
316 | ||
317 | /* left out 1 */ | |
318 | {"Left Out 1", NULL, "Left Mixer"}, | |
319 | {"LOUT1", NULL, "Left Out 1"}, | |
320 | ||
321 | /* left out 2 */ | |
322 | {"Left Out 2", NULL, "Left Mixer"}, | |
323 | {"LOUT2", NULL, "Left Out 2"}, | |
324 | ||
325 | /* right out 1 */ | |
326 | {"Right Out 1", NULL, "Right Mixer"}, | |
327 | {"ROUT1", NULL, "Right Out 1"}, | |
328 | ||
329 | /* right out 2 */ | |
330 | {"Right Out 2", NULL, "Right Mixer"}, | |
331 | {"ROUT2", NULL, "Right Out 2"}, | |
332 | ||
333 | /* mono mixer */ | |
334 | {"Mono Mixer", "Left Playback Switch", "Left DAC"}, | |
335 | {"Mono Mixer", "Left Bypass Switch", "Left Line Mux"}, | |
336 | {"Mono Mixer", "Right Playback Switch", "Right DAC"}, | |
337 | {"Mono Mixer", "Right Bypass Switch", "Right Line Mux"}, | |
338 | ||
339 | /* mono out */ | |
340 | {"Mono Out 1", NULL, "Mono Mixer"}, | |
341 | {"MONO1", NULL, "Mono Out 1"}, | |
342 | ||
343 | /* out 3 */ | |
344 | {"Out3 Mux", "VREF", "VREF"}, | |
345 | {"Out3 Mux", "ROUT1 + Vol", "ROUT1"}, | |
346 | {"Out3 Mux", "ROUT1", "Right Mixer"}, | |
347 | {"Out3 Mux", "MonoOut", "MONO1"}, | |
348 | {"Out 3", NULL, "Out3 Mux"}, | |
349 | {"OUT3", NULL, "Out 3"}, | |
350 | ||
351 | /* Left Line Mux */ | |
352 | {"Left Line Mux", "Line 1", "LINPUT1"}, | |
353 | {"Left Line Mux", "Line 2", "LINPUT2"}, | |
354 | {"Left Line Mux", "Line 3", "LINPUT3"}, | |
355 | {"Left Line Mux", "PGA", "Left PGA Mux"}, | |
356 | {"Left Line Mux", "Differential", "Differential Mux"}, | |
357 | ||
358 | /* Right Line Mux */ | |
359 | {"Right Line Mux", "Line 1", "RINPUT1"}, | |
360 | {"Right Line Mux", "Line 2", "RINPUT2"}, | |
361 | {"Right Line Mux", "Line 3", "RINPUT3"}, | |
362 | {"Right Line Mux", "PGA", "Right PGA Mux"}, | |
363 | {"Right Line Mux", "Differential", "Differential Mux"}, | |
364 | ||
365 | /* Left PGA Mux */ | |
366 | {"Left PGA Mux", "Line 1", "LINPUT1"}, | |
367 | {"Left PGA Mux", "Line 2", "LINPUT2"}, | |
368 | {"Left PGA Mux", "Line 3", "LINPUT3"}, | |
369 | {"Left PGA Mux", "Differential", "Differential Mux"}, | |
370 | ||
371 | /* Right PGA Mux */ | |
372 | {"Right PGA Mux", "Line 1", "RINPUT1"}, | |
373 | {"Right PGA Mux", "Line 2", "RINPUT2"}, | |
374 | {"Right PGA Mux", "Line 3", "RINPUT3"}, | |
375 | {"Right PGA Mux", "Differential", "Differential Mux"}, | |
376 | ||
377 | /* Differential Mux */ | |
378 | {"Differential Mux", "Line 1", "LINPUT1"}, | |
379 | {"Differential Mux", "Line 1", "RINPUT1"}, | |
380 | {"Differential Mux", "Line 2", "LINPUT2"}, | |
381 | {"Differential Mux", "Line 2", "RINPUT2"}, | |
382 | ||
383 | /* Left ADC Mux */ | |
384 | {"Left ADC Mux", "Stereo", "Left PGA Mux"}, | |
385 | {"Left ADC Mux", "Mono (Left)", "Left PGA Mux"}, | |
386 | {"Left ADC Mux", "Digital Mono", "Left PGA Mux"}, | |
387 | ||
388 | /* Right ADC Mux */ | |
389 | {"Right ADC Mux", "Stereo", "Right PGA Mux"}, | |
390 | {"Right ADC Mux", "Mono (Right)", "Right PGA Mux"}, | |
391 | {"Right ADC Mux", "Digital Mono", "Right PGA Mux"}, | |
392 | ||
393 | /* ADC */ | |
394 | {"Left ADC", NULL, "Left ADC Mux"}, | |
395 | {"Right ADC", NULL, "Right ADC Mux"}, | |
abadfc92 RP |
396 | }; |
397 | ||
398 | static int wm8750_add_widgets(struct snd_soc_codec *codec) | |
399 | { | |
ce6120cc | 400 | struct snd_soc_dapm_context *dapm = &codec->dapm; |
abadfc92 | 401 | |
ce6120cc LG |
402 | snd_soc_dapm_new_controls(dapm, wm8750_dapm_widgets, |
403 | ARRAY_SIZE(wm8750_dapm_widgets)); | |
404 | snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map)); | |
abadfc92 | 405 | |
abadfc92 RP |
406 | return 0; |
407 | } | |
408 | ||
409 | struct _coeff_div { | |
410 | u32 mclk; | |
411 | u32 rate; | |
412 | u16 fs; | |
413 | u8 sr:5; | |
414 | u8 usb:1; | |
415 | }; | |
416 | ||
417 | /* codec hifi mclk clock divider coefficients */ | |
418 | static const struct _coeff_div coeff_div[] = { | |
419 | /* 8k */ | |
420 | {12288000, 8000, 1536, 0x6, 0x0}, | |
421 | {11289600, 8000, 1408, 0x16, 0x0}, | |
422 | {18432000, 8000, 2304, 0x7, 0x0}, | |
423 | {16934400, 8000, 2112, 0x17, 0x0}, | |
424 | {12000000, 8000, 1500, 0x6, 0x1}, | |
425 | ||
426 | /* 11.025k */ | |
427 | {11289600, 11025, 1024, 0x18, 0x0}, | |
428 | {16934400, 11025, 1536, 0x19, 0x0}, | |
429 | {12000000, 11025, 1088, 0x19, 0x1}, | |
430 | ||
431 | /* 16k */ | |
432 | {12288000, 16000, 768, 0xa, 0x0}, | |
433 | {18432000, 16000, 1152, 0xb, 0x0}, | |
434 | {12000000, 16000, 750, 0xa, 0x1}, | |
435 | ||
436 | /* 22.05k */ | |
437 | {11289600, 22050, 512, 0x1a, 0x0}, | |
438 | {16934400, 22050, 768, 0x1b, 0x0}, | |
439 | {12000000, 22050, 544, 0x1b, 0x1}, | |
440 | ||
441 | /* 32k */ | |
442 | {12288000, 32000, 384, 0xc, 0x0}, | |
443 | {18432000, 32000, 576, 0xd, 0x0}, | |
444 | {12000000, 32000, 375, 0xa, 0x1}, | |
445 | ||
446 | /* 44.1k */ | |
447 | {11289600, 44100, 256, 0x10, 0x0}, | |
448 | {16934400, 44100, 384, 0x11, 0x0}, | |
449 | {12000000, 44100, 272, 0x11, 0x1}, | |
450 | ||
451 | /* 48k */ | |
452 | {12288000, 48000, 256, 0x0, 0x0}, | |
453 | {18432000, 48000, 384, 0x1, 0x0}, | |
454 | {12000000, 48000, 250, 0x0, 0x1}, | |
455 | ||
456 | /* 88.2k */ | |
457 | {11289600, 88200, 128, 0x1e, 0x0}, | |
458 | {16934400, 88200, 192, 0x1f, 0x0}, | |
459 | {12000000, 88200, 136, 0x1f, 0x1}, | |
460 | ||
461 | /* 96k */ | |
462 | {12288000, 96000, 128, 0xe, 0x0}, | |
463 | {18432000, 96000, 192, 0xf, 0x0}, | |
464 | {12000000, 96000, 125, 0xe, 0x1}, | |
465 | }; | |
466 | ||
467 | static inline int get_coeff(int mclk, int rate) | |
468 | { | |
469 | int i; | |
470 | ||
471 | for (i = 0; i < ARRAY_SIZE(coeff_div); i++) { | |
472 | if (coeff_div[i].rate == rate && coeff_div[i].mclk == mclk) | |
473 | return i; | |
474 | } | |
a71a468a LG |
475 | |
476 | printk(KERN_ERR "wm8750: could not get coeff for mclk %d @ rate %d\n", | |
477 | mclk, rate); | |
abadfc92 RP |
478 | return -EINVAL; |
479 | } | |
480 | ||
e550e17f | 481 | static int wm8750_set_dai_sysclk(struct snd_soc_dai *codec_dai, |
4422b606 | 482 | int clk_id, unsigned int freq, int dir) |
abadfc92 | 483 | { |
4422b606 | 484 | struct snd_soc_codec *codec = codec_dai->codec; |
b2c812e2 | 485 | struct wm8750_priv *wm8750 = snd_soc_codec_get_drvdata(codec); |
4422b606 LG |
486 | |
487 | switch (freq) { | |
488 | case 11289600: | |
489 | case 12000000: | |
490 | case 12288000: | |
491 | case 16934400: | |
492 | case 18432000: | |
493 | wm8750->sysclk = freq; | |
494 | return 0; | |
495 | } | |
496 | return -EINVAL; | |
abadfc92 RP |
497 | } |
498 | ||
e550e17f | 499 | static int wm8750_set_dai_fmt(struct snd_soc_dai *codec_dai, |
4422b606 | 500 | unsigned int fmt) |
abadfc92 | 501 | { |
4422b606 LG |
502 | struct snd_soc_codec *codec = codec_dai->codec; |
503 | u16 iface = 0; | |
abadfc92 RP |
504 | |
505 | /* set master/slave audio interface */ | |
4422b606 | 506 | switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) { |
abadfc92 RP |
507 | case SND_SOC_DAIFMT_CBM_CFM: |
508 | iface = 0x0040; | |
509 | break; | |
510 | case SND_SOC_DAIFMT_CBS_CFS: | |
511 | break; | |
4422b606 LG |
512 | default: |
513 | return -EINVAL; | |
abadfc92 RP |
514 | } |
515 | ||
516 | /* interface format */ | |
4422b606 | 517 | switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) { |
abadfc92 RP |
518 | case SND_SOC_DAIFMT_I2S: |
519 | iface |= 0x0002; | |
520 | break; | |
521 | case SND_SOC_DAIFMT_RIGHT_J: | |
522 | break; | |
523 | case SND_SOC_DAIFMT_LEFT_J: | |
524 | iface |= 0x0001; | |
525 | break; | |
526 | case SND_SOC_DAIFMT_DSP_A: | |
527 | iface |= 0x0003; | |
528 | break; | |
529 | case SND_SOC_DAIFMT_DSP_B: | |
530 | iface |= 0x0013; | |
531 | break; | |
4422b606 LG |
532 | default: |
533 | return -EINVAL; | |
abadfc92 RP |
534 | } |
535 | ||
536 | /* clock inversion */ | |
4422b606 | 537 | switch (fmt & SND_SOC_DAIFMT_INV_MASK) { |
abadfc92 RP |
538 | case SND_SOC_DAIFMT_NB_NF: |
539 | break; | |
540 | case SND_SOC_DAIFMT_IB_IF: | |
541 | iface |= 0x0090; | |
542 | break; | |
543 | case SND_SOC_DAIFMT_IB_NF: | |
544 | iface |= 0x0080; | |
545 | break; | |
546 | case SND_SOC_DAIFMT_NB_IF: | |
547 | iface |= 0x0010; | |
548 | break; | |
4422b606 LG |
549 | default: |
550 | return -EINVAL; | |
abadfc92 RP |
551 | } |
552 | ||
17a52fd6 | 553 | snd_soc_write(codec, WM8750_IFACE, iface); |
4422b606 LG |
554 | return 0; |
555 | } | |
556 | ||
557 | static int wm8750_pcm_hw_params(struct snd_pcm_substream *substream, | |
dee89c4d MB |
558 | struct snd_pcm_hw_params *params, |
559 | struct snd_soc_dai *dai) | |
4422b606 LG |
560 | { |
561 | struct snd_soc_pcm_runtime *rtd = substream->private_data; | |
f0fba2ad | 562 | struct snd_soc_codec *codec = rtd->codec; |
b2c812e2 | 563 | struct wm8750_priv *wm8750 = snd_soc_codec_get_drvdata(codec); |
17a52fd6 MB |
564 | u16 iface = snd_soc_read(codec, WM8750_IFACE) & 0x1f3; |
565 | u16 srate = snd_soc_read(codec, WM8750_SRATE) & 0x1c0; | |
4422b606 LG |
566 | int coeff = get_coeff(wm8750->sysclk, params_rate(params)); |
567 | ||
568 | /* bit size */ | |
569 | switch (params_format(params)) { | |
570 | case SNDRV_PCM_FORMAT_S16_LE: | |
abadfc92 | 571 | break; |
4422b606 LG |
572 | case SNDRV_PCM_FORMAT_S20_3LE: |
573 | iface |= 0x0004; | |
abadfc92 | 574 | break; |
4422b606 LG |
575 | case SNDRV_PCM_FORMAT_S24_LE: |
576 | iface |= 0x0008; | |
abadfc92 | 577 | break; |
4422b606 LG |
578 | case SNDRV_PCM_FORMAT_S32_LE: |
579 | iface |= 0x000c; | |
abadfc92 RP |
580 | break; |
581 | } | |
582 | ||
583 | /* set iface & srate */ | |
17a52fd6 | 584 | snd_soc_write(codec, WM8750_IFACE, iface); |
4422b606 | 585 | if (coeff >= 0) |
17a52fd6 | 586 | snd_soc_write(codec, WM8750_SRATE, srate | |
4422b606 | 587 | (coeff_div[coeff].sr << 1) | coeff_div[coeff].usb); |
abadfc92 RP |
588 | |
589 | return 0; | |
590 | } | |
591 | ||
e550e17f | 592 | static int wm8750_mute(struct snd_soc_dai *dai, int mute) |
abadfc92 | 593 | { |
4422b606 | 594 | struct snd_soc_codec *codec = dai->codec; |
17a52fd6 | 595 | u16 mute_reg = snd_soc_read(codec, WM8750_ADCDAC) & 0xfff7; |
4422b606 | 596 | |
abadfc92 | 597 | if (mute) |
17a52fd6 | 598 | snd_soc_write(codec, WM8750_ADCDAC, mute_reg | 0x8); |
abadfc92 | 599 | else |
17a52fd6 | 600 | snd_soc_write(codec, WM8750_ADCDAC, mute_reg); |
abadfc92 RP |
601 | return 0; |
602 | } | |
603 | ||
0be9898a MB |
604 | static int wm8750_set_bias_level(struct snd_soc_codec *codec, |
605 | enum snd_soc_bias_level level) | |
abadfc92 | 606 | { |
17a52fd6 | 607 | u16 pwr_reg = snd_soc_read(codec, WM8750_PWR1) & 0xfe3e; |
abadfc92 | 608 | |
0be9898a MB |
609 | switch (level) { |
610 | case SND_SOC_BIAS_ON: | |
abadfc92 | 611 | /* set vmid to 50k and unmute dac */ |
17a52fd6 | 612 | snd_soc_write(codec, WM8750_PWR1, pwr_reg | 0x00c0); |
abadfc92 | 613 | break; |
0be9898a | 614 | case SND_SOC_BIAS_PREPARE: |
abadfc92 | 615 | break; |
0be9898a | 616 | case SND_SOC_BIAS_STANDBY: |
ce6120cc | 617 | if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) { |
4d4adfc9 AL |
618 | snd_soc_cache_sync(codec); |
619 | ||
dd76769d MB |
620 | /* Set VMID to 5k */ |
621 | snd_soc_write(codec, WM8750_PWR1, pwr_reg | 0x01c1); | |
622 | ||
623 | /* ...and ramp */ | |
624 | msleep(1000); | |
625 | } | |
626 | ||
abadfc92 | 627 | /* mute dac and set vmid to 500k, enable VREF */ |
17a52fd6 | 628 | snd_soc_write(codec, WM8750_PWR1, pwr_reg | 0x0141); |
abadfc92 | 629 | break; |
0be9898a | 630 | case SND_SOC_BIAS_OFF: |
17a52fd6 | 631 | snd_soc_write(codec, WM8750_PWR1, 0x0001); |
abadfc92 RP |
632 | break; |
633 | } | |
ce6120cc | 634 | codec->dapm.bias_level = level; |
abadfc92 RP |
635 | return 0; |
636 | } | |
637 | ||
4422b606 | 638 | #define WM8750_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\ |
42f3030f MB |
639 | SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_44100 | \ |
640 | SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000) | |
4422b606 LG |
641 | |
642 | #define WM8750_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\ | |
643 | SNDRV_PCM_FMTBIT_S24_LE) | |
644 | ||
85e7652d | 645 | static const struct snd_soc_dai_ops wm8750_dai_ops = { |
6335d055 EM |
646 | .hw_params = wm8750_pcm_hw_params, |
647 | .digital_mute = wm8750_mute, | |
648 | .set_fmt = wm8750_set_dai_fmt, | |
649 | .set_sysclk = wm8750_set_dai_sysclk, | |
650 | }; | |
651 | ||
f0fba2ad LG |
652 | static struct snd_soc_dai_driver wm8750_dai = { |
653 | .name = "wm8750-hifi", | |
abadfc92 RP |
654 | .playback = { |
655 | .stream_name = "Playback", | |
656 | .channels_min = 1, | |
657 | .channels_max = 2, | |
4422b606 LG |
658 | .rates = WM8750_RATES, |
659 | .formats = WM8750_FORMATS,}, | |
abadfc92 RP |
660 | .capture = { |
661 | .stream_name = "Capture", | |
662 | .channels_min = 1, | |
663 | .channels_max = 2, | |
4422b606 LG |
664 | .rates = WM8750_RATES, |
665 | .formats = WM8750_FORMATS,}, | |
6335d055 | 666 | .ops = &wm8750_dai_ops, |
abadfc92 | 667 | }; |
abadfc92 | 668 | |
84b315ee | 669 | static int wm8750_suspend(struct snd_soc_codec *codec) |
abadfc92 | 670 | { |
0be9898a | 671 | wm8750_set_bias_level(codec, SND_SOC_BIAS_OFF); |
abadfc92 RP |
672 | return 0; |
673 | } | |
674 | ||
f0fba2ad | 675 | static int wm8750_resume(struct snd_soc_codec *codec) |
abadfc92 | 676 | { |
0be9898a | 677 | wm8750_set_bias_level(codec, SND_SOC_BIAS_STANDBY); |
abadfc92 RP |
678 | return 0; |
679 | } | |
680 | ||
f0fba2ad | 681 | static int wm8750_probe(struct snd_soc_codec *codec) |
6ca0c22e | 682 | { |
f0fba2ad | 683 | struct wm8750_priv *wm8750 = snd_soc_codec_get_drvdata(codec); |
f5b00d02 | 684 | int ret; |
abadfc92 | 685 | |
f0fba2ad | 686 | ret = snd_soc_codec_set_cache_io(codec, 7, 9, wm8750->control_type); |
17a52fd6 MB |
687 | if (ret < 0) { |
688 | printk(KERN_ERR "wm8750: failed to set cache I/O: %d\n", ret); | |
f0fba2ad | 689 | return ret; |
17a52fd6 MB |
690 | } |
691 | ||
692 | ret = wm8750_reset(codec); | |
693 | if (ret < 0) { | |
694 | printk(KERN_ERR "wm8750: failed to reset: %d\n", ret); | |
f0fba2ad | 695 | return ret; |
17a52fd6 | 696 | } |
abadfc92 | 697 | |
abadfc92 | 698 | /* charge output caps */ |
dd76769d | 699 | wm8750_set_bias_level(codec, SND_SOC_BIAS_STANDBY); |
abadfc92 RP |
700 | |
701 | /* set the update bits */ | |
f5b00d02 AL |
702 | snd_soc_update_bits(codec, WM8750_LDAC, 0x0100, 0x0100); |
703 | snd_soc_update_bits(codec, WM8750_RDAC, 0x0100, 0x0100); | |
704 | snd_soc_update_bits(codec, WM8750_LOUT1V, 0x0100, 0x0100); | |
705 | snd_soc_update_bits(codec, WM8750_ROUT1V, 0x0100, 0x0100); | |
706 | snd_soc_update_bits(codec, WM8750_LOUT2V, 0x0100, 0x0100); | |
707 | snd_soc_update_bits(codec, WM8750_ROUT2V, 0x0100, 0x0100); | |
708 | snd_soc_update_bits(codec, WM8750_LINVOL, 0x0100, 0x0100); | |
709 | snd_soc_update_bits(codec, WM8750_RINVOL, 0x0100, 0x0100); | |
abadfc92 | 710 | |
f0fba2ad LG |
711 | snd_soc_add_controls(codec, wm8750_snd_controls, |
712 | ARRAY_SIZE(wm8750_snd_controls)); | |
713 | wm8750_add_widgets(codec); | |
abadfc92 RP |
714 | return ret; |
715 | } | |
716 | ||
f0fba2ad | 717 | static int wm8750_remove(struct snd_soc_codec *codec) |
6ca0c22e | 718 | { |
f0fba2ad LG |
719 | wm8750_set_bias_level(codec, SND_SOC_BIAS_OFF); |
720 | return 0; | |
6ca0c22e | 721 | } |
abadfc92 | 722 | |
f0fba2ad LG |
723 | static struct snd_soc_codec_driver soc_codec_dev_wm8750 = { |
724 | .probe = wm8750_probe, | |
725 | .remove = wm8750_remove, | |
726 | .suspend = wm8750_suspend, | |
727 | .resume = wm8750_resume, | |
728 | .set_bias_level = wm8750_set_bias_level, | |
e5eec34c | 729 | .reg_cache_size = ARRAY_SIZE(wm8750_reg), |
f0fba2ad LG |
730 | .reg_word_size = sizeof(u16), |
731 | .reg_cache_default = wm8750_reg, | |
732 | }; | |
abadfc92 | 733 | |
ce31a0f5 MB |
734 | static const struct of_device_id wm8750_of_match[] = { |
735 | { .compatible = "wlf,wm8750", }, | |
736 | { .compatible = "wlf,wm8987", }, | |
737 | { } | |
738 | }; | |
739 | MODULE_DEVICE_TABLE(of, wm8750_of_match); | |
740 | ||
f0fba2ad LG |
741 | #if defined(CONFIG_SPI_MASTER) |
742 | static int __devinit wm8750_spi_probe(struct spi_device *spi) | |
abadfc92 | 743 | { |
6ca0c22e | 744 | struct wm8750_priv *wm8750; |
f0fba2ad | 745 | int ret; |
abadfc92 | 746 | |
2edaed82 MB |
747 | wm8750 = devm_kzalloc(&spi->dev, sizeof(struct wm8750_priv), |
748 | GFP_KERNEL); | |
6ca0c22e MV |
749 | if (wm8750 == NULL) |
750 | return -ENOMEM; | |
abadfc92 | 751 | |
f0fba2ad LG |
752 | wm8750->control_type = SND_SOC_SPI; |
753 | spi_set_drvdata(spi, wm8750); | |
abadfc92 | 754 | |
f0fba2ad LG |
755 | ret = snd_soc_register_codec(&spi->dev, |
756 | &soc_codec_dev_wm8750, &wm8750_dai, 1); | |
f0fba2ad | 757 | return ret; |
abadfc92 RP |
758 | } |
759 | ||
f0fba2ad | 760 | static int __devexit wm8750_spi_remove(struct spi_device *spi) |
abadfc92 | 761 | { |
f0fba2ad | 762 | snd_soc_unregister_codec(&spi->dev); |
abadfc92 RP |
763 | return 0; |
764 | } | |
765 | ||
40045a85 MB |
766 | static const struct spi_device_id wm8750_spi_ids[] = { |
767 | { "wm8750", 0 }, | |
768 | { "wm8987", 0 }, | |
f6b864a9 | 769 | { }, |
40045a85 | 770 | }; |
511d8cf0 | 771 | MODULE_DEVICE_TABLE(spi, wm8750_spi_ids); |
40045a85 | 772 | |
f0fba2ad | 773 | static struct spi_driver wm8750_spi_driver = { |
abadfc92 | 774 | .driver = { |
dc5de62b | 775 | .name = "wm8750", |
f0fba2ad | 776 | .owner = THIS_MODULE, |
ce31a0f5 | 777 | .of_match_table = wm8750_of_match, |
abadfc92 | 778 | }, |
40045a85 | 779 | .id_table = wm8750_spi_ids, |
f0fba2ad LG |
780 | .probe = wm8750_spi_probe, |
781 | .remove = __devexit_p(wm8750_spi_remove), | |
abadfc92 | 782 | }; |
f0fba2ad | 783 | #endif /* CONFIG_SPI_MASTER */ |
abadfc92 | 784 | |
f0fba2ad LG |
785 | #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE) |
786 | static __devinit int wm8750_i2c_probe(struct i2c_client *i2c, | |
787 | const struct i2c_device_id *id) | |
2f3dfaf5 | 788 | { |
6ca0c22e | 789 | struct wm8750_priv *wm8750; |
f0fba2ad | 790 | int ret; |
2f3dfaf5 | 791 | |
2edaed82 MB |
792 | wm8750 = devm_kzalloc(&i2c->dev, sizeof(struct wm8750_priv), |
793 | GFP_KERNEL); | |
6ca0c22e MV |
794 | if (wm8750 == NULL) |
795 | return -ENOMEM; | |
2f3dfaf5 | 796 | |
f0fba2ad | 797 | i2c_set_clientdata(i2c, wm8750); |
f0fba2ad | 798 | wm8750->control_type = SND_SOC_I2C; |
2f3dfaf5 | 799 | |
f0fba2ad LG |
800 | ret = snd_soc_register_codec(&i2c->dev, |
801 | &soc_codec_dev_wm8750, &wm8750_dai, 1); | |
f0fba2ad | 802 | return ret; |
2f3dfaf5 MB |
803 | } |
804 | ||
f0fba2ad | 805 | static __devexit int wm8750_i2c_remove(struct i2c_client *client) |
2f3dfaf5 | 806 | { |
f0fba2ad | 807 | snd_soc_unregister_codec(&client->dev); |
2f3dfaf5 MB |
808 | return 0; |
809 | } | |
810 | ||
f0fba2ad | 811 | static const struct i2c_device_id wm8750_i2c_id[] = { |
0d9c15e4 MC |
812 | { "wm8750", 0 }, |
813 | { "wm8987", 0 }, | |
814 | { } | |
815 | }; | |
f0fba2ad | 816 | MODULE_DEVICE_TABLE(i2c, wm8750_i2c_id); |
0d9c15e4 | 817 | |
f0fba2ad | 818 | static struct i2c_driver wm8750_i2c_driver = { |
2f3dfaf5 | 819 | .driver = { |
dc5de62b | 820 | .name = "wm8750", |
f0fba2ad | 821 | .owner = THIS_MODULE, |
ce31a0f5 | 822 | .of_match_table = wm8750_of_match, |
2f3dfaf5 | 823 | }, |
f0fba2ad LG |
824 | .probe = wm8750_i2c_probe, |
825 | .remove = __devexit_p(wm8750_i2c_remove), | |
826 | .id_table = wm8750_i2c_id, | |
2f3dfaf5 | 827 | }; |
2f3dfaf5 MB |
828 | #endif |
829 | ||
6ca0c22e | 830 | static int __init wm8750_modinit(void) |
abadfc92 | 831 | { |
f0fba2ad | 832 | int ret = 0; |
42f3030f | 833 | #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE) |
6ca0c22e | 834 | ret = i2c_add_driver(&wm8750_i2c_driver); |
f0fba2ad LG |
835 | if (ret != 0) { |
836 | printk(KERN_ERR "Failed to register wm8750 I2C driver: %d\n", | |
837 | ret); | |
838 | } | |
abadfc92 | 839 | #endif |
2f3dfaf5 | 840 | #if defined(CONFIG_SPI_MASTER) |
6ca0c22e | 841 | ret = spi_register_driver(&wm8750_spi_driver); |
f0fba2ad LG |
842 | if (ret != 0) { |
843 | printk(KERN_ERR "Failed to register wm8750 SPI driver: %d\n", | |
844 | ret); | |
845 | } | |
2f3dfaf5 | 846 | #endif |
f0fba2ad | 847 | return ret; |
4422b606 | 848 | } |
6ca0c22e | 849 | module_init(wm8750_modinit); |
4422b606 | 850 | |
6ca0c22e | 851 | static void __exit wm8750_exit(void) |
abadfc92 | 852 | { |
42f3030f | 853 | #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE) |
abadfc92 | 854 | i2c_del_driver(&wm8750_i2c_driver); |
2f3dfaf5 MB |
855 | #endif |
856 | #if defined(CONFIG_SPI_MASTER) | |
857 | spi_unregister_driver(&wm8750_spi_driver); | |
abadfc92 | 858 | #endif |
64089b84 MB |
859 | } |
860 | module_exit(wm8750_exit); | |
861 | ||
abadfc92 RP |
862 | MODULE_DESCRIPTION("ASoC WM8750 driver"); |
863 | MODULE_AUTHOR("Liam Girdwood"); | |
864 | MODULE_LICENSE("GPL"); |