Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * | |
d01ce99f TI |
3 | * hda_intel.c - Implementation of primary alsa driver code base |
4 | * for Intel HD Audio. | |
1da177e4 LT |
5 | * |
6 | * Copyright(c) 2004 Intel Corporation. All rights reserved. | |
7 | * | |
8 | * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de> | |
9 | * PeiSen Hou <pshou@realtek.com.tw> | |
10 | * | |
11 | * This program is free software; you can redistribute it and/or modify it | |
12 | * under the terms of the GNU General Public License as published by the Free | |
13 | * Software Foundation; either version 2 of the License, or (at your option) | |
14 | * any later version. | |
15 | * | |
16 | * This program is distributed in the hope that it will be useful, but WITHOUT | |
17 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | |
18 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for | |
19 | * more details. | |
20 | * | |
21 | * You should have received a copy of the GNU General Public License along with | |
22 | * this program; if not, write to the Free Software Foundation, Inc., 59 | |
23 | * Temple Place - Suite 330, Boston, MA 02111-1307, USA. | |
24 | * | |
25 | * CONTACTS: | |
26 | * | |
27 | * Matt Jared matt.jared@intel.com | |
28 | * Andy Kopp andy.kopp@intel.com | |
29 | * Dan Kogan dan.d.kogan@intel.com | |
30 | * | |
31 | * CHANGES: | |
32 | * | |
33 | * 2004.12.01 Major rewrite by tiwai, merged the work of pshou | |
34 | * | |
35 | */ | |
36 | ||
1da177e4 LT |
37 | #include <linux/delay.h> |
38 | #include <linux/interrupt.h> | |
362775e2 | 39 | #include <linux/kernel.h> |
1da177e4 | 40 | #include <linux/module.h> |
24982c5f | 41 | #include <linux/dma-mapping.h> |
1da177e4 LT |
42 | #include <linux/moduleparam.h> |
43 | #include <linux/init.h> | |
44 | #include <linux/slab.h> | |
45 | #include <linux/pci.h> | |
62932df8 | 46 | #include <linux/mutex.h> |
0cbf0098 | 47 | #include <linux/reboot.h> |
27fe48d9 | 48 | #include <linux/io.h> |
b8dfc462 | 49 | #include <linux/pm_runtime.h> |
27fe48d9 TI |
50 | #ifdef CONFIG_X86 |
51 | /* for snoop control */ | |
52 | #include <asm/pgtable.h> | |
53 | #include <asm/cacheflush.h> | |
54 | #endif | |
1da177e4 LT |
55 | #include <sound/core.h> |
56 | #include <sound/initval.h> | |
9121947d | 57 | #include <linux/vgaarb.h> |
a82d51ed | 58 | #include <linux/vga_switcheroo.h> |
4918cdab | 59 | #include <linux/firmware.h> |
1da177e4 LT |
60 | #include "hda_codec.h" |
61 | ||
62 | ||
5aba4f8e TI |
63 | static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; |
64 | static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; | |
a67ff6a5 | 65 | static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; |
5aba4f8e | 66 | static char *model[SNDRV_CARDS]; |
1dac6695 | 67 | static int position_fix[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1}; |
5c0d7bc1 | 68 | static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1}; |
5aba4f8e | 69 | static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1}; |
d4d9cd03 | 70 | static int probe_only[SNDRV_CARDS]; |
a67ff6a5 | 71 | static bool single_cmd; |
71623855 | 72 | static int enable_msi = -1; |
4ea6fbc8 TI |
73 | #ifdef CONFIG_SND_HDA_PATCH_LOADER |
74 | static char *patch[SNDRV_CARDS]; | |
75 | #endif | |
2dca0bba | 76 | #ifdef CONFIG_SND_HDA_INPUT_BEEP |
0920c9b4 | 77 | static bool beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = |
2dca0bba JK |
78 | CONFIG_SND_HDA_INPUT_BEEP_MODE}; |
79 | #endif | |
1da177e4 | 80 | |
5aba4f8e | 81 | module_param_array(index, int, NULL, 0444); |
1da177e4 | 82 | MODULE_PARM_DESC(index, "Index value for Intel HD audio interface."); |
5aba4f8e | 83 | module_param_array(id, charp, NULL, 0444); |
1da177e4 | 84 | MODULE_PARM_DESC(id, "ID string for Intel HD audio interface."); |
5aba4f8e TI |
85 | module_param_array(enable, bool, NULL, 0444); |
86 | MODULE_PARM_DESC(enable, "Enable Intel HD audio interface."); | |
87 | module_param_array(model, charp, NULL, 0444); | |
1da177e4 | 88 | MODULE_PARM_DESC(model, "Use the given board model."); |
5aba4f8e | 89 | module_param_array(position_fix, int, NULL, 0444); |
4cb36310 | 90 | MODULE_PARM_DESC(position_fix, "DMA pointer read method." |
1dac6695 | 91 | "(-1 = system default, 0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO, 4 = COMBO)."); |
555e219f TI |
92 | module_param_array(bdl_pos_adj, int, NULL, 0644); |
93 | MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset."); | |
5aba4f8e | 94 | module_param_array(probe_mask, int, NULL, 0444); |
606ad75f | 95 | MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1)."); |
079e683e | 96 | module_param_array(probe_only, int, NULL, 0444); |
d4d9cd03 | 97 | MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization."); |
27346166 | 98 | module_param(single_cmd, bool, 0444); |
d01ce99f TI |
99 | MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs " |
100 | "(for debugging only)."); | |
ac9ef6cf | 101 | module_param(enable_msi, bint, 0444); |
134a11f0 | 102 | MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)"); |
4ea6fbc8 TI |
103 | #ifdef CONFIG_SND_HDA_PATCH_LOADER |
104 | module_param_array(patch, charp, NULL, 0444); | |
105 | MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface."); | |
106 | #endif | |
2dca0bba | 107 | #ifdef CONFIG_SND_HDA_INPUT_BEEP |
0920c9b4 | 108 | module_param_array(beep_mode, bool, NULL, 0444); |
2dca0bba | 109 | MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode " |
0920c9b4 | 110 | "(0=off, 1=on) (default=1)."); |
2dca0bba | 111 | #endif |
606ad75f | 112 | |
83012a7c | 113 | #ifdef CONFIG_PM |
65fcd41d TI |
114 | static int param_set_xint(const char *val, const struct kernel_param *kp); |
115 | static struct kernel_param_ops param_ops_xint = { | |
116 | .set = param_set_xint, | |
117 | .get = param_get_int, | |
118 | }; | |
119 | #define param_check_xint param_check_int | |
120 | ||
fee2fba3 | 121 | static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT; |
65fcd41d | 122 | module_param(power_save, xint, 0644); |
fee2fba3 TI |
123 | MODULE_PARM_DESC(power_save, "Automatic power-saving timeout " |
124 | "(in second, 0 = disable)."); | |
1da177e4 | 125 | |
dee1b66c TI |
126 | /* reset the HD-audio controller in power save mode. |
127 | * this may give more power-saving, but will take longer time to | |
128 | * wake up. | |
129 | */ | |
a67ff6a5 | 130 | static bool power_save_controller = 1; |
dee1b66c TI |
131 | module_param(power_save_controller, bool, 0644); |
132 | MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode."); | |
83012a7c | 133 | #endif /* CONFIG_PM */ |
dee1b66c | 134 | |
7bfe059e TI |
135 | static int align_buffer_size = -1; |
136 | module_param(align_buffer_size, bint, 0644); | |
2ae66c26 PLB |
137 | MODULE_PARM_DESC(align_buffer_size, |
138 | "Force buffer and period sizes to be multiple of 128 bytes."); | |
139 | ||
27fe48d9 TI |
140 | #ifdef CONFIG_X86 |
141 | static bool hda_snoop = true; | |
142 | module_param_named(snoop, hda_snoop, bool, 0444); | |
143 | MODULE_PARM_DESC(snoop, "Enable/disable snooping"); | |
144 | #define azx_snoop(chip) (chip)->snoop | |
145 | #else | |
146 | #define hda_snoop true | |
147 | #define azx_snoop(chip) true | |
148 | #endif | |
149 | ||
150 | ||
1da177e4 LT |
151 | MODULE_LICENSE("GPL"); |
152 | MODULE_SUPPORTED_DEVICE("{{Intel, ICH6}," | |
153 | "{Intel, ICH6M}," | |
2f1b3818 | 154 | "{Intel, ICH7}," |
f5d40b30 | 155 | "{Intel, ESB2}," |
d2981393 | 156 | "{Intel, ICH8}," |
f9cc8a8b | 157 | "{Intel, ICH9}," |
c34f5a04 | 158 | "{Intel, ICH10}," |
b29c2360 | 159 | "{Intel, PCH}," |
d2f2fcd2 | 160 | "{Intel, CPT}," |
d2edeb7c | 161 | "{Intel, PPT}," |
8bc039a1 | 162 | "{Intel, LPT}," |
144dad99 | 163 | "{Intel, LPT_LP}," |
e926f2c8 | 164 | "{Intel, HPT}," |
cea310e8 | 165 | "{Intel, PBG}," |
4979bca9 | 166 | "{Intel, SCH}," |
fc20a562 | 167 | "{ATI, SB450}," |
89be83f8 | 168 | "{ATI, SB600}," |
778b6e1b | 169 | "{ATI, RS600}," |
5b15c95f | 170 | "{ATI, RS690}," |
e6db1119 WL |
171 | "{ATI, RS780}," |
172 | "{ATI, R600}," | |
2797f724 HRK |
173 | "{ATI, RV630}," |
174 | "{ATI, RV610}," | |
27da1834 WL |
175 | "{ATI, RV670}," |
176 | "{ATI, RV635}," | |
177 | "{ATI, RV620}," | |
178 | "{ATI, RV770}," | |
fc20a562 | 179 | "{VIA, VT8251}," |
47672310 | 180 | "{VIA, VT8237A}," |
07e4ca50 TI |
181 | "{SiS, SIS966}," |
182 | "{ULI, M5461}}"); | |
1da177e4 LT |
183 | MODULE_DESCRIPTION("Intel HDA driver"); |
184 | ||
4abc1cc2 TI |
185 | #ifdef CONFIG_SND_VERBOSE_PRINTK |
186 | #define SFX /* nop */ | |
187 | #else | |
1da177e4 | 188 | #define SFX "hda-intel: " |
4abc1cc2 | 189 | #endif |
cb53c626 | 190 | |
a82d51ed TI |
191 | #if defined(CONFIG_PM) && defined(CONFIG_VGA_SWITCHEROO) |
192 | #ifdef CONFIG_SND_HDA_CODEC_HDMI | |
193 | #define SUPPORT_VGA_SWITCHEROO | |
194 | #endif | |
195 | #endif | |
196 | ||
197 | ||
1da177e4 LT |
198 | /* |
199 | * registers | |
200 | */ | |
201 | #define ICH6_REG_GCAP 0x00 | |
b21fadb9 TI |
202 | #define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */ |
203 | #define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */ | |
204 | #define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */ | |
205 | #define ICH6_GCAP_ISS (15 << 8) /* # of input streams */ | |
206 | #define ICH6_GCAP_OSS (15 << 12) /* # of output streams */ | |
1da177e4 LT |
207 | #define ICH6_REG_VMIN 0x02 |
208 | #define ICH6_REG_VMAJ 0x03 | |
209 | #define ICH6_REG_OUTPAY 0x04 | |
210 | #define ICH6_REG_INPAY 0x06 | |
211 | #define ICH6_REG_GCTL 0x08 | |
8a933ece | 212 | #define ICH6_GCTL_RESET (1 << 0) /* controller reset */ |
b21fadb9 TI |
213 | #define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */ |
214 | #define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */ | |
1da177e4 LT |
215 | #define ICH6_REG_WAKEEN 0x0c |
216 | #define ICH6_REG_STATESTS 0x0e | |
217 | #define ICH6_REG_GSTS 0x10 | |
b21fadb9 | 218 | #define ICH6_GSTS_FSTS (1 << 1) /* flush status */ |
1da177e4 LT |
219 | #define ICH6_REG_INTCTL 0x20 |
220 | #define ICH6_REG_INTSTS 0x24 | |
e5463720 | 221 | #define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */ |
8b0bd226 TI |
222 | #define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */ |
223 | #define ICH6_REG_SSYNC 0x38 | |
1da177e4 LT |
224 | #define ICH6_REG_CORBLBASE 0x40 |
225 | #define ICH6_REG_CORBUBASE 0x44 | |
226 | #define ICH6_REG_CORBWP 0x48 | |
b21fadb9 TI |
227 | #define ICH6_REG_CORBRP 0x4a |
228 | #define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */ | |
1da177e4 | 229 | #define ICH6_REG_CORBCTL 0x4c |
b21fadb9 TI |
230 | #define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */ |
231 | #define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */ | |
1da177e4 | 232 | #define ICH6_REG_CORBSTS 0x4d |
b21fadb9 | 233 | #define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */ |
1da177e4 LT |
234 | #define ICH6_REG_CORBSIZE 0x4e |
235 | ||
236 | #define ICH6_REG_RIRBLBASE 0x50 | |
237 | #define ICH6_REG_RIRBUBASE 0x54 | |
238 | #define ICH6_REG_RIRBWP 0x58 | |
b21fadb9 | 239 | #define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */ |
1da177e4 LT |
240 | #define ICH6_REG_RINTCNT 0x5a |
241 | #define ICH6_REG_RIRBCTL 0x5c | |
b21fadb9 TI |
242 | #define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */ |
243 | #define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */ | |
244 | #define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */ | |
1da177e4 | 245 | #define ICH6_REG_RIRBSTS 0x5d |
b21fadb9 TI |
246 | #define ICH6_RBSTS_IRQ (1 << 0) /* response irq */ |
247 | #define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */ | |
1da177e4 LT |
248 | #define ICH6_REG_RIRBSIZE 0x5e |
249 | ||
250 | #define ICH6_REG_IC 0x60 | |
251 | #define ICH6_REG_IR 0x64 | |
252 | #define ICH6_REG_IRS 0x68 | |
253 | #define ICH6_IRS_VALID (1<<1) | |
254 | #define ICH6_IRS_BUSY (1<<0) | |
255 | ||
256 | #define ICH6_REG_DPLBASE 0x70 | |
257 | #define ICH6_REG_DPUBASE 0x74 | |
258 | #define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */ | |
259 | ||
260 | /* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */ | |
261 | enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 }; | |
262 | ||
263 | /* stream register offsets from stream base */ | |
264 | #define ICH6_REG_SD_CTL 0x00 | |
265 | #define ICH6_REG_SD_STS 0x03 | |
266 | #define ICH6_REG_SD_LPIB 0x04 | |
267 | #define ICH6_REG_SD_CBL 0x08 | |
268 | #define ICH6_REG_SD_LVI 0x0c | |
269 | #define ICH6_REG_SD_FIFOW 0x0e | |
270 | #define ICH6_REG_SD_FIFOSIZE 0x10 | |
271 | #define ICH6_REG_SD_FORMAT 0x12 | |
272 | #define ICH6_REG_SD_BDLPL 0x18 | |
273 | #define ICH6_REG_SD_BDLPU 0x1c | |
274 | ||
275 | /* PCI space */ | |
276 | #define ICH6_PCIREG_TCSEL 0x44 | |
277 | ||
278 | /* | |
279 | * other constants | |
280 | */ | |
281 | ||
282 | /* max number of SDs */ | |
07e4ca50 | 283 | /* ICH, ATI and VIA have 4 playback and 4 capture */ |
07e4ca50 | 284 | #define ICH6_NUM_CAPTURE 4 |
07e4ca50 TI |
285 | #define ICH6_NUM_PLAYBACK 4 |
286 | ||
287 | /* ULI has 6 playback and 5 capture */ | |
07e4ca50 | 288 | #define ULI_NUM_CAPTURE 5 |
07e4ca50 TI |
289 | #define ULI_NUM_PLAYBACK 6 |
290 | ||
778b6e1b | 291 | /* ATI HDMI has 1 playback and 0 capture */ |
778b6e1b | 292 | #define ATIHDMI_NUM_CAPTURE 0 |
778b6e1b FK |
293 | #define ATIHDMI_NUM_PLAYBACK 1 |
294 | ||
f269002e KY |
295 | /* TERA has 4 playback and 3 capture */ |
296 | #define TERA_NUM_CAPTURE 3 | |
297 | #define TERA_NUM_PLAYBACK 4 | |
298 | ||
07e4ca50 TI |
299 | /* this number is statically defined for simplicity */ |
300 | #define MAX_AZX_DEV 16 | |
301 | ||
1da177e4 | 302 | /* max number of fragments - we may use more if allocating more pages for BDL */ |
4ce107b9 TI |
303 | #define BDL_SIZE 4096 |
304 | #define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16) | |
305 | #define AZX_MAX_FRAG 32 | |
1da177e4 LT |
306 | /* max buffer size - no h/w limit, you can increase as you like */ |
307 | #define AZX_MAX_BUF_SIZE (1024*1024*1024) | |
1da177e4 LT |
308 | |
309 | /* RIRB int mask: overrun[2], response[0] */ | |
310 | #define RIRB_INT_RESPONSE 0x01 | |
311 | #define RIRB_INT_OVERRUN 0x04 | |
312 | #define RIRB_INT_MASK 0x05 | |
313 | ||
2f5983f2 | 314 | /* STATESTS int mask: S3,SD2,SD1,SD0 */ |
7445dfc1 WN |
315 | #define AZX_MAX_CODECS 8 |
316 | #define AZX_DEFAULT_CODECS 4 | |
deadff16 | 317 | #define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1) |
1da177e4 LT |
318 | |
319 | /* SD_CTL bits */ | |
320 | #define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */ | |
321 | #define SD_CTL_DMA_START 0x02 /* stream DMA start bit */ | |
850f0e52 TI |
322 | #define SD_CTL_STRIPE (3 << 16) /* stripe control */ |
323 | #define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */ | |
324 | #define SD_CTL_DIR (1 << 19) /* bi-directional stream */ | |
1da177e4 LT |
325 | #define SD_CTL_STREAM_TAG_MASK (0xf << 20) |
326 | #define SD_CTL_STREAM_TAG_SHIFT 20 | |
327 | ||
328 | /* SD_CTL and SD_STS */ | |
329 | #define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */ | |
330 | #define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */ | |
331 | #define SD_INT_COMPLETE 0x04 /* completion interrupt */ | |
d01ce99f TI |
332 | #define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\ |
333 | SD_INT_COMPLETE) | |
1da177e4 LT |
334 | |
335 | /* SD_STS */ | |
336 | #define SD_STS_FIFO_READY 0x20 /* FIFO ready */ | |
337 | ||
338 | /* INTCTL and INTSTS */ | |
d01ce99f TI |
339 | #define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */ |
340 | #define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */ | |
341 | #define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */ | |
1da177e4 | 342 | |
1da177e4 LT |
343 | /* below are so far hardcoded - should read registers in future */ |
344 | #define ICH6_MAX_CORB_ENTRIES 256 | |
345 | #define ICH6_MAX_RIRB_ENTRIES 256 | |
346 | ||
c74db86b TI |
347 | /* position fix mode */ |
348 | enum { | |
0be3b5d3 | 349 | POS_FIX_AUTO, |
d2e1c973 | 350 | POS_FIX_LPIB, |
0be3b5d3 | 351 | POS_FIX_POSBUF, |
4cb36310 | 352 | POS_FIX_VIACOMBO, |
a6f2fd55 | 353 | POS_FIX_COMBO, |
c74db86b | 354 | }; |
1da177e4 | 355 | |
f5d40b30 | 356 | /* Defines for ATI HD Audio support in SB450 south bridge */ |
f5d40b30 FL |
357 | #define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42 |
358 | #define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02 | |
359 | ||
da3fca21 V |
360 | /* Defines for Nvidia HDA support */ |
361 | #define NVIDIA_HDA_TRANSREG_ADDR 0x4e | |
362 | #define NVIDIA_HDA_ENABLE_COHBITS 0x0f | |
320dcc30 PC |
363 | #define NVIDIA_HDA_ISTRM_COH 0x4d |
364 | #define NVIDIA_HDA_OSTRM_COH 0x4c | |
365 | #define NVIDIA_HDA_ENABLE_COHBIT 0x01 | |
f5d40b30 | 366 | |
90a5ad52 TI |
367 | /* Defines for Intel SCH HDA snoop control */ |
368 | #define INTEL_SCH_HDA_DEVC 0x78 | |
369 | #define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11) | |
370 | ||
0e153474 JC |
371 | /* Define IN stream 0 FIFO size offset in VIA controller */ |
372 | #define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90 | |
373 | /* Define VIA HD Audio Device ID*/ | |
374 | #define VIA_HDAC_DEVICE_ID 0x3288 | |
375 | ||
c4da29ca YL |
376 | /* HD Audio class code */ |
377 | #define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403 | |
90a5ad52 | 378 | |
1da177e4 LT |
379 | /* |
380 | */ | |
381 | ||
a98f90fd | 382 | struct azx_dev { |
4ce107b9 | 383 | struct snd_dma_buffer bdl; /* BDL buffer */ |
d01ce99f | 384 | u32 *posbuf; /* position buffer pointer */ |
1da177e4 | 385 | |
d01ce99f | 386 | unsigned int bufsize; /* size of the play buffer in bytes */ |
9ad593f6 | 387 | unsigned int period_bytes; /* size of the period in bytes */ |
d01ce99f TI |
388 | unsigned int frags; /* number for period in the play buffer */ |
389 | unsigned int fifo_size; /* FIFO size */ | |
e5463720 JK |
390 | unsigned long start_wallclk; /* start + minimum wallclk */ |
391 | unsigned long period_wallclk; /* wallclk for period */ | |
1da177e4 | 392 | |
d01ce99f | 393 | void __iomem *sd_addr; /* stream descriptor pointer */ |
1da177e4 | 394 | |
d01ce99f | 395 | u32 sd_int_sta_mask; /* stream int status mask */ |
1da177e4 LT |
396 | |
397 | /* pcm support */ | |
d01ce99f TI |
398 | struct snd_pcm_substream *substream; /* assigned substream, |
399 | * set in PCM open | |
400 | */ | |
401 | unsigned int format_val; /* format value to be set in the | |
402 | * controller and the codec | |
403 | */ | |
1da177e4 LT |
404 | unsigned char stream_tag; /* assigned stream */ |
405 | unsigned char index; /* stream index */ | |
d5cf9911 | 406 | int assigned_key; /* last device# key assigned to */ |
1da177e4 | 407 | |
927fc866 PM |
408 | unsigned int opened :1; |
409 | unsigned int running :1; | |
675f25d4 | 410 | unsigned int irq_pending :1; |
0e153474 JC |
411 | /* |
412 | * For VIA: | |
413 | * A flag to ensure DMA position is 0 | |
414 | * when link position is not greater than FIFO size | |
415 | */ | |
416 | unsigned int insufficient :1; | |
27fe48d9 | 417 | unsigned int wc_marked:1; |
915bf29e | 418 | unsigned int no_period_wakeup:1; |
1da177e4 LT |
419 | }; |
420 | ||
421 | /* CORB/RIRB */ | |
a98f90fd | 422 | struct azx_rb { |
1da177e4 LT |
423 | u32 *buf; /* CORB/RIRB buffer |
424 | * Each CORB entry is 4byte, RIRB is 8byte | |
425 | */ | |
426 | dma_addr_t addr; /* physical address of CORB/RIRB buffer */ | |
427 | /* for RIRB */ | |
428 | unsigned short rp, wp; /* read/write pointers */ | |
deadff16 WF |
429 | int cmds[AZX_MAX_CODECS]; /* number of pending requests */ |
430 | u32 res[AZX_MAX_CODECS]; /* last read value */ | |
1da177e4 LT |
431 | }; |
432 | ||
01b65bfb TI |
433 | struct azx_pcm { |
434 | struct azx *chip; | |
435 | struct snd_pcm *pcm; | |
436 | struct hda_codec *codec; | |
437 | struct hda_pcm_stream *hinfo[2]; | |
438 | struct list_head list; | |
439 | }; | |
440 | ||
a98f90fd TI |
441 | struct azx { |
442 | struct snd_card *card; | |
1da177e4 | 443 | struct pci_dev *pci; |
555e219f | 444 | int dev_index; |
1da177e4 | 445 | |
07e4ca50 TI |
446 | /* chip type specific */ |
447 | int driver_type; | |
9477c58e | 448 | unsigned int driver_caps; |
07e4ca50 TI |
449 | int playback_streams; |
450 | int playback_index_offset; | |
451 | int capture_streams; | |
452 | int capture_index_offset; | |
453 | int num_streams; | |
454 | ||
1da177e4 LT |
455 | /* pci resources */ |
456 | unsigned long addr; | |
457 | void __iomem *remap_addr; | |
458 | int irq; | |
459 | ||
460 | /* locks */ | |
461 | spinlock_t reg_lock; | |
62932df8 | 462 | struct mutex open_mutex; |
1da177e4 | 463 | |
07e4ca50 | 464 | /* streams (x num_streams) */ |
a98f90fd | 465 | struct azx_dev *azx_dev; |
1da177e4 LT |
466 | |
467 | /* PCM */ | |
01b65bfb | 468 | struct list_head pcm_list; /* azx_pcm list */ |
1da177e4 LT |
469 | |
470 | /* HD codec */ | |
471 | unsigned short codec_mask; | |
f1eaaeec | 472 | int codec_probe_mask; /* copied from probe_mask option */ |
1da177e4 | 473 | struct hda_bus *bus; |
2dca0bba | 474 | unsigned int beep_mode; |
1da177e4 LT |
475 | |
476 | /* CORB/RIRB */ | |
a98f90fd TI |
477 | struct azx_rb corb; |
478 | struct azx_rb rirb; | |
1da177e4 | 479 | |
4ce107b9 | 480 | /* CORB/RIRB and position buffers */ |
1da177e4 LT |
481 | struct snd_dma_buffer rb; |
482 | struct snd_dma_buffer posbuf; | |
c74db86b | 483 | |
4918cdab TI |
484 | #ifdef CONFIG_SND_HDA_PATCH_LOADER |
485 | const struct firmware *fw; | |
486 | #endif | |
487 | ||
c74db86b | 488 | /* flags */ |
beaffc39 | 489 | int position_fix[2]; /* for both playback/capture streams */ |
1eb6dc7d | 490 | int poll_count; |
cb53c626 | 491 | unsigned int running :1; |
927fc866 PM |
492 | unsigned int initialized :1; |
493 | unsigned int single_cmd :1; | |
494 | unsigned int polling_mode :1; | |
68e7fffc | 495 | unsigned int msi :1; |
a6a950a8 | 496 | unsigned int irq_pending_warned :1; |
6ce4a3bc | 497 | unsigned int probing :1; /* codec probing phase */ |
27fe48d9 | 498 | unsigned int snoop:1; |
52409aa6 | 499 | unsigned int align_buffer_size:1; |
a82d51ed TI |
500 | unsigned int region_requested:1; |
501 | ||
502 | /* VGA-switcheroo setup */ | |
503 | unsigned int use_vga_switcheroo:1; | |
504 | unsigned int init_failed:1; /* delayed init failed */ | |
505 | unsigned int disabled:1; /* disabled by VGA-switcher */ | |
43bbb6cc TI |
506 | |
507 | /* for debugging */ | |
feb27340 | 508 | unsigned int last_cmd[AZX_MAX_CODECS]; |
9ad593f6 TI |
509 | |
510 | /* for pending irqs */ | |
511 | struct work_struct irq_pending_work; | |
0cbf0098 TI |
512 | |
513 | /* reboot notifier (for mysterious hangup problem at power-down) */ | |
514 | struct notifier_block reboot_notifier; | |
65fcd41d TI |
515 | |
516 | /* card list (for power_save trigger) */ | |
517 | struct list_head list; | |
1da177e4 LT |
518 | }; |
519 | ||
07e4ca50 TI |
520 | /* driver types */ |
521 | enum { | |
522 | AZX_DRIVER_ICH, | |
32679f95 | 523 | AZX_DRIVER_PCH, |
4979bca9 | 524 | AZX_DRIVER_SCH, |
07e4ca50 | 525 | AZX_DRIVER_ATI, |
778b6e1b | 526 | AZX_DRIVER_ATIHDMI, |
1815b34a | 527 | AZX_DRIVER_ATIHDMI_NS, |
07e4ca50 TI |
528 | AZX_DRIVER_VIA, |
529 | AZX_DRIVER_SIS, | |
530 | AZX_DRIVER_ULI, | |
da3fca21 | 531 | AZX_DRIVER_NVIDIA, |
f269002e | 532 | AZX_DRIVER_TERA, |
14d34f16 | 533 | AZX_DRIVER_CTX, |
5ae763b1 | 534 | AZX_DRIVER_CTHDA, |
c4da29ca | 535 | AZX_DRIVER_GENERIC, |
2f5983f2 | 536 | AZX_NUM_DRIVERS, /* keep this as last entry */ |
07e4ca50 TI |
537 | }; |
538 | ||
9477c58e TI |
539 | /* driver quirks (capabilities) */ |
540 | /* bits 0-7 are used for indicating driver type */ | |
541 | #define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */ | |
542 | #define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */ | |
543 | #define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */ | |
544 | #define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */ | |
545 | #define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */ | |
546 | #define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */ | |
547 | #define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */ | |
548 | #define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */ | |
549 | #define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */ | |
550 | #define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */ | |
551 | #define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */ | |
552 | #define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */ | |
8b0bd226 | 553 | #define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */ |
2ae66c26 | 554 | #define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */ |
7bfe059e | 555 | #define AZX_DCAPS_ALIGN_BUFSIZE (1 << 22) /* buffer size alignment */ |
5ae763b1 | 556 | #define AZX_DCAPS_4K_BDLE_BOUNDARY (1 << 23) /* BDLE in 4k boundary */ |
c20c5a84 | 557 | #define AZX_DCAPS_POSFIX_COMBO (1 << 24) /* Use COMBO as default */ |
90accc58 | 558 | #define AZX_DCAPS_COUNT_LPIB_DELAY (1 << 25) /* Take LPIB as delay */ |
9477c58e TI |
559 | |
560 | /* quirks for ATI SB / AMD Hudson */ | |
561 | #define AZX_DCAPS_PRESET_ATI_SB \ | |
562 | (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \ | |
563 | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB) | |
564 | ||
565 | /* quirks for ATI/AMD HDMI */ | |
566 | #define AZX_DCAPS_PRESET_ATI_HDMI \ | |
567 | (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB) | |
568 | ||
569 | /* quirks for Nvidia */ | |
570 | #define AZX_DCAPS_PRESET_NVIDIA \ | |
7bfe059e TI |
571 | (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI |\ |
572 | AZX_DCAPS_ALIGN_BUFSIZE) | |
9477c58e | 573 | |
5ae763b1 TI |
574 | #define AZX_DCAPS_PRESET_CTHDA \ |
575 | (AZX_DCAPS_NO_MSI | AZX_DCAPS_POSFIX_LPIB | AZX_DCAPS_4K_BDLE_BOUNDARY) | |
576 | ||
a82d51ed TI |
577 | /* |
578 | * VGA-switcher support | |
579 | */ | |
580 | #ifdef SUPPORT_VGA_SWITCHEROO | |
5cb543db TI |
581 | #define use_vga_switcheroo(chip) ((chip)->use_vga_switcheroo) |
582 | #else | |
583 | #define use_vga_switcheroo(chip) 0 | |
584 | #endif | |
585 | ||
586 | #if defined(SUPPORT_VGA_SWITCHEROO) || defined(CONFIG_SND_HDA_PATCH_LOADER) | |
a82d51ed TI |
587 | #define DELAYED_INIT_MARK |
588 | #define DELAYED_INITDATA_MARK | |
a82d51ed TI |
589 | #else |
590 | #define DELAYED_INIT_MARK __devinit | |
591 | #define DELAYED_INITDATA_MARK __devinitdata | |
a82d51ed TI |
592 | #endif |
593 | ||
594 | static char *driver_short_names[] DELAYED_INITDATA_MARK = { | |
07e4ca50 | 595 | [AZX_DRIVER_ICH] = "HDA Intel", |
32679f95 | 596 | [AZX_DRIVER_PCH] = "HDA Intel PCH", |
4979bca9 | 597 | [AZX_DRIVER_SCH] = "HDA Intel MID", |
07e4ca50 | 598 | [AZX_DRIVER_ATI] = "HDA ATI SB", |
778b6e1b | 599 | [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI", |
1815b34a | 600 | [AZX_DRIVER_ATIHDMI_NS] = "HDA ATI HDMI", |
07e4ca50 TI |
601 | [AZX_DRIVER_VIA] = "HDA VIA VT82xx", |
602 | [AZX_DRIVER_SIS] = "HDA SIS966", | |
da3fca21 V |
603 | [AZX_DRIVER_ULI] = "HDA ULI M5461", |
604 | [AZX_DRIVER_NVIDIA] = "HDA NVidia", | |
f269002e | 605 | [AZX_DRIVER_TERA] = "HDA Teradici", |
14d34f16 | 606 | [AZX_DRIVER_CTX] = "HDA Creative", |
5ae763b1 | 607 | [AZX_DRIVER_CTHDA] = "HDA Creative", |
c4da29ca | 608 | [AZX_DRIVER_GENERIC] = "HD-Audio Generic", |
07e4ca50 TI |
609 | }; |
610 | ||
1da177e4 LT |
611 | /* |
612 | * macros for easy use | |
613 | */ | |
614 | #define azx_writel(chip,reg,value) \ | |
615 | writel(value, (chip)->remap_addr + ICH6_REG_##reg) | |
616 | #define azx_readl(chip,reg) \ | |
617 | readl((chip)->remap_addr + ICH6_REG_##reg) | |
618 | #define azx_writew(chip,reg,value) \ | |
619 | writew(value, (chip)->remap_addr + ICH6_REG_##reg) | |
620 | #define azx_readw(chip,reg) \ | |
621 | readw((chip)->remap_addr + ICH6_REG_##reg) | |
622 | #define azx_writeb(chip,reg,value) \ | |
623 | writeb(value, (chip)->remap_addr + ICH6_REG_##reg) | |
624 | #define azx_readb(chip,reg) \ | |
625 | readb((chip)->remap_addr + ICH6_REG_##reg) | |
626 | ||
627 | #define azx_sd_writel(dev,reg,value) \ | |
628 | writel(value, (dev)->sd_addr + ICH6_REG_##reg) | |
629 | #define azx_sd_readl(dev,reg) \ | |
630 | readl((dev)->sd_addr + ICH6_REG_##reg) | |
631 | #define azx_sd_writew(dev,reg,value) \ | |
632 | writew(value, (dev)->sd_addr + ICH6_REG_##reg) | |
633 | #define azx_sd_readw(dev,reg) \ | |
634 | readw((dev)->sd_addr + ICH6_REG_##reg) | |
635 | #define azx_sd_writeb(dev,reg,value) \ | |
636 | writeb(value, (dev)->sd_addr + ICH6_REG_##reg) | |
637 | #define azx_sd_readb(dev,reg) \ | |
638 | readb((dev)->sd_addr + ICH6_REG_##reg) | |
639 | ||
640 | /* for pcm support */ | |
a98f90fd | 641 | #define get_azx_dev(substream) (substream->runtime->private_data) |
1da177e4 | 642 | |
27fe48d9 TI |
643 | #ifdef CONFIG_X86 |
644 | static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on) | |
645 | { | |
646 | if (azx_snoop(chip)) | |
647 | return; | |
648 | if (addr && size) { | |
649 | int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT; | |
650 | if (on) | |
651 | set_memory_wc((unsigned long)addr, pages); | |
652 | else | |
653 | set_memory_wb((unsigned long)addr, pages); | |
654 | } | |
655 | } | |
656 | ||
657 | static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf, | |
658 | bool on) | |
659 | { | |
660 | __mark_pages_wc(chip, buf->area, buf->bytes, on); | |
661 | } | |
662 | static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev, | |
663 | struct snd_pcm_runtime *runtime, bool on) | |
664 | { | |
665 | if (azx_dev->wc_marked != on) { | |
666 | __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on); | |
667 | azx_dev->wc_marked = on; | |
668 | } | |
669 | } | |
670 | #else | |
671 | /* NOP for other archs */ | |
672 | static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf, | |
673 | bool on) | |
674 | { | |
675 | } | |
676 | static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev, | |
677 | struct snd_pcm_runtime *runtime, bool on) | |
678 | { | |
679 | } | |
680 | #endif | |
681 | ||
68e7fffc | 682 | static int azx_acquire_irq(struct azx *chip, int do_disconnect); |
1eb6dc7d | 683 | static int azx_send_cmd(struct hda_bus *bus, unsigned int val); |
1da177e4 LT |
684 | /* |
685 | * Interface for HD codec | |
686 | */ | |
687 | ||
1da177e4 LT |
688 | /* |
689 | * CORB / RIRB interface | |
690 | */ | |
a98f90fd | 691 | static int azx_alloc_cmd_io(struct azx *chip) |
1da177e4 LT |
692 | { |
693 | int err; | |
694 | ||
695 | /* single page (at least 4096 bytes) must suffice for both ringbuffes */ | |
d01ce99f TI |
696 | err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, |
697 | snd_dma_pci_data(chip->pci), | |
1da177e4 LT |
698 | PAGE_SIZE, &chip->rb); |
699 | if (err < 0) { | |
700 | snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n"); | |
701 | return err; | |
702 | } | |
27fe48d9 | 703 | mark_pages_wc(chip, &chip->rb, true); |
1da177e4 LT |
704 | return 0; |
705 | } | |
706 | ||
a98f90fd | 707 | static void azx_init_cmd_io(struct azx *chip) |
1da177e4 | 708 | { |
cdb1fbf2 | 709 | spin_lock_irq(&chip->reg_lock); |
1da177e4 LT |
710 | /* CORB set up */ |
711 | chip->corb.addr = chip->rb.addr; | |
712 | chip->corb.buf = (u32 *)chip->rb.area; | |
713 | azx_writel(chip, CORBLBASE, (u32)chip->corb.addr); | |
766979e0 | 714 | azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr)); |
1da177e4 | 715 | |
07e4ca50 TI |
716 | /* set the corb size to 256 entries (ULI requires explicitly) */ |
717 | azx_writeb(chip, CORBSIZE, 0x02); | |
1da177e4 LT |
718 | /* set the corb write pointer to 0 */ |
719 | azx_writew(chip, CORBWP, 0); | |
720 | /* reset the corb hw read pointer */ | |
b21fadb9 | 721 | azx_writew(chip, CORBRP, ICH6_CORBRP_RST); |
1da177e4 | 722 | /* enable corb dma */ |
b21fadb9 | 723 | azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN); |
1da177e4 LT |
724 | |
725 | /* RIRB set up */ | |
726 | chip->rirb.addr = chip->rb.addr + 2048; | |
727 | chip->rirb.buf = (u32 *)(chip->rb.area + 2048); | |
deadff16 WF |
728 | chip->rirb.wp = chip->rirb.rp = 0; |
729 | memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds)); | |
1da177e4 | 730 | azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr); |
766979e0 | 731 | azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr)); |
1da177e4 | 732 | |
07e4ca50 TI |
733 | /* set the rirb size to 256 entries (ULI requires explicitly) */ |
734 | azx_writeb(chip, RIRBSIZE, 0x02); | |
1da177e4 | 735 | /* reset the rirb hw write pointer */ |
b21fadb9 | 736 | azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST); |
1da177e4 | 737 | /* set N=1, get RIRB response interrupt for new entry */ |
9477c58e | 738 | if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) |
14d34f16 TI |
739 | azx_writew(chip, RINTCNT, 0xc0); |
740 | else | |
741 | azx_writew(chip, RINTCNT, 1); | |
1da177e4 | 742 | /* enable rirb dma and response irq */ |
1da177e4 | 743 | azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN); |
cdb1fbf2 | 744 | spin_unlock_irq(&chip->reg_lock); |
1da177e4 LT |
745 | } |
746 | ||
a98f90fd | 747 | static void azx_free_cmd_io(struct azx *chip) |
1da177e4 | 748 | { |
cdb1fbf2 | 749 | spin_lock_irq(&chip->reg_lock); |
1da177e4 LT |
750 | /* disable ringbuffer DMAs */ |
751 | azx_writeb(chip, RIRBCTL, 0); | |
752 | azx_writeb(chip, CORBCTL, 0); | |
cdb1fbf2 | 753 | spin_unlock_irq(&chip->reg_lock); |
1da177e4 LT |
754 | } |
755 | ||
deadff16 WF |
756 | static unsigned int azx_command_addr(u32 cmd) |
757 | { | |
758 | unsigned int addr = cmd >> 28; | |
759 | ||
760 | if (addr >= AZX_MAX_CODECS) { | |
761 | snd_BUG(); | |
762 | addr = 0; | |
763 | } | |
764 | ||
765 | return addr; | |
766 | } | |
767 | ||
768 | static unsigned int azx_response_addr(u32 res) | |
769 | { | |
770 | unsigned int addr = res & 0xf; | |
771 | ||
772 | if (addr >= AZX_MAX_CODECS) { | |
773 | snd_BUG(); | |
774 | addr = 0; | |
775 | } | |
776 | ||
777 | return addr; | |
1da177e4 LT |
778 | } |
779 | ||
780 | /* send a command */ | |
33fa35ed | 781 | static int azx_corb_send_cmd(struct hda_bus *bus, u32 val) |
1da177e4 | 782 | { |
33fa35ed | 783 | struct azx *chip = bus->private_data; |
deadff16 | 784 | unsigned int addr = azx_command_addr(val); |
1da177e4 | 785 | unsigned int wp; |
1da177e4 | 786 | |
c32649fe WF |
787 | spin_lock_irq(&chip->reg_lock); |
788 | ||
1da177e4 LT |
789 | /* add command to corb */ |
790 | wp = azx_readb(chip, CORBWP); | |
791 | wp++; | |
792 | wp %= ICH6_MAX_CORB_ENTRIES; | |
793 | ||
deadff16 | 794 | chip->rirb.cmds[addr]++; |
1da177e4 LT |
795 | chip->corb.buf[wp] = cpu_to_le32(val); |
796 | azx_writel(chip, CORBWP, wp); | |
c32649fe | 797 | |
1da177e4 LT |
798 | spin_unlock_irq(&chip->reg_lock); |
799 | ||
800 | return 0; | |
801 | } | |
802 | ||
803 | #define ICH6_RIRB_EX_UNSOL_EV (1<<4) | |
804 | ||
805 | /* retrieve RIRB entry - called from interrupt handler */ | |
a98f90fd | 806 | static void azx_update_rirb(struct azx *chip) |
1da177e4 LT |
807 | { |
808 | unsigned int rp, wp; | |
deadff16 | 809 | unsigned int addr; |
1da177e4 LT |
810 | u32 res, res_ex; |
811 | ||
812 | wp = azx_readb(chip, RIRBWP); | |
813 | if (wp == chip->rirb.wp) | |
814 | return; | |
815 | chip->rirb.wp = wp; | |
deadff16 | 816 | |
1da177e4 LT |
817 | while (chip->rirb.rp != wp) { |
818 | chip->rirb.rp++; | |
819 | chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES; | |
820 | ||
821 | rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */ | |
822 | res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]); | |
823 | res = le32_to_cpu(chip->rirb.buf[rp]); | |
deadff16 | 824 | addr = azx_response_addr(res_ex); |
1da177e4 LT |
825 | if (res_ex & ICH6_RIRB_EX_UNSOL_EV) |
826 | snd_hda_queue_unsol_event(chip->bus, res, res_ex); | |
deadff16 WF |
827 | else if (chip->rirb.cmds[addr]) { |
828 | chip->rirb.res[addr] = res; | |
2add9b92 | 829 | smp_wmb(); |
deadff16 | 830 | chip->rirb.cmds[addr]--; |
e310bb06 WF |
831 | } else |
832 | snd_printk(KERN_ERR SFX "spurious response %#x:%#x, " | |
833 | "last cmd=%#08x\n", | |
834 | res, res_ex, | |
835 | chip->last_cmd[addr]); | |
1da177e4 LT |
836 | } |
837 | } | |
838 | ||
839 | /* receive a response */ | |
deadff16 WF |
840 | static unsigned int azx_rirb_get_response(struct hda_bus *bus, |
841 | unsigned int addr) | |
1da177e4 | 842 | { |
33fa35ed | 843 | struct azx *chip = bus->private_data; |
5c79b1f8 | 844 | unsigned long timeout; |
32cf4023 | 845 | unsigned long loopcounter; |
1eb6dc7d | 846 | int do_poll = 0; |
1da177e4 | 847 | |
5c79b1f8 TI |
848 | again: |
849 | timeout = jiffies + msecs_to_jiffies(1000); | |
32cf4023 DH |
850 | |
851 | for (loopcounter = 0;; loopcounter++) { | |
1eb6dc7d | 852 | if (chip->polling_mode || do_poll) { |
e96224ae TI |
853 | spin_lock_irq(&chip->reg_lock); |
854 | azx_update_rirb(chip); | |
855 | spin_unlock_irq(&chip->reg_lock); | |
856 | } | |
deadff16 | 857 | if (!chip->rirb.cmds[addr]) { |
2add9b92 | 858 | smp_rmb(); |
b613291f | 859 | bus->rirb_error = 0; |
1eb6dc7d ML |
860 | |
861 | if (!do_poll) | |
862 | chip->poll_count = 0; | |
deadff16 | 863 | return chip->rirb.res[addr]; /* the last value */ |
2add9b92 | 864 | } |
28a0d9df TI |
865 | if (time_after(jiffies, timeout)) |
866 | break; | |
32cf4023 | 867 | if (bus->needs_damn_long_delay || loopcounter > 3000) |
52987656 TI |
868 | msleep(2); /* temporary workaround */ |
869 | else { | |
870 | udelay(10); | |
871 | cond_resched(); | |
872 | } | |
28a0d9df | 873 | } |
5c79b1f8 | 874 | |
1eb6dc7d ML |
875 | if (!chip->polling_mode && chip->poll_count < 2) { |
876 | snd_printdd(SFX "azx_get_response timeout, " | |
877 | "polling the codec once: last cmd=0x%08x\n", | |
878 | chip->last_cmd[addr]); | |
879 | do_poll = 1; | |
880 | chip->poll_count++; | |
881 | goto again; | |
882 | } | |
883 | ||
884 | ||
23c4a881 TI |
885 | if (!chip->polling_mode) { |
886 | snd_printk(KERN_WARNING SFX "azx_get_response timeout, " | |
887 | "switching to polling mode: last cmd=0x%08x\n", | |
888 | chip->last_cmd[addr]); | |
889 | chip->polling_mode = 1; | |
890 | goto again; | |
891 | } | |
892 | ||
68e7fffc | 893 | if (chip->msi) { |
4abc1cc2 | 894 | snd_printk(KERN_WARNING SFX "No response from codec, " |
feb27340 WF |
895 | "disabling MSI: last cmd=0x%08x\n", |
896 | chip->last_cmd[addr]); | |
68e7fffc TI |
897 | free_irq(chip->irq, chip); |
898 | chip->irq = -1; | |
899 | pci_disable_msi(chip->pci); | |
900 | chip->msi = 0; | |
b613291f TI |
901 | if (azx_acquire_irq(chip, 1) < 0) { |
902 | bus->rirb_error = 1; | |
68e7fffc | 903 | return -1; |
b613291f | 904 | } |
68e7fffc TI |
905 | goto again; |
906 | } | |
907 | ||
6ce4a3bc TI |
908 | if (chip->probing) { |
909 | /* If this critical timeout happens during the codec probing | |
910 | * phase, this is likely an access to a non-existing codec | |
911 | * slot. Better to return an error and reset the system. | |
912 | */ | |
913 | return -1; | |
914 | } | |
915 | ||
8dd78330 TI |
916 | /* a fatal communication error; need either to reset or to fallback |
917 | * to the single_cmd mode | |
918 | */ | |
b613291f | 919 | bus->rirb_error = 1; |
b20f3b83 | 920 | if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) { |
8dd78330 TI |
921 | bus->response_reset = 1; |
922 | return -1; /* give a chance to retry */ | |
923 | } | |
924 | ||
925 | snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, " | |
926 | "switching to single_cmd mode: last cmd=0x%08x\n", | |
feb27340 | 927 | chip->last_cmd[addr]); |
8dd78330 TI |
928 | chip->single_cmd = 1; |
929 | bus->response_reset = 0; | |
1a696978 | 930 | /* release CORB/RIRB */ |
4fcd3920 | 931 | azx_free_cmd_io(chip); |
1a696978 TI |
932 | /* disable unsolicited responses */ |
933 | azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL); | |
5c79b1f8 | 934 | return -1; |
1da177e4 LT |
935 | } |
936 | ||
1da177e4 LT |
937 | /* |
938 | * Use the single immediate command instead of CORB/RIRB for simplicity | |
939 | * | |
940 | * Note: according to Intel, this is not preferred use. The command was | |
941 | * intended for the BIOS only, and may get confused with unsolicited | |
942 | * responses. So, we shouldn't use it for normal operation from the | |
943 | * driver. | |
944 | * I left the codes, however, for debugging/testing purposes. | |
945 | */ | |
946 | ||
b05a7d4f | 947 | /* receive a response */ |
deadff16 | 948 | static int azx_single_wait_for_response(struct azx *chip, unsigned int addr) |
b05a7d4f TI |
949 | { |
950 | int timeout = 50; | |
951 | ||
952 | while (timeout--) { | |
953 | /* check IRV busy bit */ | |
954 | if (azx_readw(chip, IRS) & ICH6_IRS_VALID) { | |
955 | /* reuse rirb.res as the response return value */ | |
deadff16 | 956 | chip->rirb.res[addr] = azx_readl(chip, IR); |
b05a7d4f TI |
957 | return 0; |
958 | } | |
959 | udelay(1); | |
960 | } | |
961 | if (printk_ratelimit()) | |
962 | snd_printd(SFX "get_response timeout: IRS=0x%x\n", | |
963 | azx_readw(chip, IRS)); | |
deadff16 | 964 | chip->rirb.res[addr] = -1; |
b05a7d4f TI |
965 | return -EIO; |
966 | } | |
967 | ||
1da177e4 | 968 | /* send a command */ |
33fa35ed | 969 | static int azx_single_send_cmd(struct hda_bus *bus, u32 val) |
1da177e4 | 970 | { |
33fa35ed | 971 | struct azx *chip = bus->private_data; |
deadff16 | 972 | unsigned int addr = azx_command_addr(val); |
1da177e4 LT |
973 | int timeout = 50; |
974 | ||
8dd78330 | 975 | bus->rirb_error = 0; |
1da177e4 LT |
976 | while (timeout--) { |
977 | /* check ICB busy bit */ | |
d01ce99f | 978 | if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) { |
1da177e4 | 979 | /* Clear IRV valid bit */ |
d01ce99f TI |
980 | azx_writew(chip, IRS, azx_readw(chip, IRS) | |
981 | ICH6_IRS_VALID); | |
1da177e4 | 982 | azx_writel(chip, IC, val); |
d01ce99f TI |
983 | azx_writew(chip, IRS, azx_readw(chip, IRS) | |
984 | ICH6_IRS_BUSY); | |
deadff16 | 985 | return azx_single_wait_for_response(chip, addr); |
1da177e4 LT |
986 | } |
987 | udelay(1); | |
988 | } | |
1cfd52bc MB |
989 | if (printk_ratelimit()) |
990 | snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n", | |
991 | azx_readw(chip, IRS), val); | |
1da177e4 LT |
992 | return -EIO; |
993 | } | |
994 | ||
995 | /* receive a response */ | |
deadff16 WF |
996 | static unsigned int azx_single_get_response(struct hda_bus *bus, |
997 | unsigned int addr) | |
1da177e4 | 998 | { |
33fa35ed | 999 | struct azx *chip = bus->private_data; |
deadff16 | 1000 | return chip->rirb.res[addr]; |
1da177e4 LT |
1001 | } |
1002 | ||
111d3af5 TI |
1003 | /* |
1004 | * The below are the main callbacks from hda_codec. | |
1005 | * | |
1006 | * They are just the skeleton to call sub-callbacks according to the | |
1007 | * current setting of chip->single_cmd. | |
1008 | */ | |
1009 | ||
1010 | /* send a command */ | |
33fa35ed | 1011 | static int azx_send_cmd(struct hda_bus *bus, unsigned int val) |
111d3af5 | 1012 | { |
33fa35ed | 1013 | struct azx *chip = bus->private_data; |
43bbb6cc | 1014 | |
a82d51ed TI |
1015 | if (chip->disabled) |
1016 | return 0; | |
feb27340 | 1017 | chip->last_cmd[azx_command_addr(val)] = val; |
111d3af5 | 1018 | if (chip->single_cmd) |
33fa35ed | 1019 | return azx_single_send_cmd(bus, val); |
111d3af5 | 1020 | else |
33fa35ed | 1021 | return azx_corb_send_cmd(bus, val); |
111d3af5 TI |
1022 | } |
1023 | ||
1024 | /* get a response */ | |
deadff16 WF |
1025 | static unsigned int azx_get_response(struct hda_bus *bus, |
1026 | unsigned int addr) | |
111d3af5 | 1027 | { |
33fa35ed | 1028 | struct azx *chip = bus->private_data; |
a82d51ed TI |
1029 | if (chip->disabled) |
1030 | return 0; | |
111d3af5 | 1031 | if (chip->single_cmd) |
deadff16 | 1032 | return azx_single_get_response(bus, addr); |
111d3af5 | 1033 | else |
deadff16 | 1034 | return azx_rirb_get_response(bus, addr); |
111d3af5 TI |
1035 | } |
1036 | ||
83012a7c | 1037 | #ifdef CONFIG_PM |
68467f51 | 1038 | static void azx_power_notify(struct hda_bus *bus, bool power_up); |
cb53c626 | 1039 | #endif |
111d3af5 | 1040 | |
1da177e4 | 1041 | /* reset codec link */ |
cd508fe5 | 1042 | static int azx_reset(struct azx *chip, int full_reset) |
1da177e4 LT |
1043 | { |
1044 | int count; | |
1045 | ||
cd508fe5 JK |
1046 | if (!full_reset) |
1047 | goto __skip; | |
1048 | ||
e8a7f136 DT |
1049 | /* clear STATESTS */ |
1050 | azx_writeb(chip, STATESTS, STATESTS_INT_MASK); | |
1051 | ||
1da177e4 LT |
1052 | /* reset controller */ |
1053 | azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET); | |
1054 | ||
1055 | count = 50; | |
1056 | while (azx_readb(chip, GCTL) && --count) | |
1057 | msleep(1); | |
1058 | ||
1059 | /* delay for >= 100us for codec PLL to settle per spec | |
1060 | * Rev 0.9 section 5.5.1 | |
1061 | */ | |
1062 | msleep(1); | |
1063 | ||
1064 | /* Bring controller out of reset */ | |
1065 | azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET); | |
1066 | ||
1067 | count = 50; | |
927fc866 | 1068 | while (!azx_readb(chip, GCTL) && --count) |
1da177e4 LT |
1069 | msleep(1); |
1070 | ||
927fc866 | 1071 | /* Brent Chartrand said to wait >= 540us for codecs to initialize */ |
1da177e4 LT |
1072 | msleep(1); |
1073 | ||
cd508fe5 | 1074 | __skip: |
1da177e4 | 1075 | /* check to see if controller is ready */ |
927fc866 | 1076 | if (!azx_readb(chip, GCTL)) { |
4abc1cc2 | 1077 | snd_printd(SFX "azx_reset: controller not ready!\n"); |
1da177e4 LT |
1078 | return -EBUSY; |
1079 | } | |
1080 | ||
41e2fce4 | 1081 | /* Accept unsolicited responses */ |
1a696978 TI |
1082 | if (!chip->single_cmd) |
1083 | azx_writel(chip, GCTL, azx_readl(chip, GCTL) | | |
1084 | ICH6_GCTL_UNSOL); | |
41e2fce4 | 1085 | |
1da177e4 | 1086 | /* detect codecs */ |
927fc866 | 1087 | if (!chip->codec_mask) { |
1da177e4 | 1088 | chip->codec_mask = azx_readw(chip, STATESTS); |
4abc1cc2 | 1089 | snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask); |
1da177e4 LT |
1090 | } |
1091 | ||
1092 | return 0; | |
1093 | } | |
1094 | ||
1095 | ||
1096 | /* | |
1097 | * Lowlevel interface | |
1098 | */ | |
1099 | ||
1100 | /* enable interrupts */ | |
a98f90fd | 1101 | static void azx_int_enable(struct azx *chip) |
1da177e4 LT |
1102 | { |
1103 | /* enable controller CIE and GIE */ | |
1104 | azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) | | |
1105 | ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN); | |
1106 | } | |
1107 | ||
1108 | /* disable interrupts */ | |
a98f90fd | 1109 | static void azx_int_disable(struct azx *chip) |
1da177e4 LT |
1110 | { |
1111 | int i; | |
1112 | ||
1113 | /* disable interrupts in stream descriptor */ | |
07e4ca50 | 1114 | for (i = 0; i < chip->num_streams; i++) { |
a98f90fd | 1115 | struct azx_dev *azx_dev = &chip->azx_dev[i]; |
1da177e4 LT |
1116 | azx_sd_writeb(azx_dev, SD_CTL, |
1117 | azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK); | |
1118 | } | |
1119 | ||
1120 | /* disable SIE for all streams */ | |
1121 | azx_writeb(chip, INTCTL, 0); | |
1122 | ||
1123 | /* disable controller CIE and GIE */ | |
1124 | azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) & | |
1125 | ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN)); | |
1126 | } | |
1127 | ||
1128 | /* clear interrupts */ | |
a98f90fd | 1129 | static void azx_int_clear(struct azx *chip) |
1da177e4 LT |
1130 | { |
1131 | int i; | |
1132 | ||
1133 | /* clear stream status */ | |
07e4ca50 | 1134 | for (i = 0; i < chip->num_streams; i++) { |
a98f90fd | 1135 | struct azx_dev *azx_dev = &chip->azx_dev[i]; |
1da177e4 LT |
1136 | azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); |
1137 | } | |
1138 | ||
1139 | /* clear STATESTS */ | |
1140 | azx_writeb(chip, STATESTS, STATESTS_INT_MASK); | |
1141 | ||
1142 | /* clear rirb status */ | |
1143 | azx_writeb(chip, RIRBSTS, RIRB_INT_MASK); | |
1144 | ||
1145 | /* clear int status */ | |
1146 | azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM); | |
1147 | } | |
1148 | ||
1149 | /* start a stream */ | |
a98f90fd | 1150 | static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev) |
1da177e4 | 1151 | { |
0e153474 JC |
1152 | /* |
1153 | * Before stream start, initialize parameter | |
1154 | */ | |
1155 | azx_dev->insufficient = 1; | |
1156 | ||
1da177e4 | 1157 | /* enable SIE */ |
ccc5df05 WN |
1158 | azx_writel(chip, INTCTL, |
1159 | azx_readl(chip, INTCTL) | (1 << azx_dev->index)); | |
1da177e4 LT |
1160 | /* set DMA start and interrupt mask */ |
1161 | azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | | |
1162 | SD_CTL_DMA_START | SD_INT_MASK); | |
1163 | } | |
1164 | ||
1dddab40 TI |
1165 | /* stop DMA */ |
1166 | static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev) | |
1da177e4 | 1167 | { |
1da177e4 LT |
1168 | azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) & |
1169 | ~(SD_CTL_DMA_START | SD_INT_MASK)); | |
1170 | azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */ | |
1dddab40 TI |
1171 | } |
1172 | ||
1173 | /* stop a stream */ | |
1174 | static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev) | |
1175 | { | |
1176 | azx_stream_clear(chip, azx_dev); | |
1da177e4 | 1177 | /* disable SIE */ |
ccc5df05 WN |
1178 | azx_writel(chip, INTCTL, |
1179 | azx_readl(chip, INTCTL) & ~(1 << azx_dev->index)); | |
1da177e4 LT |
1180 | } |
1181 | ||
1182 | ||
1183 | /* | |
cb53c626 | 1184 | * reset and start the controller registers |
1da177e4 | 1185 | */ |
cd508fe5 | 1186 | static void azx_init_chip(struct azx *chip, int full_reset) |
1da177e4 | 1187 | { |
cb53c626 TI |
1188 | if (chip->initialized) |
1189 | return; | |
1da177e4 LT |
1190 | |
1191 | /* reset controller */ | |
cd508fe5 | 1192 | azx_reset(chip, full_reset); |
1da177e4 LT |
1193 | |
1194 | /* initialize interrupts */ | |
1195 | azx_int_clear(chip); | |
1196 | azx_int_enable(chip); | |
1197 | ||
1198 | /* initialize the codec command I/O */ | |
1a696978 TI |
1199 | if (!chip->single_cmd) |
1200 | azx_init_cmd_io(chip); | |
1da177e4 | 1201 | |
0be3b5d3 TI |
1202 | /* program the position buffer */ |
1203 | azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr); | |
766979e0 | 1204 | azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr)); |
f5d40b30 | 1205 | |
cb53c626 TI |
1206 | chip->initialized = 1; |
1207 | } | |
1208 | ||
1209 | /* | |
1210 | * initialize the PCI registers | |
1211 | */ | |
1212 | /* update bits in a PCI register byte */ | |
1213 | static void update_pci_byte(struct pci_dev *pci, unsigned int reg, | |
1214 | unsigned char mask, unsigned char val) | |
1215 | { | |
1216 | unsigned char data; | |
1217 | ||
1218 | pci_read_config_byte(pci, reg, &data); | |
1219 | data &= ~mask; | |
1220 | data |= (val & mask); | |
1221 | pci_write_config_byte(pci, reg, data); | |
1222 | } | |
1223 | ||
1224 | static void azx_init_pci(struct azx *chip) | |
1225 | { | |
1226 | /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44) | |
1227 | * TCSEL == Traffic Class Select Register, which sets PCI express QOS | |
1228 | * Ensuring these bits are 0 clears playback static on some HD Audio | |
a09e89f6 AL |
1229 | * codecs. |
1230 | * The PCI register TCSEL is defined in the Intel manuals. | |
cb53c626 | 1231 | */ |
46f2cc80 | 1232 | if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) { |
9477c58e | 1233 | snd_printdd(SFX "Clearing TCSEL\n"); |
a09e89f6 | 1234 | update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0); |
9477c58e | 1235 | } |
cb53c626 | 1236 | |
9477c58e TI |
1237 | /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio, |
1238 | * we need to enable snoop. | |
1239 | */ | |
1240 | if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) { | |
27fe48d9 | 1241 | snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip)); |
cb53c626 | 1242 | update_pci_byte(chip->pci, |
27fe48d9 TI |
1243 | ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07, |
1244 | azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0); | |
9477c58e TI |
1245 | } |
1246 | ||
1247 | /* For NVIDIA HDA, enable snoop */ | |
1248 | if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) { | |
27fe48d9 | 1249 | snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip)); |
cb53c626 TI |
1250 | update_pci_byte(chip->pci, |
1251 | NVIDIA_HDA_TRANSREG_ADDR, | |
1252 | 0x0f, NVIDIA_HDA_ENABLE_COHBITS); | |
320dcc30 PC |
1253 | update_pci_byte(chip->pci, |
1254 | NVIDIA_HDA_ISTRM_COH, | |
1255 | 0x01, NVIDIA_HDA_ENABLE_COHBIT); | |
1256 | update_pci_byte(chip->pci, | |
1257 | NVIDIA_HDA_OSTRM_COH, | |
1258 | 0x01, NVIDIA_HDA_ENABLE_COHBIT); | |
9477c58e TI |
1259 | } |
1260 | ||
1261 | /* Enable SCH/PCH snoop if needed */ | |
1262 | if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) { | |
27fe48d9 | 1263 | unsigned short snoop; |
90a5ad52 | 1264 | pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop); |
27fe48d9 TI |
1265 | if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) || |
1266 | (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) { | |
1267 | snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP; | |
1268 | if (!azx_snoop(chip)) | |
1269 | snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP; | |
1270 | pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop); | |
90a5ad52 TI |
1271 | pci_read_config_word(chip->pci, |
1272 | INTEL_SCH_HDA_DEVC, &snoop); | |
90a5ad52 | 1273 | } |
27fe48d9 TI |
1274 | snd_printdd(SFX "SCH snoop: %s\n", |
1275 | (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP) | |
1276 | ? "Disabled" : "Enabled"); | |
da3fca21 | 1277 | } |
1da177e4 LT |
1278 | } |
1279 | ||
1280 | ||
9ad593f6 TI |
1281 | static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev); |
1282 | ||
1da177e4 LT |
1283 | /* |
1284 | * interrupt handler | |
1285 | */ | |
7d12e780 | 1286 | static irqreturn_t azx_interrupt(int irq, void *dev_id) |
1da177e4 | 1287 | { |
a98f90fd TI |
1288 | struct azx *chip = dev_id; |
1289 | struct azx_dev *azx_dev; | |
1da177e4 | 1290 | u32 status; |
9ef04066 | 1291 | u8 sd_status; |
fa00e046 | 1292 | int i, ok; |
1da177e4 | 1293 | |
b8dfc462 ML |
1294 | #ifdef CONFIG_PM_RUNTIME |
1295 | if (chip->pci->dev.power.runtime_status != RPM_ACTIVE) | |
1296 | return IRQ_NONE; | |
1297 | #endif | |
1298 | ||
1da177e4 LT |
1299 | spin_lock(&chip->reg_lock); |
1300 | ||
60911062 DC |
1301 | if (chip->disabled) { |
1302 | spin_unlock(&chip->reg_lock); | |
a82d51ed | 1303 | return IRQ_NONE; |
60911062 | 1304 | } |
a82d51ed | 1305 | |
1da177e4 LT |
1306 | status = azx_readl(chip, INTSTS); |
1307 | if (status == 0) { | |
1308 | spin_unlock(&chip->reg_lock); | |
1309 | return IRQ_NONE; | |
1310 | } | |
1311 | ||
07e4ca50 | 1312 | for (i = 0; i < chip->num_streams; i++) { |
1da177e4 LT |
1313 | azx_dev = &chip->azx_dev[i]; |
1314 | if (status & azx_dev->sd_int_sta_mask) { | |
9ef04066 | 1315 | sd_status = azx_sd_readb(azx_dev, SD_STS); |
1da177e4 | 1316 | azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); |
9ef04066 CL |
1317 | if (!azx_dev->substream || !azx_dev->running || |
1318 | !(sd_status & SD_INT_COMPLETE)) | |
9ad593f6 TI |
1319 | continue; |
1320 | /* check whether this IRQ is really acceptable */ | |
fa00e046 JK |
1321 | ok = azx_position_ok(chip, azx_dev); |
1322 | if (ok == 1) { | |
9ad593f6 | 1323 | azx_dev->irq_pending = 0; |
1da177e4 LT |
1324 | spin_unlock(&chip->reg_lock); |
1325 | snd_pcm_period_elapsed(azx_dev->substream); | |
1326 | spin_lock(&chip->reg_lock); | |
fa00e046 | 1327 | } else if (ok == 0 && chip->bus && chip->bus->workq) { |
9ad593f6 TI |
1328 | /* bogus IRQ, process it later */ |
1329 | azx_dev->irq_pending = 1; | |
6acaed38 TI |
1330 | queue_work(chip->bus->workq, |
1331 | &chip->irq_pending_work); | |
1da177e4 LT |
1332 | } |
1333 | } | |
1334 | } | |
1335 | ||
1336 | /* clear rirb int */ | |
1337 | status = azx_readb(chip, RIRBSTS); | |
1338 | if (status & RIRB_INT_MASK) { | |
14d34f16 | 1339 | if (status & RIRB_INT_RESPONSE) { |
9477c58e | 1340 | if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY) |
14d34f16 | 1341 | udelay(80); |
1da177e4 | 1342 | azx_update_rirb(chip); |
14d34f16 | 1343 | } |
1da177e4 LT |
1344 | azx_writeb(chip, RIRBSTS, RIRB_INT_MASK); |
1345 | } | |
1346 | ||
1347 | #if 0 | |
1348 | /* clear state status int */ | |
1349 | if (azx_readb(chip, STATESTS) & 0x04) | |
1350 | azx_writeb(chip, STATESTS, 0x04); | |
1351 | #endif | |
1352 | spin_unlock(&chip->reg_lock); | |
1353 | ||
1354 | return IRQ_HANDLED; | |
1355 | } | |
1356 | ||
1357 | ||
675f25d4 TI |
1358 | /* |
1359 | * set up a BDL entry | |
1360 | */ | |
5ae763b1 TI |
1361 | static int setup_bdle(struct azx *chip, |
1362 | struct snd_pcm_substream *substream, | |
675f25d4 TI |
1363 | struct azx_dev *azx_dev, u32 **bdlp, |
1364 | int ofs, int size, int with_ioc) | |
1365 | { | |
675f25d4 TI |
1366 | u32 *bdl = *bdlp; |
1367 | ||
1368 | while (size > 0) { | |
1369 | dma_addr_t addr; | |
1370 | int chunk; | |
1371 | ||
1372 | if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES) | |
1373 | return -EINVAL; | |
1374 | ||
77a23f26 | 1375 | addr = snd_pcm_sgbuf_get_addr(substream, ofs); |
675f25d4 TI |
1376 | /* program the address field of the BDL entry */ |
1377 | bdl[0] = cpu_to_le32((u32)addr); | |
766979e0 | 1378 | bdl[1] = cpu_to_le32(upper_32_bits(addr)); |
675f25d4 | 1379 | /* program the size field of the BDL entry */ |
fc4abee8 | 1380 | chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size); |
5ae763b1 TI |
1381 | /* one BDLE cannot cross 4K boundary on CTHDA chips */ |
1382 | if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY) { | |
1383 | u32 remain = 0x1000 - (ofs & 0xfff); | |
1384 | if (chunk > remain) | |
1385 | chunk = remain; | |
1386 | } | |
675f25d4 TI |
1387 | bdl[2] = cpu_to_le32(chunk); |
1388 | /* program the IOC to enable interrupt | |
1389 | * only when the whole fragment is processed | |
1390 | */ | |
1391 | size -= chunk; | |
1392 | bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01); | |
1393 | bdl += 4; | |
1394 | azx_dev->frags++; | |
1395 | ofs += chunk; | |
1396 | } | |
1397 | *bdlp = bdl; | |
1398 | return ofs; | |
1399 | } | |
1400 | ||
1da177e4 LT |
1401 | /* |
1402 | * set up BDL entries | |
1403 | */ | |
555e219f TI |
1404 | static int azx_setup_periods(struct azx *chip, |
1405 | struct snd_pcm_substream *substream, | |
4ce107b9 | 1406 | struct azx_dev *azx_dev) |
1da177e4 | 1407 | { |
4ce107b9 TI |
1408 | u32 *bdl; |
1409 | int i, ofs, periods, period_bytes; | |
555e219f | 1410 | int pos_adj; |
1da177e4 LT |
1411 | |
1412 | /* reset BDL address */ | |
1413 | azx_sd_writel(azx_dev, SD_BDLPL, 0); | |
1414 | azx_sd_writel(azx_dev, SD_BDLPU, 0); | |
1415 | ||
97b71c94 | 1416 | period_bytes = azx_dev->period_bytes; |
4ce107b9 TI |
1417 | periods = azx_dev->bufsize / period_bytes; |
1418 | ||
1da177e4 | 1419 | /* program the initial BDL entries */ |
4ce107b9 TI |
1420 | bdl = (u32 *)azx_dev->bdl.area; |
1421 | ofs = 0; | |
1422 | azx_dev->frags = 0; | |
555e219f | 1423 | pos_adj = bdl_pos_adj[chip->dev_index]; |
915bf29e | 1424 | if (!azx_dev->no_period_wakeup && pos_adj > 0) { |
675f25d4 | 1425 | struct snd_pcm_runtime *runtime = substream->runtime; |
e785d3d8 | 1426 | int pos_align = pos_adj; |
555e219f | 1427 | pos_adj = (pos_adj * runtime->rate + 47999) / 48000; |
675f25d4 | 1428 | if (!pos_adj) |
e785d3d8 TI |
1429 | pos_adj = pos_align; |
1430 | else | |
1431 | pos_adj = ((pos_adj + pos_align - 1) / pos_align) * | |
1432 | pos_align; | |
675f25d4 TI |
1433 | pos_adj = frames_to_bytes(runtime, pos_adj); |
1434 | if (pos_adj >= period_bytes) { | |
4abc1cc2 | 1435 | snd_printk(KERN_WARNING SFX "Too big adjustment %d\n", |
555e219f | 1436 | bdl_pos_adj[chip->dev_index]); |
675f25d4 TI |
1437 | pos_adj = 0; |
1438 | } else { | |
5ae763b1 | 1439 | ofs = setup_bdle(chip, substream, azx_dev, |
915bf29e | 1440 | &bdl, ofs, pos_adj, true); |
675f25d4 TI |
1441 | if (ofs < 0) |
1442 | goto error; | |
4ce107b9 | 1443 | } |
555e219f TI |
1444 | } else |
1445 | pos_adj = 0; | |
675f25d4 TI |
1446 | for (i = 0; i < periods; i++) { |
1447 | if (i == periods - 1 && pos_adj) | |
5ae763b1 | 1448 | ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs, |
675f25d4 TI |
1449 | period_bytes - pos_adj, 0); |
1450 | else | |
5ae763b1 | 1451 | ofs = setup_bdle(chip, substream, azx_dev, &bdl, ofs, |
7bb8fb70 | 1452 | period_bytes, |
915bf29e | 1453 | !azx_dev->no_period_wakeup); |
675f25d4 TI |
1454 | if (ofs < 0) |
1455 | goto error; | |
1da177e4 | 1456 | } |
4ce107b9 | 1457 | return 0; |
675f25d4 TI |
1458 | |
1459 | error: | |
4abc1cc2 | 1460 | snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n", |
675f25d4 | 1461 | azx_dev->bufsize, period_bytes); |
675f25d4 | 1462 | return -EINVAL; |
1da177e4 LT |
1463 | } |
1464 | ||
1dddab40 TI |
1465 | /* reset stream */ |
1466 | static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev) | |
1da177e4 LT |
1467 | { |
1468 | unsigned char val; | |
1469 | int timeout; | |
1470 | ||
1dddab40 TI |
1471 | azx_stream_clear(chip, azx_dev); |
1472 | ||
d01ce99f TI |
1473 | azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) | |
1474 | SD_CTL_STREAM_RESET); | |
1da177e4 LT |
1475 | udelay(3); |
1476 | timeout = 300; | |
1477 | while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) && | |
1478 | --timeout) | |
1479 | ; | |
1480 | val &= ~SD_CTL_STREAM_RESET; | |
1481 | azx_sd_writeb(azx_dev, SD_CTL, val); | |
1482 | udelay(3); | |
1483 | ||
1484 | timeout = 300; | |
1485 | /* waiting for hardware to report that the stream is out of reset */ | |
1486 | while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) && | |
1487 | --timeout) | |
1488 | ; | |
fa00e046 JK |
1489 | |
1490 | /* reset first position - may not be synced with hw at this time */ | |
1491 | *azx_dev->posbuf = 0; | |
1dddab40 | 1492 | } |
1da177e4 | 1493 | |
1dddab40 TI |
1494 | /* |
1495 | * set up the SD for streaming | |
1496 | */ | |
1497 | static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev) | |
1498 | { | |
27fe48d9 | 1499 | unsigned int val; |
1dddab40 TI |
1500 | /* make sure the run bit is zero for SD */ |
1501 | azx_stream_clear(chip, azx_dev); | |
1da177e4 | 1502 | /* program the stream_tag */ |
27fe48d9 TI |
1503 | val = azx_sd_readl(azx_dev, SD_CTL); |
1504 | val = (val & ~SD_CTL_STREAM_TAG_MASK) | | |
1505 | (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT); | |
1506 | if (!azx_snoop(chip)) | |
1507 | val |= SD_CTL_TRAFFIC_PRIO; | |
1508 | azx_sd_writel(azx_dev, SD_CTL, val); | |
1da177e4 LT |
1509 | |
1510 | /* program the length of samples in cyclic buffer */ | |
1511 | azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize); | |
1512 | ||
1513 | /* program the stream format */ | |
1514 | /* this value needs to be the same as the one programmed */ | |
1515 | azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val); | |
1516 | ||
1517 | /* program the stream LVI (last valid index) of the BDL */ | |
1518 | azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1); | |
1519 | ||
1520 | /* program the BDL address */ | |
1521 | /* lower BDL address */ | |
4ce107b9 | 1522 | azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr); |
1da177e4 | 1523 | /* upper BDL address */ |
766979e0 | 1524 | azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr)); |
1da177e4 | 1525 | |
0be3b5d3 | 1526 | /* enable the position buffer */ |
4cb36310 DH |
1527 | if (chip->position_fix[0] != POS_FIX_LPIB || |
1528 | chip->position_fix[1] != POS_FIX_LPIB) { | |
ee9d6b9a TI |
1529 | if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE)) |
1530 | azx_writel(chip, DPLBASE, | |
1531 | (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE); | |
1532 | } | |
c74db86b | 1533 | |
1da177e4 | 1534 | /* set the interrupt enable bits in the descriptor control register */ |
d01ce99f TI |
1535 | azx_sd_writel(azx_dev, SD_CTL, |
1536 | azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK); | |
1da177e4 LT |
1537 | |
1538 | return 0; | |
1539 | } | |
1540 | ||
6ce4a3bc TI |
1541 | /* |
1542 | * Probe the given codec address | |
1543 | */ | |
1544 | static int probe_codec(struct azx *chip, int addr) | |
1545 | { | |
1546 | unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) | | |
1547 | (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID; | |
1548 | unsigned int res; | |
1549 | ||
a678cdee | 1550 | mutex_lock(&chip->bus->cmd_mutex); |
6ce4a3bc TI |
1551 | chip->probing = 1; |
1552 | azx_send_cmd(chip->bus, cmd); | |
deadff16 | 1553 | res = azx_get_response(chip->bus, addr); |
6ce4a3bc | 1554 | chip->probing = 0; |
a678cdee | 1555 | mutex_unlock(&chip->bus->cmd_mutex); |
6ce4a3bc TI |
1556 | if (res == -1) |
1557 | return -EIO; | |
4abc1cc2 | 1558 | snd_printdd(SFX "codec #%d probed OK\n", addr); |
6ce4a3bc TI |
1559 | return 0; |
1560 | } | |
1561 | ||
33fa35ed TI |
1562 | static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec, |
1563 | struct hda_pcm *cpcm); | |
6ce4a3bc | 1564 | static void azx_stop_chip(struct azx *chip); |
1da177e4 | 1565 | |
8dd78330 TI |
1566 | static void azx_bus_reset(struct hda_bus *bus) |
1567 | { | |
1568 | struct azx *chip = bus->private_data; | |
8dd78330 TI |
1569 | |
1570 | bus->in_reset = 1; | |
1571 | azx_stop_chip(chip); | |
cd508fe5 | 1572 | azx_init_chip(chip, 1); |
65f75983 | 1573 | #ifdef CONFIG_PM |
8dd78330 | 1574 | if (chip->initialized) { |
01b65bfb TI |
1575 | struct azx_pcm *p; |
1576 | list_for_each_entry(p, &chip->pcm_list, list) | |
1577 | snd_pcm_suspend_all(p->pcm); | |
8dd78330 TI |
1578 | snd_hda_suspend(chip->bus); |
1579 | snd_hda_resume(chip->bus); | |
1580 | } | |
65f75983 | 1581 | #endif |
8dd78330 TI |
1582 | bus->in_reset = 0; |
1583 | } | |
1584 | ||
1da177e4 LT |
1585 | /* |
1586 | * Codec initialization | |
1587 | */ | |
1588 | ||
2f5983f2 | 1589 | /* number of codec slots for each chipset: 0 = default slots (i.e. 4) */ |
a82d51ed | 1590 | static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] DELAYED_INITDATA_MARK = { |
7445dfc1 | 1591 | [AZX_DRIVER_NVIDIA] = 8, |
f269002e | 1592 | [AZX_DRIVER_TERA] = 1, |
a9995a35 TI |
1593 | }; |
1594 | ||
a82d51ed | 1595 | static int DELAYED_INIT_MARK azx_codec_create(struct azx *chip, const char *model) |
1da177e4 LT |
1596 | { |
1597 | struct hda_bus_template bus_temp; | |
34c25350 TI |
1598 | int c, codecs, err; |
1599 | int max_slots; | |
1da177e4 LT |
1600 | |
1601 | memset(&bus_temp, 0, sizeof(bus_temp)); | |
1602 | bus_temp.private_data = chip; | |
1603 | bus_temp.modelname = model; | |
1604 | bus_temp.pci = chip->pci; | |
111d3af5 TI |
1605 | bus_temp.ops.command = azx_send_cmd; |
1606 | bus_temp.ops.get_response = azx_get_response; | |
176d5335 | 1607 | bus_temp.ops.attach_pcm = azx_attach_pcm_stream; |
8dd78330 | 1608 | bus_temp.ops.bus_reset = azx_bus_reset; |
83012a7c | 1609 | #ifdef CONFIG_PM |
11cd41b8 | 1610 | bus_temp.power_save = &power_save; |
cb53c626 TI |
1611 | bus_temp.ops.pm_notify = azx_power_notify; |
1612 | #endif | |
1da177e4 | 1613 | |
d01ce99f TI |
1614 | err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus); |
1615 | if (err < 0) | |
1da177e4 LT |
1616 | return err; |
1617 | ||
9477c58e TI |
1618 | if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) { |
1619 | snd_printd(SFX "Enable delay in RIRB handling\n"); | |
dc9c8e21 | 1620 | chip->bus->needs_damn_long_delay = 1; |
9477c58e | 1621 | } |
dc9c8e21 | 1622 | |
34c25350 | 1623 | codecs = 0; |
2f5983f2 TI |
1624 | max_slots = azx_max_codecs[chip->driver_type]; |
1625 | if (!max_slots) | |
7445dfc1 | 1626 | max_slots = AZX_DEFAULT_CODECS; |
6ce4a3bc TI |
1627 | |
1628 | /* First try to probe all given codec slots */ | |
1629 | for (c = 0; c < max_slots; c++) { | |
f1eaaeec | 1630 | if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) { |
6ce4a3bc TI |
1631 | if (probe_codec(chip, c) < 0) { |
1632 | /* Some BIOSen give you wrong codec addresses | |
1633 | * that don't exist | |
1634 | */ | |
4abc1cc2 TI |
1635 | snd_printk(KERN_WARNING SFX |
1636 | "Codec #%d probe error; " | |
6ce4a3bc TI |
1637 | "disabling it...\n", c); |
1638 | chip->codec_mask &= ~(1 << c); | |
1639 | /* More badly, accessing to a non-existing | |
1640 | * codec often screws up the controller chip, | |
2448158e | 1641 | * and disturbs the further communications. |
6ce4a3bc TI |
1642 | * Thus if an error occurs during probing, |
1643 | * better to reset the controller chip to | |
1644 | * get back to the sanity state. | |
1645 | */ | |
1646 | azx_stop_chip(chip); | |
cd508fe5 | 1647 | azx_init_chip(chip, 1); |
6ce4a3bc TI |
1648 | } |
1649 | } | |
1650 | } | |
1651 | ||
d507cd66 TI |
1652 | /* AMD chipsets often cause the communication stalls upon certain |
1653 | * sequence like the pin-detection. It seems that forcing the synced | |
1654 | * access works around the stall. Grrr... | |
1655 | */ | |
9477c58e TI |
1656 | if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) { |
1657 | snd_printd(SFX "Enable sync_write for stable communication\n"); | |
d507cd66 TI |
1658 | chip->bus->sync_write = 1; |
1659 | chip->bus->allow_bus_reset = 1; | |
1660 | } | |
1661 | ||
6ce4a3bc | 1662 | /* Then create codec instances */ |
34c25350 | 1663 | for (c = 0; c < max_slots; c++) { |
f1eaaeec | 1664 | if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) { |
bccad14e | 1665 | struct hda_codec *codec; |
a1e21c90 | 1666 | err = snd_hda_codec_new(chip->bus, c, &codec); |
1da177e4 LT |
1667 | if (err < 0) |
1668 | continue; | |
2dca0bba | 1669 | codec->beep_mode = chip->beep_mode; |
1da177e4 | 1670 | codecs++; |
19a982b6 TI |
1671 | } |
1672 | } | |
1673 | if (!codecs) { | |
1da177e4 LT |
1674 | snd_printk(KERN_ERR SFX "no codecs initialized\n"); |
1675 | return -ENXIO; | |
1676 | } | |
a1e21c90 TI |
1677 | return 0; |
1678 | } | |
1da177e4 | 1679 | |
a1e21c90 TI |
1680 | /* configure each codec instance */ |
1681 | static int __devinit azx_codec_configure(struct azx *chip) | |
1682 | { | |
1683 | struct hda_codec *codec; | |
1684 | list_for_each_entry(codec, &chip->bus->codec_list, list) { | |
1685 | snd_hda_codec_configure(codec); | |
1686 | } | |
1da177e4 LT |
1687 | return 0; |
1688 | } | |
1689 | ||
1690 | ||
1691 | /* | |
1692 | * PCM support | |
1693 | */ | |
1694 | ||
1695 | /* assign a stream for the PCM */ | |
ef18bede WF |
1696 | static inline struct azx_dev * |
1697 | azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream) | |
1da177e4 | 1698 | { |
07e4ca50 | 1699 | int dev, i, nums; |
ef18bede | 1700 | struct azx_dev *res = NULL; |
d5cf9911 TI |
1701 | /* make a non-zero unique key for the substream */ |
1702 | int key = (substream->pcm->device << 16) | (substream->number << 2) | | |
1703 | (substream->stream + 1); | |
ef18bede WF |
1704 | |
1705 | if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) { | |
07e4ca50 TI |
1706 | dev = chip->playback_index_offset; |
1707 | nums = chip->playback_streams; | |
1708 | } else { | |
1709 | dev = chip->capture_index_offset; | |
1710 | nums = chip->capture_streams; | |
1711 | } | |
1712 | for (i = 0; i < nums; i++, dev++) | |
d01ce99f | 1713 | if (!chip->azx_dev[dev].opened) { |
ef18bede | 1714 | res = &chip->azx_dev[dev]; |
d5cf9911 | 1715 | if (res->assigned_key == key) |
ef18bede | 1716 | break; |
1da177e4 | 1717 | } |
ef18bede WF |
1718 | if (res) { |
1719 | res->opened = 1; | |
d5cf9911 | 1720 | res->assigned_key = key; |
ef18bede WF |
1721 | } |
1722 | return res; | |
1da177e4 LT |
1723 | } |
1724 | ||
1725 | /* release the assigned stream */ | |
a98f90fd | 1726 | static inline void azx_release_device(struct azx_dev *azx_dev) |
1da177e4 LT |
1727 | { |
1728 | azx_dev->opened = 0; | |
1729 | } | |
1730 | ||
a98f90fd | 1731 | static struct snd_pcm_hardware azx_pcm_hw = { |
d01ce99f TI |
1732 | .info = (SNDRV_PCM_INFO_MMAP | |
1733 | SNDRV_PCM_INFO_INTERLEAVED | | |
1da177e4 LT |
1734 | SNDRV_PCM_INFO_BLOCK_TRANSFER | |
1735 | SNDRV_PCM_INFO_MMAP_VALID | | |
927fc866 PM |
1736 | /* No full-resume yet implemented */ |
1737 | /* SNDRV_PCM_INFO_RESUME |*/ | |
850f0e52 | 1738 | SNDRV_PCM_INFO_PAUSE | |
7bb8fb70 CL |
1739 | SNDRV_PCM_INFO_SYNC_START | |
1740 | SNDRV_PCM_INFO_NO_PERIOD_WAKEUP), | |
1da177e4 LT |
1741 | .formats = SNDRV_PCM_FMTBIT_S16_LE, |
1742 | .rates = SNDRV_PCM_RATE_48000, | |
1743 | .rate_min = 48000, | |
1744 | .rate_max = 48000, | |
1745 | .channels_min = 2, | |
1746 | .channels_max = 2, | |
1747 | .buffer_bytes_max = AZX_MAX_BUF_SIZE, | |
1748 | .period_bytes_min = 128, | |
1749 | .period_bytes_max = AZX_MAX_BUF_SIZE / 2, | |
1750 | .periods_min = 2, | |
1751 | .periods_max = AZX_MAX_FRAG, | |
1752 | .fifo_size = 0, | |
1753 | }; | |
1754 | ||
a98f90fd | 1755 | static int azx_pcm_open(struct snd_pcm_substream *substream) |
1da177e4 LT |
1756 | { |
1757 | struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | |
1758 | struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream]; | |
a98f90fd TI |
1759 | struct azx *chip = apcm->chip; |
1760 | struct azx_dev *azx_dev; | |
1761 | struct snd_pcm_runtime *runtime = substream->runtime; | |
1da177e4 LT |
1762 | unsigned long flags; |
1763 | int err; | |
2ae66c26 | 1764 | int buff_step; |
1da177e4 | 1765 | |
62932df8 | 1766 | mutex_lock(&chip->open_mutex); |
ef18bede | 1767 | azx_dev = azx_assign_device(chip, substream); |
1da177e4 | 1768 | if (azx_dev == NULL) { |
62932df8 | 1769 | mutex_unlock(&chip->open_mutex); |
1da177e4 LT |
1770 | return -EBUSY; |
1771 | } | |
1772 | runtime->hw = azx_pcm_hw; | |
1773 | runtime->hw.channels_min = hinfo->channels_min; | |
1774 | runtime->hw.channels_max = hinfo->channels_max; | |
1775 | runtime->hw.formats = hinfo->formats; | |
1776 | runtime->hw.rates = hinfo->rates; | |
1777 | snd_pcm_limit_hw_rates(runtime); | |
1778 | snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS); | |
52409aa6 | 1779 | if (chip->align_buffer_size) |
2ae66c26 PLB |
1780 | /* constrain buffer sizes to be multiple of 128 |
1781 | bytes. This is more efficient in terms of memory | |
1782 | access but isn't required by the HDA spec and | |
1783 | prevents users from specifying exact period/buffer | |
1784 | sizes. For example for 44.1kHz, a period size set | |
1785 | to 20ms will be rounded to 19.59ms. */ | |
1786 | buff_step = 128; | |
1787 | else | |
1788 | /* Don't enforce steps on buffer sizes, still need to | |
1789 | be multiple of 4 bytes (HDA spec). Tested on Intel | |
1790 | HDA controllers, may not work on all devices where | |
1791 | option needs to be disabled */ | |
1792 | buff_step = 4; | |
1793 | ||
5f1545bc | 1794 | snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES, |
2ae66c26 | 1795 | buff_step); |
5f1545bc | 1796 | snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES, |
2ae66c26 | 1797 | buff_step); |
b4a91cf0 | 1798 | snd_hda_power_up_d3wait(apcm->codec); |
d01ce99f TI |
1799 | err = hinfo->ops.open(hinfo, apcm->codec, substream); |
1800 | if (err < 0) { | |
1da177e4 | 1801 | azx_release_device(azx_dev); |
cb53c626 | 1802 | snd_hda_power_down(apcm->codec); |
62932df8 | 1803 | mutex_unlock(&chip->open_mutex); |
1da177e4 LT |
1804 | return err; |
1805 | } | |
70d321e6 | 1806 | snd_pcm_limit_hw_rates(runtime); |
aba66536 TI |
1807 | /* sanity check */ |
1808 | if (snd_BUG_ON(!runtime->hw.channels_min) || | |
1809 | snd_BUG_ON(!runtime->hw.channels_max) || | |
1810 | snd_BUG_ON(!runtime->hw.formats) || | |
1811 | snd_BUG_ON(!runtime->hw.rates)) { | |
1812 | azx_release_device(azx_dev); | |
1813 | hinfo->ops.close(hinfo, apcm->codec, substream); | |
1814 | snd_hda_power_down(apcm->codec); | |
1815 | mutex_unlock(&chip->open_mutex); | |
1816 | return -EINVAL; | |
1817 | } | |
1da177e4 LT |
1818 | spin_lock_irqsave(&chip->reg_lock, flags); |
1819 | azx_dev->substream = substream; | |
1820 | azx_dev->running = 0; | |
1821 | spin_unlock_irqrestore(&chip->reg_lock, flags); | |
1822 | ||
1823 | runtime->private_data = azx_dev; | |
850f0e52 | 1824 | snd_pcm_set_sync(substream); |
62932df8 | 1825 | mutex_unlock(&chip->open_mutex); |
1da177e4 LT |
1826 | return 0; |
1827 | } | |
1828 | ||
a98f90fd | 1829 | static int azx_pcm_close(struct snd_pcm_substream *substream) |
1da177e4 LT |
1830 | { |
1831 | struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | |
1832 | struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream]; | |
a98f90fd TI |
1833 | struct azx *chip = apcm->chip; |
1834 | struct azx_dev *azx_dev = get_azx_dev(substream); | |
1da177e4 LT |
1835 | unsigned long flags; |
1836 | ||
62932df8 | 1837 | mutex_lock(&chip->open_mutex); |
1da177e4 LT |
1838 | spin_lock_irqsave(&chip->reg_lock, flags); |
1839 | azx_dev->substream = NULL; | |
1840 | azx_dev->running = 0; | |
1841 | spin_unlock_irqrestore(&chip->reg_lock, flags); | |
1842 | azx_release_device(azx_dev); | |
1843 | hinfo->ops.close(hinfo, apcm->codec, substream); | |
cb53c626 | 1844 | snd_hda_power_down(apcm->codec); |
62932df8 | 1845 | mutex_unlock(&chip->open_mutex); |
1da177e4 LT |
1846 | return 0; |
1847 | } | |
1848 | ||
d01ce99f TI |
1849 | static int azx_pcm_hw_params(struct snd_pcm_substream *substream, |
1850 | struct snd_pcm_hw_params *hw_params) | |
1da177e4 | 1851 | { |
27fe48d9 TI |
1852 | struct azx_pcm *apcm = snd_pcm_substream_chip(substream); |
1853 | struct azx *chip = apcm->chip; | |
1854 | struct snd_pcm_runtime *runtime = substream->runtime; | |
97b71c94 | 1855 | struct azx_dev *azx_dev = get_azx_dev(substream); |
27fe48d9 | 1856 | int ret; |
97b71c94 | 1857 | |
27fe48d9 | 1858 | mark_runtime_wc(chip, azx_dev, runtime, false); |
97b71c94 TI |
1859 | azx_dev->bufsize = 0; |
1860 | azx_dev->period_bytes = 0; | |
1861 | azx_dev->format_val = 0; | |
27fe48d9 | 1862 | ret = snd_pcm_lib_malloc_pages(substream, |
d01ce99f | 1863 | params_buffer_bytes(hw_params)); |
27fe48d9 TI |
1864 | if (ret < 0) |
1865 | return ret; | |
1866 | mark_runtime_wc(chip, azx_dev, runtime, true); | |
1867 | return ret; | |
1da177e4 LT |
1868 | } |
1869 | ||
a98f90fd | 1870 | static int azx_pcm_hw_free(struct snd_pcm_substream *substream) |
1da177e4 LT |
1871 | { |
1872 | struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | |
a98f90fd | 1873 | struct azx_dev *azx_dev = get_azx_dev(substream); |
27fe48d9 TI |
1874 | struct azx *chip = apcm->chip; |
1875 | struct snd_pcm_runtime *runtime = substream->runtime; | |
1da177e4 LT |
1876 | struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream]; |
1877 | ||
1878 | /* reset BDL address */ | |
1879 | azx_sd_writel(azx_dev, SD_BDLPL, 0); | |
1880 | azx_sd_writel(azx_dev, SD_BDLPU, 0); | |
1881 | azx_sd_writel(azx_dev, SD_CTL, 0); | |
97b71c94 TI |
1882 | azx_dev->bufsize = 0; |
1883 | azx_dev->period_bytes = 0; | |
1884 | azx_dev->format_val = 0; | |
1da177e4 | 1885 | |
eb541337 | 1886 | snd_hda_codec_cleanup(apcm->codec, hinfo, substream); |
1da177e4 | 1887 | |
27fe48d9 | 1888 | mark_runtime_wc(chip, azx_dev, runtime, false); |
1da177e4 LT |
1889 | return snd_pcm_lib_free_pages(substream); |
1890 | } | |
1891 | ||
a98f90fd | 1892 | static int azx_pcm_prepare(struct snd_pcm_substream *substream) |
1da177e4 LT |
1893 | { |
1894 | struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | |
a98f90fd TI |
1895 | struct azx *chip = apcm->chip; |
1896 | struct azx_dev *azx_dev = get_azx_dev(substream); | |
1da177e4 | 1897 | struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream]; |
a98f90fd | 1898 | struct snd_pcm_runtime *runtime = substream->runtime; |
62b7e5e0 | 1899 | unsigned int bufsize, period_bytes, format_val, stream_tag; |
97b71c94 | 1900 | int err; |
7c935976 SW |
1901 | struct hda_spdif_out *spdif = |
1902 | snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid); | |
1903 | unsigned short ctls = spdif ? spdif->ctls : 0; | |
1da177e4 | 1904 | |
fa00e046 | 1905 | azx_stream_reset(chip, azx_dev); |
97b71c94 TI |
1906 | format_val = snd_hda_calc_stream_format(runtime->rate, |
1907 | runtime->channels, | |
1908 | runtime->format, | |
32c168c8 | 1909 | hinfo->maxbps, |
7c935976 | 1910 | ctls); |
97b71c94 | 1911 | if (!format_val) { |
d01ce99f TI |
1912 | snd_printk(KERN_ERR SFX |
1913 | "invalid format_val, rate=%d, ch=%d, format=%d\n", | |
1da177e4 LT |
1914 | runtime->rate, runtime->channels, runtime->format); |
1915 | return -EINVAL; | |
1916 | } | |
1917 | ||
97b71c94 TI |
1918 | bufsize = snd_pcm_lib_buffer_bytes(substream); |
1919 | period_bytes = snd_pcm_lib_period_bytes(substream); | |
1920 | ||
4abc1cc2 | 1921 | snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n", |
97b71c94 TI |
1922 | bufsize, format_val); |
1923 | ||
1924 | if (bufsize != azx_dev->bufsize || | |
1925 | period_bytes != azx_dev->period_bytes || | |
915bf29e TI |
1926 | format_val != azx_dev->format_val || |
1927 | runtime->no_period_wakeup != azx_dev->no_period_wakeup) { | |
97b71c94 TI |
1928 | azx_dev->bufsize = bufsize; |
1929 | azx_dev->period_bytes = period_bytes; | |
1930 | azx_dev->format_val = format_val; | |
915bf29e | 1931 | azx_dev->no_period_wakeup = runtime->no_period_wakeup; |
97b71c94 TI |
1932 | err = azx_setup_periods(chip, substream, azx_dev); |
1933 | if (err < 0) | |
1934 | return err; | |
1935 | } | |
1936 | ||
e5463720 JK |
1937 | /* wallclk has 24Mhz clock source */ |
1938 | azx_dev->period_wallclk = (((runtime->period_size * 24000) / | |
1939 | runtime->rate) * 1000); | |
1da177e4 LT |
1940 | azx_setup_controller(chip, azx_dev); |
1941 | if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) | |
1942 | azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1; | |
1943 | else | |
1944 | azx_dev->fifo_size = 0; | |
1945 | ||
62b7e5e0 TI |
1946 | stream_tag = azx_dev->stream_tag; |
1947 | /* CA-IBG chips need the playback stream starting from 1 */ | |
9477c58e | 1948 | if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) && |
62b7e5e0 TI |
1949 | stream_tag > chip->capture_streams) |
1950 | stream_tag -= chip->capture_streams; | |
1951 | return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag, | |
eb541337 | 1952 | azx_dev->format_val, substream); |
1da177e4 LT |
1953 | } |
1954 | ||
a98f90fd | 1955 | static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd) |
1da177e4 LT |
1956 | { |
1957 | struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | |
a98f90fd | 1958 | struct azx *chip = apcm->chip; |
850f0e52 TI |
1959 | struct azx_dev *azx_dev; |
1960 | struct snd_pcm_substream *s; | |
fa00e046 | 1961 | int rstart = 0, start, nsync = 0, sbits = 0; |
850f0e52 | 1962 | int nwait, timeout; |
1da177e4 | 1963 | |
1da177e4 | 1964 | switch (cmd) { |
fa00e046 JK |
1965 | case SNDRV_PCM_TRIGGER_START: |
1966 | rstart = 1; | |
1da177e4 LT |
1967 | case SNDRV_PCM_TRIGGER_PAUSE_RELEASE: |
1968 | case SNDRV_PCM_TRIGGER_RESUME: | |
850f0e52 | 1969 | start = 1; |
1da177e4 LT |
1970 | break; |
1971 | case SNDRV_PCM_TRIGGER_PAUSE_PUSH: | |
47123197 | 1972 | case SNDRV_PCM_TRIGGER_SUSPEND: |
1da177e4 | 1973 | case SNDRV_PCM_TRIGGER_STOP: |
850f0e52 | 1974 | start = 0; |
1da177e4 LT |
1975 | break; |
1976 | default: | |
850f0e52 TI |
1977 | return -EINVAL; |
1978 | } | |
1979 | ||
1980 | snd_pcm_group_for_each_entry(s, substream) { | |
1981 | if (s->pcm->card != substream->pcm->card) | |
1982 | continue; | |
1983 | azx_dev = get_azx_dev(s); | |
1984 | sbits |= 1 << azx_dev->index; | |
1985 | nsync++; | |
1986 | snd_pcm_trigger_done(s, substream); | |
1987 | } | |
1988 | ||
1989 | spin_lock(&chip->reg_lock); | |
172d3b20 PLB |
1990 | |
1991 | /* first, set SYNC bits of corresponding streams */ | |
1992 | if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC) | |
1993 | azx_writel(chip, OLD_SSYNC, | |
1994 | azx_readl(chip, OLD_SSYNC) | sbits); | |
1995 | else | |
1996 | azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits); | |
1997 | ||
850f0e52 TI |
1998 | snd_pcm_group_for_each_entry(s, substream) { |
1999 | if (s->pcm->card != substream->pcm->card) | |
2000 | continue; | |
2001 | azx_dev = get_azx_dev(s); | |
e5463720 JK |
2002 | if (start) { |
2003 | azx_dev->start_wallclk = azx_readl(chip, WALLCLK); | |
2004 | if (!rstart) | |
2005 | azx_dev->start_wallclk -= | |
2006 | azx_dev->period_wallclk; | |
850f0e52 | 2007 | azx_stream_start(chip, azx_dev); |
e5463720 | 2008 | } else { |
850f0e52 | 2009 | azx_stream_stop(chip, azx_dev); |
e5463720 | 2010 | } |
850f0e52 | 2011 | azx_dev->running = start; |
1da177e4 LT |
2012 | } |
2013 | spin_unlock(&chip->reg_lock); | |
850f0e52 | 2014 | if (start) { |
850f0e52 TI |
2015 | /* wait until all FIFOs get ready */ |
2016 | for (timeout = 5000; timeout; timeout--) { | |
2017 | nwait = 0; | |
2018 | snd_pcm_group_for_each_entry(s, substream) { | |
2019 | if (s->pcm->card != substream->pcm->card) | |
2020 | continue; | |
2021 | azx_dev = get_azx_dev(s); | |
2022 | if (!(azx_sd_readb(azx_dev, SD_STS) & | |
2023 | SD_STS_FIFO_READY)) | |
2024 | nwait++; | |
2025 | } | |
2026 | if (!nwait) | |
2027 | break; | |
2028 | cpu_relax(); | |
2029 | } | |
2030 | } else { | |
2031 | /* wait until all RUN bits are cleared */ | |
2032 | for (timeout = 5000; timeout; timeout--) { | |
2033 | nwait = 0; | |
2034 | snd_pcm_group_for_each_entry(s, substream) { | |
2035 | if (s->pcm->card != substream->pcm->card) | |
2036 | continue; | |
2037 | azx_dev = get_azx_dev(s); | |
2038 | if (azx_sd_readb(azx_dev, SD_CTL) & | |
2039 | SD_CTL_DMA_START) | |
2040 | nwait++; | |
2041 | } | |
2042 | if (!nwait) | |
2043 | break; | |
2044 | cpu_relax(); | |
2045 | } | |
1da177e4 | 2046 | } |
172d3b20 PLB |
2047 | spin_lock(&chip->reg_lock); |
2048 | /* reset SYNC bits */ | |
2049 | if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC) | |
2050 | azx_writel(chip, OLD_SSYNC, | |
2051 | azx_readl(chip, OLD_SSYNC) & ~sbits); | |
2052 | else | |
2053 | azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits); | |
2054 | spin_unlock(&chip->reg_lock); | |
850f0e52 | 2055 | return 0; |
1da177e4 LT |
2056 | } |
2057 | ||
0e153474 JC |
2058 | /* get the current DMA position with correction on VIA chips */ |
2059 | static unsigned int azx_via_get_position(struct azx *chip, | |
2060 | struct azx_dev *azx_dev) | |
2061 | { | |
2062 | unsigned int link_pos, mini_pos, bound_pos; | |
2063 | unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos; | |
2064 | unsigned int fifo_size; | |
2065 | ||
2066 | link_pos = azx_sd_readl(azx_dev, SD_LPIB); | |
b4a655e8 | 2067 | if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) { |
0e153474 JC |
2068 | /* Playback, no problem using link position */ |
2069 | return link_pos; | |
2070 | } | |
2071 | ||
2072 | /* Capture */ | |
2073 | /* For new chipset, | |
2074 | * use mod to get the DMA position just like old chipset | |
2075 | */ | |
2076 | mod_dma_pos = le32_to_cpu(*azx_dev->posbuf); | |
2077 | mod_dma_pos %= azx_dev->period_bytes; | |
2078 | ||
2079 | /* azx_dev->fifo_size can't get FIFO size of in stream. | |
2080 | * Get from base address + offset. | |
2081 | */ | |
2082 | fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET); | |
2083 | ||
2084 | if (azx_dev->insufficient) { | |
2085 | /* Link position never gather than FIFO size */ | |
2086 | if (link_pos <= fifo_size) | |
2087 | return 0; | |
2088 | ||
2089 | azx_dev->insufficient = 0; | |
2090 | } | |
2091 | ||
2092 | if (link_pos <= fifo_size) | |
2093 | mini_pos = azx_dev->bufsize + link_pos - fifo_size; | |
2094 | else | |
2095 | mini_pos = link_pos - fifo_size; | |
2096 | ||
2097 | /* Find nearest previous boudary */ | |
2098 | mod_mini_pos = mini_pos % azx_dev->period_bytes; | |
2099 | mod_link_pos = link_pos % azx_dev->period_bytes; | |
2100 | if (mod_link_pos >= fifo_size) | |
2101 | bound_pos = link_pos - mod_link_pos; | |
2102 | else if (mod_dma_pos >= mod_mini_pos) | |
2103 | bound_pos = mini_pos - mod_mini_pos; | |
2104 | else { | |
2105 | bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes; | |
2106 | if (bound_pos >= azx_dev->bufsize) | |
2107 | bound_pos = 0; | |
2108 | } | |
2109 | ||
2110 | /* Calculate real DMA position we want */ | |
2111 | return bound_pos + mod_dma_pos; | |
2112 | } | |
2113 | ||
9ad593f6 | 2114 | static unsigned int azx_get_position(struct azx *chip, |
798cb7e8 TI |
2115 | struct azx_dev *azx_dev, |
2116 | bool with_check) | |
1da177e4 | 2117 | { |
1da177e4 | 2118 | unsigned int pos; |
4cb36310 | 2119 | int stream = azx_dev->substream->stream; |
1da177e4 | 2120 | |
4cb36310 DH |
2121 | switch (chip->position_fix[stream]) { |
2122 | case POS_FIX_LPIB: | |
2123 | /* read LPIB */ | |
2124 | pos = azx_sd_readl(azx_dev, SD_LPIB); | |
2125 | break; | |
2126 | case POS_FIX_VIACOMBO: | |
0e153474 | 2127 | pos = azx_via_get_position(chip, azx_dev); |
4cb36310 DH |
2128 | break; |
2129 | default: | |
2130 | /* use the position buffer */ | |
2131 | pos = le32_to_cpu(*azx_dev->posbuf); | |
798cb7e8 | 2132 | if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) { |
a810364a TI |
2133 | if (!pos || pos == (u32)-1) { |
2134 | printk(KERN_WARNING | |
2135 | "hda-intel: Invalid position buffer, " | |
2136 | "using LPIB read method instead.\n"); | |
2137 | chip->position_fix[stream] = POS_FIX_LPIB; | |
2138 | pos = azx_sd_readl(azx_dev, SD_LPIB); | |
2139 | } else | |
2140 | chip->position_fix[stream] = POS_FIX_POSBUF; | |
2141 | } | |
2142 | break; | |
c74db86b | 2143 | } |
4cb36310 | 2144 | |
1da177e4 LT |
2145 | if (pos >= azx_dev->bufsize) |
2146 | pos = 0; | |
90accc58 PLB |
2147 | |
2148 | /* calculate runtime delay from LPIB */ | |
2149 | if (azx_dev->substream->runtime && | |
2150 | chip->position_fix[stream] == POS_FIX_POSBUF && | |
2151 | (chip->driver_caps & AZX_DCAPS_COUNT_LPIB_DELAY)) { | |
2152 | unsigned int lpib_pos = azx_sd_readl(azx_dev, SD_LPIB); | |
2153 | int delay; | |
2154 | if (stream == SNDRV_PCM_STREAM_PLAYBACK) | |
2155 | delay = pos - lpib_pos; | |
2156 | else | |
2157 | delay = lpib_pos - pos; | |
2158 | if (delay < 0) | |
2159 | delay += azx_dev->bufsize; | |
2160 | if (delay >= azx_dev->period_bytes) { | |
2161 | snd_printdd("delay %d > period_bytes %d\n", | |
2162 | delay, azx_dev->period_bytes); | |
2163 | delay = 0; /* something is wrong */ | |
2164 | } | |
2165 | azx_dev->substream->runtime->delay = | |
2166 | bytes_to_frames(azx_dev->substream->runtime, delay); | |
2167 | } | |
9ad593f6 TI |
2168 | return pos; |
2169 | } | |
2170 | ||
2171 | static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream) | |
2172 | { | |
2173 | struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | |
2174 | struct azx *chip = apcm->chip; | |
2175 | struct azx_dev *azx_dev = get_azx_dev(substream); | |
2176 | return bytes_to_frames(substream->runtime, | |
798cb7e8 | 2177 | azx_get_position(chip, azx_dev, false)); |
9ad593f6 TI |
2178 | } |
2179 | ||
2180 | /* | |
2181 | * Check whether the current DMA position is acceptable for updating | |
2182 | * periods. Returns non-zero if it's OK. | |
2183 | * | |
2184 | * Many HD-audio controllers appear pretty inaccurate about | |
2185 | * the update-IRQ timing. The IRQ is issued before actually the | |
2186 | * data is processed. So, we need to process it afterwords in a | |
2187 | * workqueue. | |
2188 | */ | |
2189 | static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev) | |
2190 | { | |
e5463720 | 2191 | u32 wallclk; |
9ad593f6 | 2192 | unsigned int pos; |
beaffc39 | 2193 | int stream; |
9ad593f6 | 2194 | |
f48f606d JK |
2195 | wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk; |
2196 | if (wallclk < (azx_dev->period_wallclk * 2) / 3) | |
fa00e046 | 2197 | return -1; /* bogus (too early) interrupt */ |
fa00e046 | 2198 | |
beaffc39 | 2199 | stream = azx_dev->substream->stream; |
798cb7e8 | 2200 | pos = azx_get_position(chip, azx_dev, true); |
9ad593f6 | 2201 | |
d6d8bf54 TI |
2202 | if (WARN_ONCE(!azx_dev->period_bytes, |
2203 | "hda-intel: zero azx_dev->period_bytes")) | |
f48f606d | 2204 | return -1; /* this shouldn't happen! */ |
edb39935 | 2205 | if (wallclk < (azx_dev->period_wallclk * 5) / 4 && |
f48f606d JK |
2206 | pos % azx_dev->period_bytes > azx_dev->period_bytes / 2) |
2207 | /* NG - it's below the first next period boundary */ | |
2208 | return bdl_pos_adj[chip->dev_index] ? 0 : -1; | |
edb39935 | 2209 | azx_dev->start_wallclk += wallclk; |
9ad593f6 TI |
2210 | return 1; /* OK, it's fine */ |
2211 | } | |
2212 | ||
2213 | /* | |
2214 | * The work for pending PCM period updates. | |
2215 | */ | |
2216 | static void azx_irq_pending_work(struct work_struct *work) | |
2217 | { | |
2218 | struct azx *chip = container_of(work, struct azx, irq_pending_work); | |
e5463720 | 2219 | int i, pending, ok; |
9ad593f6 | 2220 | |
a6a950a8 TI |
2221 | if (!chip->irq_pending_warned) { |
2222 | printk(KERN_WARNING | |
2223 | "hda-intel: IRQ timing workaround is activated " | |
2224 | "for card #%d. Suggest a bigger bdl_pos_adj.\n", | |
2225 | chip->card->number); | |
2226 | chip->irq_pending_warned = 1; | |
2227 | } | |
2228 | ||
9ad593f6 TI |
2229 | for (;;) { |
2230 | pending = 0; | |
2231 | spin_lock_irq(&chip->reg_lock); | |
2232 | for (i = 0; i < chip->num_streams; i++) { | |
2233 | struct azx_dev *azx_dev = &chip->azx_dev[i]; | |
2234 | if (!azx_dev->irq_pending || | |
2235 | !azx_dev->substream || | |
2236 | !azx_dev->running) | |
2237 | continue; | |
e5463720 JK |
2238 | ok = azx_position_ok(chip, azx_dev); |
2239 | if (ok > 0) { | |
9ad593f6 TI |
2240 | azx_dev->irq_pending = 0; |
2241 | spin_unlock(&chip->reg_lock); | |
2242 | snd_pcm_period_elapsed(azx_dev->substream); | |
2243 | spin_lock(&chip->reg_lock); | |
e5463720 JK |
2244 | } else if (ok < 0) { |
2245 | pending = 0; /* too early */ | |
9ad593f6 TI |
2246 | } else |
2247 | pending++; | |
2248 | } | |
2249 | spin_unlock_irq(&chip->reg_lock); | |
2250 | if (!pending) | |
2251 | return; | |
08af495f | 2252 | msleep(1); |
9ad593f6 TI |
2253 | } |
2254 | } | |
2255 | ||
2256 | /* clear irq_pending flags and assure no on-going workq */ | |
2257 | static void azx_clear_irq_pending(struct azx *chip) | |
2258 | { | |
2259 | int i; | |
2260 | ||
2261 | spin_lock_irq(&chip->reg_lock); | |
2262 | for (i = 0; i < chip->num_streams; i++) | |
2263 | chip->azx_dev[i].irq_pending = 0; | |
2264 | spin_unlock_irq(&chip->reg_lock); | |
1da177e4 LT |
2265 | } |
2266 | ||
27fe48d9 TI |
2267 | #ifdef CONFIG_X86 |
2268 | static int azx_pcm_mmap(struct snd_pcm_substream *substream, | |
2269 | struct vm_area_struct *area) | |
2270 | { | |
2271 | struct azx_pcm *apcm = snd_pcm_substream_chip(substream); | |
2272 | struct azx *chip = apcm->chip; | |
2273 | if (!azx_snoop(chip)) | |
2274 | area->vm_page_prot = pgprot_writecombine(area->vm_page_prot); | |
2275 | return snd_pcm_lib_default_mmap(substream, area); | |
2276 | } | |
2277 | #else | |
2278 | #define azx_pcm_mmap NULL | |
2279 | #endif | |
2280 | ||
a98f90fd | 2281 | static struct snd_pcm_ops azx_pcm_ops = { |
1da177e4 LT |
2282 | .open = azx_pcm_open, |
2283 | .close = azx_pcm_close, | |
2284 | .ioctl = snd_pcm_lib_ioctl, | |
2285 | .hw_params = azx_pcm_hw_params, | |
2286 | .hw_free = azx_pcm_hw_free, | |
2287 | .prepare = azx_pcm_prepare, | |
2288 | .trigger = azx_pcm_trigger, | |
2289 | .pointer = azx_pcm_pointer, | |
27fe48d9 | 2290 | .mmap = azx_pcm_mmap, |
4ce107b9 | 2291 | .page = snd_pcm_sgbuf_ops_page, |
1da177e4 LT |
2292 | }; |
2293 | ||
a98f90fd | 2294 | static void azx_pcm_free(struct snd_pcm *pcm) |
1da177e4 | 2295 | { |
176d5335 TI |
2296 | struct azx_pcm *apcm = pcm->private_data; |
2297 | if (apcm) { | |
01b65bfb | 2298 | list_del(&apcm->list); |
176d5335 TI |
2299 | kfree(apcm); |
2300 | } | |
1da177e4 LT |
2301 | } |
2302 | ||
acfa634f TI |
2303 | #define MAX_PREALLOC_SIZE (32 * 1024 * 1024) |
2304 | ||
176d5335 | 2305 | static int |
33fa35ed TI |
2306 | azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec, |
2307 | struct hda_pcm *cpcm) | |
1da177e4 | 2308 | { |
33fa35ed | 2309 | struct azx *chip = bus->private_data; |
a98f90fd | 2310 | struct snd_pcm *pcm; |
1da177e4 | 2311 | struct azx_pcm *apcm; |
176d5335 | 2312 | int pcm_dev = cpcm->device; |
acfa634f | 2313 | unsigned int size; |
176d5335 | 2314 | int s, err; |
1da177e4 | 2315 | |
01b65bfb TI |
2316 | list_for_each_entry(apcm, &chip->pcm_list, list) { |
2317 | if (apcm->pcm->device == pcm_dev) { | |
2318 | snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev); | |
2319 | return -EBUSY; | |
2320 | } | |
176d5335 TI |
2321 | } |
2322 | err = snd_pcm_new(chip->card, cpcm->name, pcm_dev, | |
2323 | cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams, | |
2324 | cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams, | |
1da177e4 LT |
2325 | &pcm); |
2326 | if (err < 0) | |
2327 | return err; | |
18cb7109 | 2328 | strlcpy(pcm->name, cpcm->name, sizeof(pcm->name)); |
176d5335 | 2329 | apcm = kzalloc(sizeof(*apcm), GFP_KERNEL); |
1da177e4 LT |
2330 | if (apcm == NULL) |
2331 | return -ENOMEM; | |
2332 | apcm->chip = chip; | |
01b65bfb | 2333 | apcm->pcm = pcm; |
1da177e4 | 2334 | apcm->codec = codec; |
1da177e4 LT |
2335 | pcm->private_data = apcm; |
2336 | pcm->private_free = azx_pcm_free; | |
176d5335 TI |
2337 | if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM) |
2338 | pcm->dev_class = SNDRV_PCM_CLASS_MODEM; | |
01b65bfb | 2339 | list_add_tail(&apcm->list, &chip->pcm_list); |
176d5335 TI |
2340 | cpcm->pcm = pcm; |
2341 | for (s = 0; s < 2; s++) { | |
2342 | apcm->hinfo[s] = &cpcm->stream[s]; | |
2343 | if (cpcm->stream[s].substreams) | |
2344 | snd_pcm_set_ops(pcm, s, &azx_pcm_ops); | |
2345 | } | |
2346 | /* buffer pre-allocation */ | |
acfa634f TI |
2347 | size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024; |
2348 | if (size > MAX_PREALLOC_SIZE) | |
2349 | size = MAX_PREALLOC_SIZE; | |
4ce107b9 | 2350 | snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG, |
1da177e4 | 2351 | snd_dma_pci_data(chip->pci), |
acfa634f | 2352 | size, MAX_PREALLOC_SIZE); |
1da177e4 LT |
2353 | return 0; |
2354 | } | |
2355 | ||
2356 | /* | |
2357 | * mixer creation - all stuff is implemented in hda module | |
2358 | */ | |
a98f90fd | 2359 | static int __devinit azx_mixer_create(struct azx *chip) |
1da177e4 LT |
2360 | { |
2361 | return snd_hda_build_controls(chip->bus); | |
2362 | } | |
2363 | ||
2364 | ||
2365 | /* | |
2366 | * initialize SD streams | |
2367 | */ | |
a98f90fd | 2368 | static int __devinit azx_init_stream(struct azx *chip) |
1da177e4 LT |
2369 | { |
2370 | int i; | |
2371 | ||
2372 | /* initialize each stream (aka device) | |
d01ce99f TI |
2373 | * assign the starting bdl address to each stream (device) |
2374 | * and initialize | |
1da177e4 | 2375 | */ |
07e4ca50 | 2376 | for (i = 0; i < chip->num_streams; i++) { |
a98f90fd | 2377 | struct azx_dev *azx_dev = &chip->azx_dev[i]; |
929861c6 | 2378 | azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8); |
1da177e4 LT |
2379 | /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */ |
2380 | azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80); | |
2381 | /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */ | |
2382 | azx_dev->sd_int_sta_mask = 1 << i; | |
2383 | /* stream tag: must be non-zero and unique */ | |
2384 | azx_dev->index = i; | |
2385 | azx_dev->stream_tag = i + 1; | |
2386 | } | |
2387 | ||
2388 | return 0; | |
2389 | } | |
2390 | ||
68e7fffc TI |
2391 | static int azx_acquire_irq(struct azx *chip, int do_disconnect) |
2392 | { | |
437a5a46 TI |
2393 | if (request_irq(chip->pci->irq, azx_interrupt, |
2394 | chip->msi ? 0 : IRQF_SHARED, | |
934c2b6d | 2395 | KBUILD_MODNAME, chip)) { |
68e7fffc TI |
2396 | printk(KERN_ERR "hda-intel: unable to grab IRQ %d, " |
2397 | "disabling device\n", chip->pci->irq); | |
2398 | if (do_disconnect) | |
2399 | snd_card_disconnect(chip->card); | |
2400 | return -1; | |
2401 | } | |
2402 | chip->irq = chip->pci->irq; | |
69e13418 | 2403 | pci_intx(chip->pci, !chip->msi); |
68e7fffc TI |
2404 | return 0; |
2405 | } | |
2406 | ||
1da177e4 | 2407 | |
cb53c626 TI |
2408 | static void azx_stop_chip(struct azx *chip) |
2409 | { | |
95e99fda | 2410 | if (!chip->initialized) |
cb53c626 TI |
2411 | return; |
2412 | ||
2413 | /* disable interrupts */ | |
2414 | azx_int_disable(chip); | |
2415 | azx_int_clear(chip); | |
2416 | ||
2417 | /* disable CORB/RIRB */ | |
2418 | azx_free_cmd_io(chip); | |
2419 | ||
2420 | /* disable position buffer */ | |
2421 | azx_writel(chip, DPLBASE, 0); | |
2422 | azx_writel(chip, DPUBASE, 0); | |
2423 | ||
2424 | chip->initialized = 0; | |
2425 | } | |
2426 | ||
83012a7c | 2427 | #ifdef CONFIG_PM |
cb53c626 | 2428 | /* power-up/down the controller */ |
68467f51 | 2429 | static void azx_power_notify(struct hda_bus *bus, bool power_up) |
cb53c626 | 2430 | { |
33fa35ed | 2431 | struct azx *chip = bus->private_data; |
cb53c626 | 2432 | |
68467f51 | 2433 | if (power_up) |
b8dfc462 ML |
2434 | pm_runtime_get_sync(&chip->pci->dev); |
2435 | else | |
2436 | pm_runtime_put_sync(&chip->pci->dev); | |
cb53c626 | 2437 | } |
65fcd41d TI |
2438 | |
2439 | static DEFINE_MUTEX(card_list_lock); | |
2440 | static LIST_HEAD(card_list); | |
2441 | ||
2442 | static void azx_add_card_list(struct azx *chip) | |
2443 | { | |
2444 | mutex_lock(&card_list_lock); | |
2445 | list_add(&chip->list, &card_list); | |
2446 | mutex_unlock(&card_list_lock); | |
2447 | } | |
2448 | ||
2449 | static void azx_del_card_list(struct azx *chip) | |
2450 | { | |
2451 | mutex_lock(&card_list_lock); | |
2452 | list_del_init(&chip->list); | |
2453 | mutex_unlock(&card_list_lock); | |
2454 | } | |
2455 | ||
2456 | /* trigger power-save check at writing parameter */ | |
2457 | static int param_set_xint(const char *val, const struct kernel_param *kp) | |
2458 | { | |
2459 | struct azx *chip; | |
2460 | struct hda_codec *c; | |
2461 | int prev = power_save; | |
2462 | int ret = param_set_int(val, kp); | |
2463 | ||
2464 | if (ret || prev == power_save) | |
2465 | return ret; | |
2466 | ||
2467 | mutex_lock(&card_list_lock); | |
2468 | list_for_each_entry(chip, &card_list, list) { | |
2469 | if (!chip->bus || chip->disabled) | |
2470 | continue; | |
2471 | list_for_each_entry(c, &chip->bus->codec_list, list) | |
2472 | snd_hda_power_sync(c); | |
2473 | } | |
2474 | mutex_unlock(&card_list_lock); | |
2475 | return 0; | |
2476 | } | |
2477 | #else | |
2478 | #define azx_add_card_list(chip) /* NOP */ | |
2479 | #define azx_del_card_list(chip) /* NOP */ | |
83012a7c | 2480 | #endif /* CONFIG_PM */ |
5c0b9bec | 2481 | |
7ccbde57 | 2482 | #if defined(CONFIG_PM_SLEEP) || defined(SUPPORT_VGA_SWITCHEROO) |
5c0b9bec TI |
2483 | /* |
2484 | * power management | |
2485 | */ | |
68cb2b55 | 2486 | static int azx_suspend(struct device *dev) |
1da177e4 | 2487 | { |
68cb2b55 TI |
2488 | struct pci_dev *pci = to_pci_dev(dev); |
2489 | struct snd_card *card = dev_get_drvdata(dev); | |
421a1252 | 2490 | struct azx *chip = card->private_data; |
01b65bfb | 2491 | struct azx_pcm *p; |
1da177e4 | 2492 | |
421a1252 | 2493 | snd_power_change_state(card, SNDRV_CTL_POWER_D3hot); |
9ad593f6 | 2494 | azx_clear_irq_pending(chip); |
01b65bfb TI |
2495 | list_for_each_entry(p, &chip->pcm_list, list) |
2496 | snd_pcm_suspend_all(p->pcm); | |
0b7a2e9c | 2497 | if (chip->initialized) |
8dd78330 | 2498 | snd_hda_suspend(chip->bus); |
cb53c626 | 2499 | azx_stop_chip(chip); |
30b35399 | 2500 | if (chip->irq >= 0) { |
43001c95 | 2501 | free_irq(chip->irq, chip); |
30b35399 TI |
2502 | chip->irq = -1; |
2503 | } | |
68e7fffc | 2504 | if (chip->msi) |
43001c95 | 2505 | pci_disable_msi(chip->pci); |
421a1252 TI |
2506 | pci_disable_device(pci); |
2507 | pci_save_state(pci); | |
68cb2b55 | 2508 | pci_set_power_state(pci, PCI_D3hot); |
1da177e4 LT |
2509 | return 0; |
2510 | } | |
2511 | ||
68cb2b55 | 2512 | static int azx_resume(struct device *dev) |
1da177e4 | 2513 | { |
68cb2b55 TI |
2514 | struct pci_dev *pci = to_pci_dev(dev); |
2515 | struct snd_card *card = dev_get_drvdata(dev); | |
421a1252 | 2516 | struct azx *chip = card->private_data; |
1da177e4 | 2517 | |
d14a7e0b TI |
2518 | pci_set_power_state(pci, PCI_D0); |
2519 | pci_restore_state(pci); | |
30b35399 TI |
2520 | if (pci_enable_device(pci) < 0) { |
2521 | printk(KERN_ERR "hda-intel: pci_enable_device failed, " | |
2522 | "disabling device\n"); | |
2523 | snd_card_disconnect(card); | |
2524 | return -EIO; | |
2525 | } | |
2526 | pci_set_master(pci); | |
68e7fffc TI |
2527 | if (chip->msi) |
2528 | if (pci_enable_msi(pci) < 0) | |
2529 | chip->msi = 0; | |
2530 | if (azx_acquire_irq(chip, 1) < 0) | |
30b35399 | 2531 | return -EIO; |
cb53c626 | 2532 | azx_init_pci(chip); |
d804ad92 | 2533 | |
7f30830b | 2534 | azx_init_chip(chip, 1); |
d804ad92 | 2535 | |
1da177e4 | 2536 | snd_hda_resume(chip->bus); |
421a1252 | 2537 | snd_power_change_state(card, SNDRV_CTL_POWER_D0); |
1da177e4 LT |
2538 | return 0; |
2539 | } | |
b8dfc462 ML |
2540 | #endif /* CONFIG_PM_SLEEP || SUPPORT_VGA_SWITCHEROO */ |
2541 | ||
2542 | #ifdef CONFIG_PM_RUNTIME | |
2543 | static int azx_runtime_suspend(struct device *dev) | |
2544 | { | |
2545 | struct snd_card *card = dev_get_drvdata(dev); | |
2546 | struct azx *chip = card->private_data; | |
2547 | ||
2548 | if (!power_save_controller) | |
2549 | return -EAGAIN; | |
2550 | ||
2551 | azx_stop_chip(chip); | |
2552 | azx_clear_irq_pending(chip); | |
2553 | return 0; | |
2554 | } | |
2555 | ||
2556 | static int azx_runtime_resume(struct device *dev) | |
2557 | { | |
2558 | struct snd_card *card = dev_get_drvdata(dev); | |
2559 | struct azx *chip = card->private_data; | |
2560 | ||
2561 | azx_init_pci(chip); | |
2562 | azx_init_chip(chip, 1); | |
2563 | return 0; | |
2564 | } | |
2565 | #endif /* CONFIG_PM_RUNTIME */ | |
2566 | ||
2567 | #ifdef CONFIG_PM | |
2568 | static const struct dev_pm_ops azx_pm = { | |
2569 | SET_SYSTEM_SLEEP_PM_OPS(azx_suspend, azx_resume) | |
2570 | SET_RUNTIME_PM_OPS(azx_runtime_suspend, azx_runtime_resume, NULL) | |
2571 | }; | |
2572 | ||
68cb2b55 TI |
2573 | #define AZX_PM_OPS &azx_pm |
2574 | #else | |
68cb2b55 | 2575 | #define AZX_PM_OPS NULL |
b8dfc462 | 2576 | #endif /* CONFIG_PM */ |
1da177e4 LT |
2577 | |
2578 | ||
0cbf0098 TI |
2579 | /* |
2580 | * reboot notifier for hang-up problem at power-down | |
2581 | */ | |
2582 | static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf) | |
2583 | { | |
2584 | struct azx *chip = container_of(nb, struct azx, reboot_notifier); | |
fb8d1a34 | 2585 | snd_hda_bus_reboot_notify(chip->bus); |
0cbf0098 TI |
2586 | azx_stop_chip(chip); |
2587 | return NOTIFY_OK; | |
2588 | } | |
2589 | ||
2590 | static void azx_notifier_register(struct azx *chip) | |
2591 | { | |
2592 | chip->reboot_notifier.notifier_call = azx_halt; | |
2593 | register_reboot_notifier(&chip->reboot_notifier); | |
2594 | } | |
2595 | ||
2596 | static void azx_notifier_unregister(struct azx *chip) | |
2597 | { | |
2598 | if (chip->reboot_notifier.notifier_call) | |
2599 | unregister_reboot_notifier(&chip->reboot_notifier); | |
2600 | } | |
2601 | ||
a82d51ed TI |
2602 | static int DELAYED_INIT_MARK azx_first_init(struct azx *chip); |
2603 | static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip); | |
2604 | ||
8393ec4a | 2605 | #ifdef SUPPORT_VGA_SWITCHEROO |
a82d51ed TI |
2606 | static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci); |
2607 | ||
a82d51ed TI |
2608 | static void azx_vs_set_state(struct pci_dev *pci, |
2609 | enum vga_switcheroo_state state) | |
2610 | { | |
2611 | struct snd_card *card = pci_get_drvdata(pci); | |
2612 | struct azx *chip = card->private_data; | |
2613 | bool disabled; | |
2614 | ||
2615 | if (chip->init_failed) | |
2616 | return; | |
2617 | ||
2618 | disabled = (state == VGA_SWITCHEROO_OFF); | |
2619 | if (chip->disabled == disabled) | |
2620 | return; | |
2621 | ||
2622 | if (!chip->bus) { | |
2623 | chip->disabled = disabled; | |
2624 | if (!disabled) { | |
2625 | snd_printk(KERN_INFO SFX | |
2626 | "%s: Start delayed initialization\n", | |
2627 | pci_name(chip->pci)); | |
2628 | if (azx_first_init(chip) < 0 || | |
2629 | azx_probe_continue(chip) < 0) { | |
2630 | snd_printk(KERN_ERR SFX | |
2631 | "%s: initialization error\n", | |
2632 | pci_name(chip->pci)); | |
2633 | chip->init_failed = true; | |
2634 | } | |
2635 | } | |
2636 | } else { | |
2637 | snd_printk(KERN_INFO SFX | |
2638 | "%s %s via VGA-switcheroo\n", | |
2639 | disabled ? "Disabling" : "Enabling", | |
2640 | pci_name(chip->pci)); | |
2641 | if (disabled) { | |
68cb2b55 | 2642 | azx_suspend(&pci->dev); |
a82d51ed TI |
2643 | chip->disabled = true; |
2644 | snd_hda_lock_devices(chip->bus); | |
2645 | } else { | |
2646 | snd_hda_unlock_devices(chip->bus); | |
2647 | chip->disabled = false; | |
68cb2b55 | 2648 | azx_resume(&pci->dev); |
a82d51ed TI |
2649 | } |
2650 | } | |
2651 | } | |
2652 | ||
2653 | static bool azx_vs_can_switch(struct pci_dev *pci) | |
2654 | { | |
2655 | struct snd_card *card = pci_get_drvdata(pci); | |
2656 | struct azx *chip = card->private_data; | |
2657 | ||
2658 | if (chip->init_failed) | |
2659 | return false; | |
2660 | if (chip->disabled || !chip->bus) | |
2661 | return true; | |
2662 | if (snd_hda_lock_devices(chip->bus)) | |
2663 | return false; | |
2664 | snd_hda_unlock_devices(chip->bus); | |
2665 | return true; | |
2666 | } | |
2667 | ||
2668 | static void __devinit init_vga_switcheroo(struct azx *chip) | |
2669 | { | |
2670 | struct pci_dev *p = get_bound_vga(chip->pci); | |
2671 | if (p) { | |
2672 | snd_printk(KERN_INFO SFX | |
2673 | "%s: Handle VGA-switcheroo audio client\n", | |
2674 | pci_name(chip->pci)); | |
2675 | chip->use_vga_switcheroo = 1; | |
2676 | pci_dev_put(p); | |
2677 | } | |
2678 | } | |
2679 | ||
2680 | static const struct vga_switcheroo_client_ops azx_vs_ops = { | |
2681 | .set_gpu_state = azx_vs_set_state, | |
2682 | .can_switch = azx_vs_can_switch, | |
2683 | }; | |
2684 | ||
2685 | static int __devinit register_vga_switcheroo(struct azx *chip) | |
2686 | { | |
2687 | if (!chip->use_vga_switcheroo) | |
2688 | return 0; | |
2689 | /* FIXME: currently only handling DIS controller | |
2690 | * is there any machine with two switchable HDMI audio controllers? | |
2691 | */ | |
2692 | return vga_switcheroo_register_audio_client(chip->pci, &azx_vs_ops, | |
2693 | VGA_SWITCHEROO_DIS, | |
2694 | chip->bus != NULL); | |
2695 | } | |
2696 | #else | |
2697 | #define init_vga_switcheroo(chip) /* NOP */ | |
2698 | #define register_vga_switcheroo(chip) 0 | |
8393ec4a | 2699 | #define check_hdmi_disabled(pci) false |
a82d51ed TI |
2700 | #endif /* SUPPORT_VGA_SWITCHER */ |
2701 | ||
1da177e4 LT |
2702 | /* |
2703 | * destructor | |
2704 | */ | |
a98f90fd | 2705 | static int azx_free(struct azx *chip) |
1da177e4 | 2706 | { |
4ce107b9 TI |
2707 | int i; |
2708 | ||
65fcd41d TI |
2709 | azx_del_card_list(chip); |
2710 | ||
0cbf0098 TI |
2711 | azx_notifier_unregister(chip); |
2712 | ||
a82d51ed TI |
2713 | if (use_vga_switcheroo(chip)) { |
2714 | if (chip->disabled && chip->bus) | |
2715 | snd_hda_unlock_devices(chip->bus); | |
2716 | vga_switcheroo_unregister_client(chip->pci); | |
2717 | } | |
2718 | ||
ce43fbae | 2719 | if (chip->initialized) { |
9ad593f6 | 2720 | azx_clear_irq_pending(chip); |
07e4ca50 | 2721 | for (i = 0; i < chip->num_streams; i++) |
1da177e4 | 2722 | azx_stream_stop(chip, &chip->azx_dev[i]); |
cb53c626 | 2723 | azx_stop_chip(chip); |
1da177e4 LT |
2724 | } |
2725 | ||
f000fd80 | 2726 | if (chip->irq >= 0) |
1da177e4 | 2727 | free_irq(chip->irq, (void*)chip); |
68e7fffc | 2728 | if (chip->msi) |
30b35399 | 2729 | pci_disable_msi(chip->pci); |
f079c25a TI |
2730 | if (chip->remap_addr) |
2731 | iounmap(chip->remap_addr); | |
1da177e4 | 2732 | |
4ce107b9 TI |
2733 | if (chip->azx_dev) { |
2734 | for (i = 0; i < chip->num_streams; i++) | |
27fe48d9 TI |
2735 | if (chip->azx_dev[i].bdl.area) { |
2736 | mark_pages_wc(chip, &chip->azx_dev[i].bdl, false); | |
4ce107b9 | 2737 | snd_dma_free_pages(&chip->azx_dev[i].bdl); |
27fe48d9 | 2738 | } |
4ce107b9 | 2739 | } |
27fe48d9 TI |
2740 | if (chip->rb.area) { |
2741 | mark_pages_wc(chip, &chip->rb, false); | |
1da177e4 | 2742 | snd_dma_free_pages(&chip->rb); |
27fe48d9 TI |
2743 | } |
2744 | if (chip->posbuf.area) { | |
2745 | mark_pages_wc(chip, &chip->posbuf, false); | |
1da177e4 | 2746 | snd_dma_free_pages(&chip->posbuf); |
27fe48d9 | 2747 | } |
a82d51ed TI |
2748 | if (chip->region_requested) |
2749 | pci_release_regions(chip->pci); | |
1da177e4 | 2750 | pci_disable_device(chip->pci); |
07e4ca50 | 2751 | kfree(chip->azx_dev); |
4918cdab TI |
2752 | #ifdef CONFIG_SND_HDA_PATCH_LOADER |
2753 | if (chip->fw) | |
2754 | release_firmware(chip->fw); | |
2755 | #endif | |
1da177e4 LT |
2756 | kfree(chip); |
2757 | ||
2758 | return 0; | |
2759 | } | |
2760 | ||
a98f90fd | 2761 | static int azx_dev_free(struct snd_device *device) |
1da177e4 LT |
2762 | { |
2763 | return azx_free(device->device_data); | |
2764 | } | |
2765 | ||
8393ec4a | 2766 | #ifdef SUPPORT_VGA_SWITCHEROO |
9121947d TI |
2767 | /* |
2768 | * Check of disabled HDMI controller by vga-switcheroo | |
2769 | */ | |
2770 | static struct pci_dev __devinit *get_bound_vga(struct pci_dev *pci) | |
2771 | { | |
2772 | struct pci_dev *p; | |
2773 | ||
2774 | /* check only discrete GPU */ | |
2775 | switch (pci->vendor) { | |
2776 | case PCI_VENDOR_ID_ATI: | |
2777 | case PCI_VENDOR_ID_AMD: | |
2778 | case PCI_VENDOR_ID_NVIDIA: | |
2779 | if (pci->devfn == 1) { | |
2780 | p = pci_get_domain_bus_and_slot(pci_domain_nr(pci->bus), | |
2781 | pci->bus->number, 0); | |
2782 | if (p) { | |
2783 | if ((p->class >> 8) == PCI_CLASS_DISPLAY_VGA) | |
2784 | return p; | |
2785 | pci_dev_put(p); | |
2786 | } | |
2787 | } | |
2788 | break; | |
2789 | } | |
2790 | return NULL; | |
2791 | } | |
2792 | ||
2793 | static bool __devinit check_hdmi_disabled(struct pci_dev *pci) | |
2794 | { | |
2795 | bool vga_inactive = false; | |
2796 | struct pci_dev *p = get_bound_vga(pci); | |
2797 | ||
2798 | if (p) { | |
12b78a7f | 2799 | if (vga_switcheroo_get_client_state(p) == VGA_SWITCHEROO_OFF) |
9121947d TI |
2800 | vga_inactive = true; |
2801 | pci_dev_put(p); | |
2802 | } | |
2803 | return vga_inactive; | |
2804 | } | |
8393ec4a | 2805 | #endif /* SUPPORT_VGA_SWITCHEROO */ |
9121947d | 2806 | |
3372a153 TI |
2807 | /* |
2808 | * white/black-listing for position_fix | |
2809 | */ | |
623ec047 | 2810 | static struct snd_pci_quirk position_fix_list[] __devinitdata = { |
d2e1c973 TI |
2811 | SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB), |
2812 | SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB), | |
2f703e7a | 2813 | SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB), |
d2e1c973 | 2814 | SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB), |
dd37f8e8 | 2815 | SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB), |
9f75c1b1 | 2816 | SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB), |
64f1e00d | 2817 | SND_PCI_QUIRK(0x1043, 0x1ac3, "ASUS X53S", POS_FIX_POSBUF), |
c302d613 | 2818 | SND_PCI_QUIRK(0x1043, 0x1b43, "ASUS K53E", POS_FIX_POSBUF), |
e96d3127 | 2819 | SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB), |
b01de4fb | 2820 | SND_PCI_QUIRK(0x10de, 0xcb89, "Macbook Pro 7,1", POS_FIX_LPIB), |
61bb42c3 | 2821 | SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB), |
9ec8ddad | 2822 | SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB), |
45d4ebf1 | 2823 | SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB), |
8815cd03 | 2824 | SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB), |
b90c0764 | 2825 | SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB), |
0e0280dc | 2826 | SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB), |
3372a153 TI |
2827 | {} |
2828 | }; | |
2829 | ||
2830 | static int __devinit check_position_fix(struct azx *chip, int fix) | |
2831 | { | |
2832 | const struct snd_pci_quirk *q; | |
2833 | ||
c673ba1c | 2834 | switch (fix) { |
1dac6695 | 2835 | case POS_FIX_AUTO: |
c673ba1c TI |
2836 | case POS_FIX_LPIB: |
2837 | case POS_FIX_POSBUF: | |
4cb36310 | 2838 | case POS_FIX_VIACOMBO: |
a6f2fd55 | 2839 | case POS_FIX_COMBO: |
c673ba1c TI |
2840 | return fix; |
2841 | } | |
2842 | ||
c673ba1c TI |
2843 | q = snd_pci_quirk_lookup(chip->pci, position_fix_list); |
2844 | if (q) { | |
2845 | printk(KERN_INFO | |
2846 | "hda_intel: position_fix set to %d " | |
2847 | "for device %04x:%04x\n", | |
2848 | q->value, q->subvendor, q->subdevice); | |
2849 | return q->value; | |
3372a153 | 2850 | } |
bdd9ef24 DH |
2851 | |
2852 | /* Check VIA/ATI HD Audio Controller exist */ | |
9477c58e TI |
2853 | if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) { |
2854 | snd_printd(SFX "Using VIACOMBO position fix\n"); | |
bdd9ef24 | 2855 | return POS_FIX_VIACOMBO; |
9477c58e TI |
2856 | } |
2857 | if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) { | |
2858 | snd_printd(SFX "Using LPIB position fix\n"); | |
50e3bbf9 | 2859 | return POS_FIX_LPIB; |
bdd9ef24 | 2860 | } |
c20c5a84 SH |
2861 | if (chip->driver_caps & AZX_DCAPS_POSFIX_COMBO) { |
2862 | snd_printd(SFX "Using COMBO position fix\n"); | |
2863 | return POS_FIX_COMBO; | |
2864 | } | |
c673ba1c | 2865 | return POS_FIX_AUTO; |
3372a153 TI |
2866 | } |
2867 | ||
669ba27a TI |
2868 | /* |
2869 | * black-lists for probe_mask | |
2870 | */ | |
2871 | static struct snd_pci_quirk probe_mask_list[] __devinitdata = { | |
2872 | /* Thinkpad often breaks the controller communication when accessing | |
2873 | * to the non-working (or non-existing) modem codec slot. | |
2874 | */ | |
2875 | SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01), | |
2876 | SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01), | |
2877 | SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01), | |
0edb9454 TI |
2878 | /* broken BIOS */ |
2879 | SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01), | |
ef1681d8 TI |
2880 | /* including bogus ALC268 in slot#2 that conflicts with ALC888 */ |
2881 | SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01), | |
20db7cb0 | 2882 | /* forced codec slots */ |
93574844 | 2883 | SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103), |
20db7cb0 | 2884 | SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103), |
f3af9051 JK |
2885 | /* WinFast VP200 H (Teradici) user reported broken communication */ |
2886 | SND_PCI_QUIRK(0x3a21, 0x040d, "WinFast VP200 H", 0x101), | |
669ba27a TI |
2887 | {} |
2888 | }; | |
2889 | ||
f1eaaeec TI |
2890 | #define AZX_FORCE_CODEC_MASK 0x100 |
2891 | ||
5aba4f8e | 2892 | static void __devinit check_probe_mask(struct azx *chip, int dev) |
669ba27a TI |
2893 | { |
2894 | const struct snd_pci_quirk *q; | |
2895 | ||
f1eaaeec TI |
2896 | chip->codec_probe_mask = probe_mask[dev]; |
2897 | if (chip->codec_probe_mask == -1) { | |
669ba27a TI |
2898 | q = snd_pci_quirk_lookup(chip->pci, probe_mask_list); |
2899 | if (q) { | |
2900 | printk(KERN_INFO | |
2901 | "hda_intel: probe_mask set to 0x%x " | |
2902 | "for device %04x:%04x\n", | |
2903 | q->value, q->subvendor, q->subdevice); | |
f1eaaeec | 2904 | chip->codec_probe_mask = q->value; |
669ba27a TI |
2905 | } |
2906 | } | |
f1eaaeec TI |
2907 | |
2908 | /* check forced option */ | |
2909 | if (chip->codec_probe_mask != -1 && | |
2910 | (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) { | |
2911 | chip->codec_mask = chip->codec_probe_mask & 0xff; | |
2912 | printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n", | |
2913 | chip->codec_mask); | |
2914 | } | |
669ba27a TI |
2915 | } |
2916 | ||
4d8e22e0 | 2917 | /* |
71623855 | 2918 | * white/black-list for enable_msi |
4d8e22e0 | 2919 | */ |
71623855 | 2920 | static struct snd_pci_quirk msi_black_list[] __devinitdata = { |
9dc8398b | 2921 | SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */ |
0a27fcfa | 2922 | SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */ |
ecd21626 | 2923 | SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */ |
4193d13b | 2924 | SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */ |
3815595e | 2925 | SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */ |
4d8e22e0 TI |
2926 | {} |
2927 | }; | |
2928 | ||
2929 | static void __devinit check_msi(struct azx *chip) | |
2930 | { | |
2931 | const struct snd_pci_quirk *q; | |
2932 | ||
71623855 TI |
2933 | if (enable_msi >= 0) { |
2934 | chip->msi = !!enable_msi; | |
4d8e22e0 | 2935 | return; |
71623855 TI |
2936 | } |
2937 | chip->msi = 1; /* enable MSI as default */ | |
2938 | q = snd_pci_quirk_lookup(chip->pci, msi_black_list); | |
4d8e22e0 TI |
2939 | if (q) { |
2940 | printk(KERN_INFO | |
2941 | "hda_intel: msi for device %04x:%04x set to %d\n", | |
2942 | q->subvendor, q->subdevice, q->value); | |
2943 | chip->msi = q->value; | |
80c43ed7 TI |
2944 | return; |
2945 | } | |
2946 | ||
2947 | /* NVidia chipsets seem to cause troubles with MSI */ | |
9477c58e TI |
2948 | if (chip->driver_caps & AZX_DCAPS_NO_MSI) { |
2949 | printk(KERN_INFO "hda_intel: Disabling MSI\n"); | |
80c43ed7 | 2950 | chip->msi = 0; |
4d8e22e0 TI |
2951 | } |
2952 | } | |
2953 | ||
a1585d76 TI |
2954 | /* check the snoop mode availability */ |
2955 | static void __devinit azx_check_snoop_available(struct azx *chip) | |
2956 | { | |
2957 | bool snoop = chip->snoop; | |
2958 | ||
2959 | switch (chip->driver_type) { | |
2960 | case AZX_DRIVER_VIA: | |
2961 | /* force to non-snoop mode for a new VIA controller | |
2962 | * when BIOS is set | |
2963 | */ | |
2964 | if (snoop) { | |
2965 | u8 val; | |
2966 | pci_read_config_byte(chip->pci, 0x42, &val); | |
2967 | if (!(val & 0x80) && chip->pci->revision == 0x30) | |
2968 | snoop = false; | |
2969 | } | |
2970 | break; | |
2971 | case AZX_DRIVER_ATIHDMI_NS: | |
2972 | /* new ATI HDMI requires non-snoop */ | |
2973 | snoop = false; | |
2974 | break; | |
2975 | } | |
2976 | ||
2977 | if (snoop != chip->snoop) { | |
2978 | snd_printk(KERN_INFO SFX "Force to %s mode\n", | |
2979 | snoop ? "snoop" : "non-snoop"); | |
2980 | chip->snoop = snoop; | |
2981 | } | |
2982 | } | |
669ba27a | 2983 | |
1da177e4 LT |
2984 | /* |
2985 | * constructor | |
2986 | */ | |
a98f90fd | 2987 | static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci, |
9477c58e | 2988 | int dev, unsigned int driver_caps, |
a98f90fd | 2989 | struct azx **rchip) |
1da177e4 | 2990 | { |
a98f90fd | 2991 | static struct snd_device_ops ops = { |
1da177e4 LT |
2992 | .dev_free = azx_dev_free, |
2993 | }; | |
a82d51ed TI |
2994 | struct azx *chip; |
2995 | int err; | |
1da177e4 LT |
2996 | |
2997 | *rchip = NULL; | |
bcd72003 | 2998 | |
927fc866 PM |
2999 | err = pci_enable_device(pci); |
3000 | if (err < 0) | |
1da177e4 LT |
3001 | return err; |
3002 | ||
e560d8d8 | 3003 | chip = kzalloc(sizeof(*chip), GFP_KERNEL); |
927fc866 | 3004 | if (!chip) { |
1da177e4 LT |
3005 | snd_printk(KERN_ERR SFX "cannot allocate chip\n"); |
3006 | pci_disable_device(pci); | |
3007 | return -ENOMEM; | |
3008 | } | |
3009 | ||
3010 | spin_lock_init(&chip->reg_lock); | |
62932df8 | 3011 | mutex_init(&chip->open_mutex); |
1da177e4 LT |
3012 | chip->card = card; |
3013 | chip->pci = pci; | |
3014 | chip->irq = -1; | |
9477c58e TI |
3015 | chip->driver_caps = driver_caps; |
3016 | chip->driver_type = driver_caps & 0xff; | |
4d8e22e0 | 3017 | check_msi(chip); |
555e219f | 3018 | chip->dev_index = dev; |
9ad593f6 | 3019 | INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work); |
01b65bfb | 3020 | INIT_LIST_HEAD(&chip->pcm_list); |
65fcd41d | 3021 | INIT_LIST_HEAD(&chip->list); |
a82d51ed | 3022 | init_vga_switcheroo(chip); |
1da177e4 | 3023 | |
beaffc39 SG |
3024 | chip->position_fix[0] = chip->position_fix[1] = |
3025 | check_position_fix(chip, position_fix[dev]); | |
a6f2fd55 TI |
3026 | /* combo mode uses LPIB for playback */ |
3027 | if (chip->position_fix[0] == POS_FIX_COMBO) { | |
3028 | chip->position_fix[0] = POS_FIX_LPIB; | |
3029 | chip->position_fix[1] = POS_FIX_AUTO; | |
3030 | } | |
3031 | ||
5aba4f8e | 3032 | check_probe_mask(chip, dev); |
3372a153 | 3033 | |
27346166 | 3034 | chip->single_cmd = single_cmd; |
27fe48d9 | 3035 | chip->snoop = hda_snoop; |
a1585d76 | 3036 | azx_check_snoop_available(chip); |
c74db86b | 3037 | |
5c0d7bc1 TI |
3038 | if (bdl_pos_adj[dev] < 0) { |
3039 | switch (chip->driver_type) { | |
0c6341ac | 3040 | case AZX_DRIVER_ICH: |
32679f95 | 3041 | case AZX_DRIVER_PCH: |
0c6341ac | 3042 | bdl_pos_adj[dev] = 1; |
5c0d7bc1 TI |
3043 | break; |
3044 | default: | |
0c6341ac | 3045 | bdl_pos_adj[dev] = 32; |
5c0d7bc1 TI |
3046 | break; |
3047 | } | |
3048 | } | |
3049 | ||
a82d51ed TI |
3050 | if (check_hdmi_disabled(pci)) { |
3051 | snd_printk(KERN_INFO SFX "VGA controller for %s is disabled\n", | |
3052 | pci_name(pci)); | |
3053 | if (use_vga_switcheroo(chip)) { | |
3054 | snd_printk(KERN_INFO SFX "Delaying initialization\n"); | |
3055 | chip->disabled = true; | |
3056 | goto ok; | |
3057 | } | |
3058 | kfree(chip); | |
3059 | pci_disable_device(pci); | |
3060 | return -ENXIO; | |
3061 | } | |
3062 | ||
3063 | err = azx_first_init(chip); | |
3064 | if (err < 0) { | |
3065 | azx_free(chip); | |
3066 | return err; | |
3067 | } | |
3068 | ||
3069 | ok: | |
3070 | err = register_vga_switcheroo(chip); | |
3071 | if (err < 0) { | |
3072 | snd_printk(KERN_ERR SFX | |
3073 | "Error registering VGA-switcheroo client\n"); | |
3074 | azx_free(chip); | |
3075 | return err; | |
3076 | } | |
3077 | ||
3078 | err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops); | |
3079 | if (err < 0) { | |
3080 | snd_printk(KERN_ERR SFX "Error creating device [card]!\n"); | |
3081 | azx_free(chip); | |
3082 | return err; | |
3083 | } | |
3084 | ||
3085 | *rchip = chip; | |
3086 | return 0; | |
3087 | } | |
3088 | ||
3089 | static int DELAYED_INIT_MARK azx_first_init(struct azx *chip) | |
3090 | { | |
3091 | int dev = chip->dev_index; | |
3092 | struct pci_dev *pci = chip->pci; | |
3093 | struct snd_card *card = chip->card; | |
3094 | int i, err; | |
3095 | unsigned short gcap; | |
3096 | ||
07e4ca50 TI |
3097 | #if BITS_PER_LONG != 64 |
3098 | /* Fix up base address on ULI M5461 */ | |
3099 | if (chip->driver_type == AZX_DRIVER_ULI) { | |
3100 | u16 tmp3; | |
3101 | pci_read_config_word(pci, 0x40, &tmp3); | |
3102 | pci_write_config_word(pci, 0x40, tmp3 | 0x10); | |
3103 | pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0); | |
3104 | } | |
3105 | #endif | |
3106 | ||
927fc866 | 3107 | err = pci_request_regions(pci, "ICH HD audio"); |
a82d51ed | 3108 | if (err < 0) |
1da177e4 | 3109 | return err; |
a82d51ed | 3110 | chip->region_requested = 1; |
1da177e4 | 3111 | |
927fc866 | 3112 | chip->addr = pci_resource_start(pci, 0); |
2f5ad54e | 3113 | chip->remap_addr = pci_ioremap_bar(pci, 0); |
1da177e4 LT |
3114 | if (chip->remap_addr == NULL) { |
3115 | snd_printk(KERN_ERR SFX "ioremap error\n"); | |
a82d51ed | 3116 | return -ENXIO; |
1da177e4 LT |
3117 | } |
3118 | ||
68e7fffc TI |
3119 | if (chip->msi) |
3120 | if (pci_enable_msi(pci) < 0) | |
3121 | chip->msi = 0; | |
7376d013 | 3122 | |
a82d51ed TI |
3123 | if (azx_acquire_irq(chip, 0) < 0) |
3124 | return -EBUSY; | |
1da177e4 LT |
3125 | |
3126 | pci_set_master(pci); | |
3127 | synchronize_irq(chip->irq); | |
3128 | ||
bcd72003 | 3129 | gcap = azx_readw(chip, GCAP); |
4abc1cc2 | 3130 | snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap); |
bcd72003 | 3131 | |
dc4c2e6b | 3132 | /* disable SB600 64bit support for safety */ |
9477c58e | 3133 | if (chip->pci->vendor == PCI_VENDOR_ID_ATI) { |
dc4c2e6b AB |
3134 | struct pci_dev *p_smbus; |
3135 | p_smbus = pci_get_device(PCI_VENDOR_ID_ATI, | |
3136 | PCI_DEVICE_ID_ATI_SBX00_SMBUS, | |
3137 | NULL); | |
3138 | if (p_smbus) { | |
3139 | if (p_smbus->revision < 0x30) | |
3140 | gcap &= ~ICH6_GCAP_64OK; | |
3141 | pci_dev_put(p_smbus); | |
3142 | } | |
3143 | } | |
09240cf4 | 3144 | |
9477c58e TI |
3145 | /* disable 64bit DMA address on some devices */ |
3146 | if (chip->driver_caps & AZX_DCAPS_NO_64BIT) { | |
3147 | snd_printd(SFX "Disabling 64bit DMA\n"); | |
396087ea | 3148 | gcap &= ~ICH6_GCAP_64OK; |
9477c58e | 3149 | } |
396087ea | 3150 | |
2ae66c26 | 3151 | /* disable buffer size rounding to 128-byte multiples if supported */ |
7bfe059e TI |
3152 | if (align_buffer_size >= 0) |
3153 | chip->align_buffer_size = !!align_buffer_size; | |
3154 | else { | |
3155 | if (chip->driver_caps & AZX_DCAPS_BUFSIZE) | |
3156 | chip->align_buffer_size = 0; | |
3157 | else if (chip->driver_caps & AZX_DCAPS_ALIGN_BUFSIZE) | |
3158 | chip->align_buffer_size = 1; | |
3159 | else | |
3160 | chip->align_buffer_size = 1; | |
3161 | } | |
2ae66c26 | 3162 | |
cf7aaca8 | 3163 | /* allow 64bit DMA address if supported by H/W */ |
b21fadb9 | 3164 | if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64))) |
e930438c | 3165 | pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64)); |
09240cf4 | 3166 | else { |
e930438c YH |
3167 | pci_set_dma_mask(pci, DMA_BIT_MASK(32)); |
3168 | pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32)); | |
09240cf4 | 3169 | } |
cf7aaca8 | 3170 | |
8b6ed8e7 TI |
3171 | /* read number of streams from GCAP register instead of using |
3172 | * hardcoded value | |
3173 | */ | |
3174 | chip->capture_streams = (gcap >> 8) & 0x0f; | |
3175 | chip->playback_streams = (gcap >> 12) & 0x0f; | |
3176 | if (!chip->playback_streams && !chip->capture_streams) { | |
bcd72003 TD |
3177 | /* gcap didn't give any info, switching to old method */ |
3178 | ||
3179 | switch (chip->driver_type) { | |
3180 | case AZX_DRIVER_ULI: | |
3181 | chip->playback_streams = ULI_NUM_PLAYBACK; | |
3182 | chip->capture_streams = ULI_NUM_CAPTURE; | |
bcd72003 TD |
3183 | break; |
3184 | case AZX_DRIVER_ATIHDMI: | |
1815b34a | 3185 | case AZX_DRIVER_ATIHDMI_NS: |
bcd72003 TD |
3186 | chip->playback_streams = ATIHDMI_NUM_PLAYBACK; |
3187 | chip->capture_streams = ATIHDMI_NUM_CAPTURE; | |
bcd72003 | 3188 | break; |
c4da29ca | 3189 | case AZX_DRIVER_GENERIC: |
bcd72003 TD |
3190 | default: |
3191 | chip->playback_streams = ICH6_NUM_PLAYBACK; | |
3192 | chip->capture_streams = ICH6_NUM_CAPTURE; | |
bcd72003 TD |
3193 | break; |
3194 | } | |
07e4ca50 | 3195 | } |
8b6ed8e7 TI |
3196 | chip->capture_index_offset = 0; |
3197 | chip->playback_index_offset = chip->capture_streams; | |
07e4ca50 | 3198 | chip->num_streams = chip->playback_streams + chip->capture_streams; |
d01ce99f TI |
3199 | chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev), |
3200 | GFP_KERNEL); | |
927fc866 | 3201 | if (!chip->azx_dev) { |
4abc1cc2 | 3202 | snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n"); |
a82d51ed | 3203 | return -ENOMEM; |
07e4ca50 TI |
3204 | } |
3205 | ||
4ce107b9 TI |
3206 | for (i = 0; i < chip->num_streams; i++) { |
3207 | /* allocate memory for the BDL for each stream */ | |
3208 | err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, | |
3209 | snd_dma_pci_data(chip->pci), | |
3210 | BDL_SIZE, &chip->azx_dev[i].bdl); | |
3211 | if (err < 0) { | |
3212 | snd_printk(KERN_ERR SFX "cannot allocate BDL\n"); | |
a82d51ed | 3213 | return -ENOMEM; |
4ce107b9 | 3214 | } |
27fe48d9 | 3215 | mark_pages_wc(chip, &chip->azx_dev[i].bdl, true); |
1da177e4 | 3216 | } |
0be3b5d3 | 3217 | /* allocate memory for the position buffer */ |
d01ce99f TI |
3218 | err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV, |
3219 | snd_dma_pci_data(chip->pci), | |
3220 | chip->num_streams * 8, &chip->posbuf); | |
3221 | if (err < 0) { | |
0be3b5d3 | 3222 | snd_printk(KERN_ERR SFX "cannot allocate posbuf\n"); |
a82d51ed | 3223 | return -ENOMEM; |
1da177e4 | 3224 | } |
27fe48d9 | 3225 | mark_pages_wc(chip, &chip->posbuf, true); |
1da177e4 | 3226 | /* allocate CORB/RIRB */ |
81740861 TI |
3227 | err = azx_alloc_cmd_io(chip); |
3228 | if (err < 0) | |
a82d51ed | 3229 | return err; |
1da177e4 LT |
3230 | |
3231 | /* initialize streams */ | |
3232 | azx_init_stream(chip); | |
3233 | ||
3234 | /* initialize chip */ | |
cb53c626 | 3235 | azx_init_pci(chip); |
10e77dda | 3236 | azx_init_chip(chip, (probe_only[dev] & 2) == 0); |
1da177e4 LT |
3237 | |
3238 | /* codec detection */ | |
927fc866 | 3239 | if (!chip->codec_mask) { |
1da177e4 | 3240 | snd_printk(KERN_ERR SFX "no codecs found!\n"); |
a82d51ed | 3241 | return -ENODEV; |
1da177e4 LT |
3242 | } |
3243 | ||
07e4ca50 | 3244 | strcpy(card->driver, "HDA-Intel"); |
18cb7109 TI |
3245 | strlcpy(card->shortname, driver_short_names[chip->driver_type], |
3246 | sizeof(card->shortname)); | |
3247 | snprintf(card->longname, sizeof(card->longname), | |
3248 | "%s at 0x%lx irq %i", | |
3249 | card->shortname, chip->addr, chip->irq); | |
07e4ca50 | 3250 | |
1da177e4 | 3251 | return 0; |
1da177e4 LT |
3252 | } |
3253 | ||
cb53c626 TI |
3254 | static void power_down_all_codecs(struct azx *chip) |
3255 | { | |
83012a7c | 3256 | #ifdef CONFIG_PM |
cb53c626 TI |
3257 | /* The codecs were powered up in snd_hda_codec_new(). |
3258 | * Now all initialization done, so turn them down if possible | |
3259 | */ | |
3260 | struct hda_codec *codec; | |
3261 | list_for_each_entry(codec, &chip->bus->codec_list, list) { | |
3262 | snd_hda_power_down(codec); | |
3263 | } | |
3264 | #endif | |
3265 | } | |
3266 | ||
97c6a3d1 | 3267 | #ifdef CONFIG_SND_HDA_PATCH_LOADER |
5cb543db TI |
3268 | /* callback from request_firmware_nowait() */ |
3269 | static void azx_firmware_cb(const struct firmware *fw, void *context) | |
3270 | { | |
3271 | struct snd_card *card = context; | |
3272 | struct azx *chip = card->private_data; | |
3273 | struct pci_dev *pci = chip->pci; | |
3274 | ||
3275 | if (!fw) { | |
3276 | snd_printk(KERN_ERR SFX "Cannot load firmware, aborting\n"); | |
3277 | goto error; | |
3278 | } | |
3279 | ||
3280 | chip->fw = fw; | |
3281 | if (!chip->disabled) { | |
3282 | /* continue probing */ | |
3283 | if (azx_probe_continue(chip)) | |
3284 | goto error; | |
3285 | } | |
3286 | return; /* OK */ | |
3287 | ||
3288 | error: | |
3289 | snd_card_free(card); | |
3290 | pci_set_drvdata(pci, NULL); | |
3291 | } | |
97c6a3d1 | 3292 | #endif |
5cb543db | 3293 | |
d01ce99f TI |
3294 | static int __devinit azx_probe(struct pci_dev *pci, |
3295 | const struct pci_device_id *pci_id) | |
1da177e4 | 3296 | { |
5aba4f8e | 3297 | static int dev; |
a98f90fd TI |
3298 | struct snd_card *card; |
3299 | struct azx *chip; | |
5cb543db | 3300 | bool probe_now; |
927fc866 | 3301 | int err; |
1da177e4 | 3302 | |
5aba4f8e TI |
3303 | if (dev >= SNDRV_CARDS) |
3304 | return -ENODEV; | |
3305 | if (!enable[dev]) { | |
3306 | dev++; | |
3307 | return -ENOENT; | |
3308 | } | |
3309 | ||
e58de7ba TI |
3310 | err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card); |
3311 | if (err < 0) { | |
1da177e4 | 3312 | snd_printk(KERN_ERR SFX "Error creating card!\n"); |
e58de7ba | 3313 | return err; |
1da177e4 LT |
3314 | } |
3315 | ||
4ea6fbc8 TI |
3316 | snd_card_set_dev(card, &pci->dev); |
3317 | ||
5aba4f8e | 3318 | err = azx_create(card, pci, dev, pci_id->driver_data, &chip); |
41dda0fd WF |
3319 | if (err < 0) |
3320 | goto out_free; | |
421a1252 | 3321 | card->private_data = chip; |
5cb543db | 3322 | probe_now = !chip->disabled; |
1da177e4 | 3323 | |
4918cdab TI |
3324 | #ifdef CONFIG_SND_HDA_PATCH_LOADER |
3325 | if (patch[dev] && *patch[dev]) { | |
3326 | snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n", | |
3327 | patch[dev]); | |
5cb543db TI |
3328 | err = request_firmware_nowait(THIS_MODULE, true, patch[dev], |
3329 | &pci->dev, GFP_KERNEL, card, | |
3330 | azx_firmware_cb); | |
4918cdab TI |
3331 | if (err < 0) |
3332 | goto out_free; | |
5cb543db | 3333 | probe_now = false; /* continued in azx_firmware_cb() */ |
4918cdab TI |
3334 | } |
3335 | #endif /* CONFIG_SND_HDA_PATCH_LOADER */ | |
3336 | ||
5cb543db | 3337 | if (probe_now) { |
a82d51ed TI |
3338 | err = azx_probe_continue(chip); |
3339 | if (err < 0) | |
3340 | goto out_free; | |
3341 | } | |
3342 | ||
3343 | pci_set_drvdata(pci, card); | |
3344 | ||
b8dfc462 ML |
3345 | if (pci_dev_run_wake(pci)) |
3346 | pm_runtime_put_noidle(&pci->dev); | |
3347 | ||
a82d51ed TI |
3348 | dev++; |
3349 | return 0; | |
3350 | ||
3351 | out_free: | |
3352 | snd_card_free(card); | |
3353 | return err; | |
3354 | } | |
3355 | ||
3356 | static int DELAYED_INIT_MARK azx_probe_continue(struct azx *chip) | |
3357 | { | |
3358 | int dev = chip->dev_index; | |
3359 | int err; | |
3360 | ||
2dca0bba JK |
3361 | #ifdef CONFIG_SND_HDA_INPUT_BEEP |
3362 | chip->beep_mode = beep_mode[dev]; | |
3363 | #endif | |
3364 | ||
1da177e4 | 3365 | /* create codec instances */ |
a1e21c90 | 3366 | err = azx_codec_create(chip, model[dev]); |
41dda0fd WF |
3367 | if (err < 0) |
3368 | goto out_free; | |
4ea6fbc8 | 3369 | #ifdef CONFIG_SND_HDA_PATCH_LOADER |
4918cdab TI |
3370 | if (chip->fw) { |
3371 | err = snd_hda_load_patch(chip->bus, chip->fw->size, | |
3372 | chip->fw->data); | |
4ea6fbc8 TI |
3373 | if (err < 0) |
3374 | goto out_free; | |
4918cdab TI |
3375 | release_firmware(chip->fw); /* no longer needed */ |
3376 | chip->fw = NULL; | |
4ea6fbc8 TI |
3377 | } |
3378 | #endif | |
10e77dda | 3379 | if ((probe_only[dev] & 1) == 0) { |
a1e21c90 TI |
3380 | err = azx_codec_configure(chip); |
3381 | if (err < 0) | |
3382 | goto out_free; | |
3383 | } | |
1da177e4 LT |
3384 | |
3385 | /* create PCM streams */ | |
176d5335 | 3386 | err = snd_hda_build_pcms(chip->bus); |
41dda0fd WF |
3387 | if (err < 0) |
3388 | goto out_free; | |
1da177e4 LT |
3389 | |
3390 | /* create mixer controls */ | |
d01ce99f | 3391 | err = azx_mixer_create(chip); |
41dda0fd WF |
3392 | if (err < 0) |
3393 | goto out_free; | |
1da177e4 | 3394 | |
a82d51ed | 3395 | err = snd_card_register(chip->card); |
41dda0fd WF |
3396 | if (err < 0) |
3397 | goto out_free; | |
1da177e4 | 3398 | |
cb53c626 TI |
3399 | chip->running = 1; |
3400 | power_down_all_codecs(chip); | |
0cbf0098 | 3401 | azx_notifier_register(chip); |
65fcd41d | 3402 | azx_add_card_list(chip); |
1da177e4 | 3403 | |
9121947d TI |
3404 | return 0; |
3405 | ||
41dda0fd | 3406 | out_free: |
a82d51ed | 3407 | chip->init_failed = 1; |
41dda0fd | 3408 | return err; |
1da177e4 LT |
3409 | } |
3410 | ||
3411 | static void __devexit azx_remove(struct pci_dev *pci) | |
3412 | { | |
9121947d | 3413 | struct snd_card *card = pci_get_drvdata(pci); |
b8dfc462 ML |
3414 | |
3415 | if (pci_dev_run_wake(pci)) | |
3416 | pm_runtime_get_noresume(&pci->dev); | |
3417 | ||
9121947d TI |
3418 | if (card) |
3419 | snd_card_free(card); | |
1da177e4 LT |
3420 | pci_set_drvdata(pci, NULL); |
3421 | } | |
3422 | ||
3423 | /* PCI IDs */ | |
cebe41d4 | 3424 | static DEFINE_PCI_DEVICE_TABLE(azx_ids) = { |
d2f2fcd2 | 3425 | /* CPT */ |
9477c58e | 3426 | { PCI_DEVICE(0x8086, 0x1c20), |
2ae66c26 | 3427 | .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP | |
90accc58 | 3428 | AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY }, |
cea310e8 | 3429 | /* PBG */ |
9477c58e | 3430 | { PCI_DEVICE(0x8086, 0x1d20), |
2ae66c26 PLB |
3431 | .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP | |
3432 | AZX_DCAPS_BUFSIZE}, | |
d2edeb7c | 3433 | /* Panther Point */ |
9477c58e | 3434 | { PCI_DEVICE(0x8086, 0x1e20), |
2ae66c26 | 3435 | .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP | |
90accc58 | 3436 | AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY }, |
8bc039a1 SH |
3437 | /* Lynx Point */ |
3438 | { PCI_DEVICE(0x8086, 0x8c20), | |
3439 | .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP | | |
90accc58 | 3440 | AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY }, |
144dad99 JR |
3441 | /* Lynx Point-LP */ |
3442 | { PCI_DEVICE(0x8086, 0x9c20), | |
3443 | .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP | | |
90accc58 | 3444 | AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY }, |
144dad99 JR |
3445 | /* Lynx Point-LP */ |
3446 | { PCI_DEVICE(0x8086, 0x9c21), | |
3447 | .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP | | |
90accc58 | 3448 | AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY }, |
e926f2c8 WX |
3449 | /* Haswell */ |
3450 | { PCI_DEVICE(0x8086, 0x0c0c), | |
bdbe34de | 3451 | .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP | |
90accc58 | 3452 | AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY }, |
d279fae8 WX |
3453 | { PCI_DEVICE(0x8086, 0x0d0c), |
3454 | .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP | | |
90accc58 | 3455 | AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY }, |
99df18b3 PLB |
3456 | /* 5 Series/3400 */ |
3457 | { PCI_DEVICE(0x8086, 0x3b56), | |
3458 | .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP | | |
3459 | AZX_DCAPS_BUFSIZE | AZX_DCAPS_COUNT_LPIB_DELAY }, | |
87218e9c | 3460 | /* SCH */ |
9477c58e | 3461 | { PCI_DEVICE(0x8086, 0x811b), |
2ae66c26 | 3462 | .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP | |
645e9035 | 3463 | AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Poulsbo */ |
09904b95 LP |
3464 | { PCI_DEVICE(0x8086, 0x080a), |
3465 | .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP | | |
716e5db4 | 3466 | AZX_DCAPS_BUFSIZE | AZX_DCAPS_POSFIX_LPIB }, /* Oaktrail */ |
645e9035 | 3467 | /* ICH */ |
8b0bd226 | 3468 | { PCI_DEVICE(0x8086, 0x2668), |
2ae66c26 PLB |
3469 | .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | |
3470 | AZX_DCAPS_BUFSIZE }, /* ICH6 */ | |
8b0bd226 | 3471 | { PCI_DEVICE(0x8086, 0x27d8), |
2ae66c26 PLB |
3472 | .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | |
3473 | AZX_DCAPS_BUFSIZE }, /* ICH7 */ | |
8b0bd226 | 3474 | { PCI_DEVICE(0x8086, 0x269a), |
2ae66c26 PLB |
3475 | .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | |
3476 | AZX_DCAPS_BUFSIZE }, /* ESB2 */ | |
8b0bd226 | 3477 | { PCI_DEVICE(0x8086, 0x284b), |
2ae66c26 PLB |
3478 | .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | |
3479 | AZX_DCAPS_BUFSIZE }, /* ICH8 */ | |
8b0bd226 | 3480 | { PCI_DEVICE(0x8086, 0x293e), |
2ae66c26 PLB |
3481 | .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | |
3482 | AZX_DCAPS_BUFSIZE }, /* ICH9 */ | |
8b0bd226 | 3483 | { PCI_DEVICE(0x8086, 0x293f), |
2ae66c26 PLB |
3484 | .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | |
3485 | AZX_DCAPS_BUFSIZE }, /* ICH9 */ | |
8b0bd226 | 3486 | { PCI_DEVICE(0x8086, 0x3a3e), |
2ae66c26 PLB |
3487 | .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | |
3488 | AZX_DCAPS_BUFSIZE }, /* ICH10 */ | |
8b0bd226 | 3489 | { PCI_DEVICE(0x8086, 0x3a6e), |
2ae66c26 PLB |
3490 | .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC | |
3491 | AZX_DCAPS_BUFSIZE }, /* ICH10 */ | |
b6864535 TI |
3492 | /* Generic Intel */ |
3493 | { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID), | |
3494 | .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, | |
3495 | .class_mask = 0xffffff, | |
2ae66c26 | 3496 | .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE }, |
9477c58e TI |
3497 | /* ATI SB 450/600/700/800/900 */ |
3498 | { PCI_DEVICE(0x1002, 0x437b), | |
3499 | .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB }, | |
3500 | { PCI_DEVICE(0x1002, 0x4383), | |
3501 | .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB }, | |
3502 | /* AMD Hudson */ | |
3503 | { PCI_DEVICE(0x1022, 0x780d), | |
3504 | .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB }, | |
87218e9c | 3505 | /* ATI HDMI */ |
9477c58e TI |
3506 | { PCI_DEVICE(0x1002, 0x793b), |
3507 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3508 | { PCI_DEVICE(0x1002, 0x7919), | |
3509 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3510 | { PCI_DEVICE(0x1002, 0x960f), | |
3511 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3512 | { PCI_DEVICE(0x1002, 0x970f), | |
3513 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3514 | { PCI_DEVICE(0x1002, 0xaa00), | |
3515 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3516 | { PCI_DEVICE(0x1002, 0xaa08), | |
3517 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3518 | { PCI_DEVICE(0x1002, 0xaa10), | |
3519 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3520 | { PCI_DEVICE(0x1002, 0xaa18), | |
3521 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3522 | { PCI_DEVICE(0x1002, 0xaa20), | |
3523 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3524 | { PCI_DEVICE(0x1002, 0xaa28), | |
3525 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3526 | { PCI_DEVICE(0x1002, 0xaa30), | |
3527 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3528 | { PCI_DEVICE(0x1002, 0xaa38), | |
3529 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3530 | { PCI_DEVICE(0x1002, 0xaa40), | |
3531 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3532 | { PCI_DEVICE(0x1002, 0xaa48), | |
3533 | .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI }, | |
1815b34a AX |
3534 | { PCI_DEVICE(0x1002, 0x9902), |
3535 | .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3536 | { PCI_DEVICE(0x1002, 0xaaa0), | |
3537 | .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3538 | { PCI_DEVICE(0x1002, 0xaaa8), | |
3539 | .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI }, | |
3540 | { PCI_DEVICE(0x1002, 0xaab0), | |
3541 | .driver_data = AZX_DRIVER_ATIHDMI_NS | AZX_DCAPS_PRESET_ATI_HDMI }, | |
87218e9c | 3542 | /* VIA VT8251/VT8237A */ |
9477c58e TI |
3543 | { PCI_DEVICE(0x1106, 0x3288), |
3544 | .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA }, | |
754fdff8 AL |
3545 | /* VIA GFX VT7122/VX900 */ |
3546 | { PCI_DEVICE(0x1106, 0x9170), .driver_data = AZX_DRIVER_GENERIC }, | |
3547 | /* VIA GFX VT6122/VX11 */ | |
3548 | { PCI_DEVICE(0x1106, 0x9140), .driver_data = AZX_DRIVER_GENERIC }, | |
87218e9c TI |
3549 | /* SIS966 */ |
3550 | { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS }, | |
3551 | /* ULI M5461 */ | |
3552 | { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI }, | |
3553 | /* NVIDIA MCP */ | |
0c2fd1bf TI |
3554 | { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID), |
3555 | .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, | |
3556 | .class_mask = 0xffffff, | |
9477c58e | 3557 | .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA }, |
f269002e | 3558 | /* Teradici */ |
9477c58e TI |
3559 | { PCI_DEVICE(0x6549, 0x1200), |
3560 | .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT }, | |
4e01f54b | 3561 | /* Creative X-Fi (CA0110-IBG) */ |
f2a8ecaf TI |
3562 | /* CTHDA chips */ |
3563 | { PCI_DEVICE(0x1102, 0x0010), | |
3564 | .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA }, | |
3565 | { PCI_DEVICE(0x1102, 0x0012), | |
3566 | .driver_data = AZX_DRIVER_CTHDA | AZX_DCAPS_PRESET_CTHDA }, | |
313f6e2d TI |
3567 | #if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE) |
3568 | /* the following entry conflicts with snd-ctxfi driver, | |
3569 | * as ctxfi driver mutates from HD-audio to native mode with | |
3570 | * a special command sequence. | |
3571 | */ | |
4e01f54b TI |
3572 | { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID), |
3573 | .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, | |
3574 | .class_mask = 0xffffff, | |
9477c58e | 3575 | .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND | |
69f9ba9b | 3576 | AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB }, |
313f6e2d TI |
3577 | #else |
3578 | /* this entry seems still valid -- i.e. without emu20kx chip */ | |
9477c58e TI |
3579 | { PCI_DEVICE(0x1102, 0x0009), |
3580 | .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND | | |
69f9ba9b | 3581 | AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB }, |
313f6e2d | 3582 | #endif |
e35d4b11 OS |
3583 | /* Vortex86MX */ |
3584 | { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC }, | |
0f0714c5 BB |
3585 | /* VMware HDAudio */ |
3586 | { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC }, | |
9176b672 | 3587 | /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */ |
c4da29ca YL |
3588 | { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID), |
3589 | .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, | |
3590 | .class_mask = 0xffffff, | |
9477c58e | 3591 | .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI }, |
9176b672 AB |
3592 | { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID), |
3593 | .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8, | |
3594 | .class_mask = 0xffffff, | |
9477c58e | 3595 | .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI }, |
1da177e4 LT |
3596 | { 0, } |
3597 | }; | |
3598 | MODULE_DEVICE_TABLE(pci, azx_ids); | |
3599 | ||
3600 | /* pci_driver definition */ | |
e9f66d9b | 3601 | static struct pci_driver azx_driver = { |
3733e424 | 3602 | .name = KBUILD_MODNAME, |
1da177e4 LT |
3603 | .id_table = azx_ids, |
3604 | .probe = azx_probe, | |
3605 | .remove = __devexit_p(azx_remove), | |
68cb2b55 TI |
3606 | .driver = { |
3607 | .pm = AZX_PM_OPS, | |
3608 | }, | |
1da177e4 LT |
3609 | }; |
3610 | ||
e9f66d9b | 3611 | module_pci_driver(azx_driver); |