OMAPDSS: VRFB: remove compiler warnings when CONFIG_BUG=n
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / include / video / omapdss.h
CommitLineData
559d6701 1/*
559d6701
TV
2 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
a0b38cc4
TV
18#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
559d6701
TV
20
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
559d6701
TV
24
25#define DISPC_IRQ_FRAMEDONE (1 << 0)
26#define DISPC_IRQ_VSYNC (1 << 1)
27#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
28#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
29#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
30#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
31#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
32#define DISPC_IRQ_GFX_END_WIN (1 << 7)
33#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
34#define DISPC_IRQ_OCP_ERR (1 << 9)
35#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
36#define DISPC_IRQ_VID1_END_WIN (1 << 11)
37#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
38#define DISPC_IRQ_VID2_END_WIN (1 << 13)
39#define DISPC_IRQ_SYNC_LOST (1 << 14)
40#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
41#define DISPC_IRQ_WAKEUP (1 << 16)
2a205f34
SS
42#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
43#define DISPC_IRQ_VSYNC2 (1 << 18)
b8c095b4
AT
44#define DISPC_IRQ_VID3_END_WIN (1 << 19)
45#define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
2a205f34
SS
46#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
47#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
7f6f3c4b
TV
48#define DISPC_IRQ_FRAMEDONEWB (1 << 23)
49#define DISPC_IRQ_FRAMEDONETV (1 << 24)
50#define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
559d6701
TV
51
52struct omap_dss_device;
53struct omap_overlay_manager;
9c0b8420
RN
54struct snd_aes_iec958;
55struct snd_cea_861_aud_if;
559d6701
TV
56
57enum omap_display_type {
58 OMAP_DISPLAY_TYPE_NONE = 0,
59 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
60 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
61 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
62 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
63 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
b119601d 64 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
559d6701
TV
65};
66
67enum omap_plane {
68 OMAP_DSS_GFX = 0,
69 OMAP_DSS_VIDEO1 = 1,
b8c095b4
AT
70 OMAP_DSS_VIDEO2 = 2,
71 OMAP_DSS_VIDEO3 = 3,
559d6701
TV
72};
73
74enum omap_channel {
75 OMAP_DSS_CHANNEL_LCD = 0,
76 OMAP_DSS_CHANNEL_DIGIT = 1,
8613b000 77 OMAP_DSS_CHANNEL_LCD2 = 2,
559d6701
TV
78};
79
80enum omap_color_mode {
81 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
82 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
83 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
84 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
85 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
86 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
87 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
88 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
89 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
90 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
91 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
92 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
93 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
94 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
f20e4220
AJ
95 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
96 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
97 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
98 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
99 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
559d6701
TV
100};
101
102enum omap_lcd_display_type {
103 OMAP_DSS_LCD_DISPLAY_STN,
104 OMAP_DSS_LCD_DISPLAY_TFT,
105};
106
107enum omap_dss_load_mode {
108 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
109 OMAP_DSS_LOAD_CLUT_ONLY = 1,
110 OMAP_DSS_LOAD_FRAME_ONLY = 2,
111 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
112};
113
114enum omap_dss_trans_key_type {
115 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
116 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
117};
118
119enum omap_rfbi_te_mode {
120 OMAP_DSS_RFBI_TE_MODE_1 = 1,
121 OMAP_DSS_RFBI_TE_MODE_2 = 2,
122};
123
124enum omap_panel_config {
125 OMAP_DSS_LCD_IVS = 1<<0,
126 OMAP_DSS_LCD_IHS = 1<<1,
127 OMAP_DSS_LCD_IPC = 1<<2,
128 OMAP_DSS_LCD_IEO = 1<<3,
129 OMAP_DSS_LCD_RF = 1<<4,
130 OMAP_DSS_LCD_ONOFF = 1<<5,
131
132 OMAP_DSS_LCD_TFT = 1<<20,
133};
134
135enum omap_dss_venc_type {
136 OMAP_DSS_VENC_TYPE_COMPOSITE,
137 OMAP_DSS_VENC_TYPE_SVIDEO,
138};
139
a3b3cc2b
AT
140enum omap_dss_dsi_pixel_format {
141 OMAP_DSS_DSI_FMT_RGB888,
142 OMAP_DSS_DSI_FMT_RGB666,
143 OMAP_DSS_DSI_FMT_RGB666_PACKED,
144 OMAP_DSS_DSI_FMT_RGB565,
145};
146
7e951ee9
AT
147enum omap_dss_dsi_mode {
148 OMAP_DSS_DSI_CMD_MODE = 0,
149 OMAP_DSS_DSI_VIDEO_MODE,
150};
151
559d6701
TV
152enum omap_display_caps {
153 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
154 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
155};
156
559d6701
TV
157enum omap_dss_display_state {
158 OMAP_DSS_DISPLAY_DISABLED = 0,
159 OMAP_DSS_DISPLAY_ACTIVE,
160 OMAP_DSS_DISPLAY_SUSPENDED,
161};
162
9c0b8420
RN
163enum omap_dss_audio_state {
164 OMAP_DSS_AUDIO_DISABLED = 0,
165 OMAP_DSS_AUDIO_ENABLED,
166 OMAP_DSS_AUDIO_CONFIGURED,
167 OMAP_DSS_AUDIO_PLAYING,
168};
169
559d6701
TV
170/* XXX perhaps this should be removed */
171enum omap_dss_overlay_managers {
172 OMAP_DSS_OVL_MGR_LCD,
173 OMAP_DSS_OVL_MGR_TV,
8613b000 174 OMAP_DSS_OVL_MGR_LCD2,
559d6701
TV
175};
176
177enum omap_dss_rotation_type {
178 OMAP_DSS_ROT_DMA = 0,
179 OMAP_DSS_ROT_VRFB = 1,
180};
181
182/* clockwise rotation angle */
183enum omap_dss_rotation_angle {
184 OMAP_DSS_ROT_0 = 0,
185 OMAP_DSS_ROT_90 = 1,
186 OMAP_DSS_ROT_180 = 2,
187 OMAP_DSS_ROT_270 = 3,
188};
189
190enum omap_overlay_caps {
191 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
f6dc8150
TV
192 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
193 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
11354dd5 194 OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
559d6701
TV
195};
196
197enum omap_overlay_manager_caps {
4a9e78ab 198 OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
559d6701
TV
199};
200
89a35e51
AT
201enum omap_dss_clk_source {
202 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
203 * OMAP4: DSS_FCLK */
204 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
205 * OMAP4: PLL1_CLK1 */
206 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
207 * OMAP4: PLL1_CLK2 */
5a8b572d
AT
208 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
209 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
89a35e51
AT
210};
211
9a901683
M
212enum omap_hdmi_flags {
213 OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
214};
215
559d6701
TV
216/* RFBI */
217
218struct rfbi_timings {
219 int cs_on_time;
220 int cs_off_time;
221 int we_on_time;
222 int we_off_time;
223 int re_on_time;
224 int re_off_time;
225 int we_cycle_time;
226 int re_cycle_time;
227 int cs_pulse_width;
228 int access_time;
229
230 int clk_div;
231
232 u32 tim[5]; /* set by rfbi_convert_timings() */
233
234 int converted;
235};
236
237void omap_rfbi_write_command(const void *buf, u32 len);
238void omap_rfbi_read_data(void *buf, u32 len);
239void omap_rfbi_write_data(const void *buf, u32 len);
240void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
241 u16 x, u16 y,
242 u16 w, u16 h);
243int omap_rfbi_enable_te(bool enable, unsigned line);
244int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
245 unsigned hs_pulse_time, unsigned vs_pulse_time,
246 int hs_pol_inv, int vs_pol_inv, int extif_div);
773139f1
TV
247void rfbi_bus_lock(void);
248void rfbi_bus_unlock(void);
559d6701
TV
249
250/* DSI */
8af6ff01
AT
251
252struct omap_dss_dsi_videomode_data {
253 /* DSI video mode blanking data */
254 /* Unit: byte clock cycles */
255 u16 hsa;
256 u16 hfp;
257 u16 hbp;
258 /* Unit: line clocks */
259 u16 vsa;
260 u16 vfp;
261 u16 vbp;
262
263 /* DSI blanking modes */
264 int blanking_mode;
265 int hsa_blanking_mode;
266 int hbp_blanking_mode;
267 int hfp_blanking_mode;
268
269 /* Video port sync events */
270 int vp_de_pol;
271 int vp_hsync_pol;
272 int vp_vsync_pol;
273 bool vp_vsync_end;
274 bool vp_hsync_end;
275
276 bool ddr_clk_always_on;
277 int window_sync;
278};
279
1ffefe75
AT
280void dsi_bus_lock(struct omap_dss_device *dssdev);
281void dsi_bus_unlock(struct omap_dss_device *dssdev);
282int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
283 int len);
6ff8aa31
AT
284int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
285 int len);
286int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
287int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
1ffefe75
AT
288int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
289 u8 param);
6ff8aa31
AT
290int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
291 u8 param);
292int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
293 u8 param1, u8 param2);
1ffefe75
AT
294int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
295 u8 *data, int len);
6ff8aa31
AT
296int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
297 u8 *data, int len);
1ffefe75
AT
298int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
299 u8 *buf, int buflen);
b3b89c05
AT
300int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
301 int buflen);
302int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
303 u8 *buf, int buflen);
304int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
305 u8 param1, u8 param2, u8 *buf, int buflen);
1ffefe75
AT
306int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
307 u16 len);
308int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
309int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
9a147a65
TV
310int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
311void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
559d6701
TV
312
313/* Board specific data */
314struct omap_dss_board_info {
aac927c9 315 int (*get_context_loss_count)(struct device *dev);
559d6701
TV
316 int num_devices;
317 struct omap_dss_device **devices;
318 struct omap_dss_device *default_device;
5bc416cb
TV
319 int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
320 void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
62c1dcfc 321 int (*set_min_bus_tput)(struct device *dev, unsigned long r);
559d6701
TV
322};
323
b7ee79ab
SS
324/* Init with the board info */
325extern int omap_display_init(struct omap_dss_board_info *board_data);
ee9dfd82 326/* HDMI mux init*/
9a901683 327extern int omap_hdmi_init(enum omap_hdmi_flags flags);
b7ee79ab 328
559d6701
TV
329struct omap_video_timings {
330 /* Unit: pixels */
331 u16 x_res;
332 /* Unit: pixels */
333 u16 y_res;
334 /* Unit: KHz */
335 u32 pixel_clock;
336 /* Unit: pixel clocks */
337 u16 hsw; /* Horizontal synchronization pulse width */
338 /* Unit: pixel clocks */
339 u16 hfp; /* Horizontal front porch */
340 /* Unit: pixel clocks */
341 u16 hbp; /* Horizontal back porch */
342 /* Unit: line clocks */
343 u16 vsw; /* Vertical synchronization pulse width */
344 /* Unit: line clocks */
345 u16 vfp; /* Vertical front porch */
346 /* Unit: line clocks */
347 u16 vbp; /* Vertical back porch */
348};
349
350#ifdef CONFIG_OMAP2_DSS_VENC
351/* Hardcoded timings for tv modes. Venc only uses these to
352 * identify the mode, and does not actually use the configs
353 * itself. However, the configs should be something that
354 * a normal monitor can also show */
5a1819e3
TK
355extern const struct omap_video_timings omap_dss_pal_timings;
356extern const struct omap_video_timings omap_dss_ntsc_timings;
559d6701
TV
357#endif
358
3c07cae2
TV
359struct omap_dss_cpr_coefs {
360 s16 rr, rg, rb;
361 s16 gr, gg, gb;
362 s16 br, bg, bb;
363};
364
559d6701 365struct omap_overlay_info {
559d6701 366 u32 paddr;
0d66cbb5 367 u32 p_uv_addr; /* for NV12 format */
559d6701
TV
368 u16 screen_width;
369 u16 width;
370 u16 height;
371 enum omap_color_mode color_mode;
372 u8 rotation;
373 enum omap_dss_rotation_type rotation_type;
374 bool mirror;
375
376 u16 pos_x;
377 u16 pos_y;
378 u16 out_width; /* if 0, out_width == width */
379 u16 out_height; /* if 0, out_height == height */
380 u8 global_alpha;
fd28a390 381 u8 pre_mult_alpha;
54128701 382 u8 zorder;
559d6701
TV
383};
384
385struct omap_overlay {
386 struct kobject kobj;
387 struct list_head list;
388
389 /* static fields */
390 const char *name;
4a9e78ab 391 enum omap_plane id;
559d6701
TV
392 enum omap_color_mode supported_modes;
393 enum omap_overlay_caps caps;
394
395 /* dynamic fields */
396 struct omap_overlay_manager *manager;
559d6701 397
9d11c321
TV
398 /*
399 * The following functions do not block:
400 *
401 * is_enabled
402 * set_overlay_info
403 * get_overlay_info
404 *
405 * The rest of the functions may block and cannot be called from
406 * interrupt context
407 */
408
aaa874a9
TV
409 int (*enable)(struct omap_overlay *ovl);
410 int (*disable)(struct omap_overlay *ovl);
411 bool (*is_enabled)(struct omap_overlay *ovl);
412
559d6701
TV
413 int (*set_manager)(struct omap_overlay *ovl,
414 struct omap_overlay_manager *mgr);
415 int (*unset_manager)(struct omap_overlay *ovl);
416
417 int (*set_overlay_info)(struct omap_overlay *ovl,
418 struct omap_overlay_info *info);
419 void (*get_overlay_info)(struct omap_overlay *ovl,
420 struct omap_overlay_info *info);
421
422 int (*wait_for_go)(struct omap_overlay *ovl);
423};
424
425struct omap_overlay_manager_info {
426 u32 default_color;
427
428 enum omap_dss_trans_key_type trans_key_type;
429 u32 trans_key;
430 bool trans_enabled;
431
11354dd5 432 bool partial_alpha_enabled;
3c07cae2
TV
433
434 bool cpr_enable;
435 struct omap_dss_cpr_coefs cpr_coefs;
559d6701
TV
436};
437
438struct omap_overlay_manager {
439 struct kobject kobj;
559d6701
TV
440
441 /* static fields */
442 const char *name;
4a9e78ab 443 enum omap_channel id;
559d6701 444 enum omap_overlay_manager_caps caps;
07e327c9 445 struct list_head overlays;
559d6701
TV
446 enum omap_display_type supported_displays;
447
448 /* dynamic fields */
449 struct omap_dss_device *device;
559d6701 450
9d11c321
TV
451 /*
452 * The following functions do not block:
453 *
454 * set_manager_info
455 * get_manager_info
456 * apply
457 *
458 * The rest of the functions may block and cannot be called from
459 * interrupt context
460 */
461
559d6701
TV
462 int (*set_device)(struct omap_overlay_manager *mgr,
463 struct omap_dss_device *dssdev);
464 int (*unset_device)(struct omap_overlay_manager *mgr);
465
466 int (*set_manager_info)(struct omap_overlay_manager *mgr,
467 struct omap_overlay_manager_info *info);
468 void (*get_manager_info)(struct omap_overlay_manager *mgr,
469 struct omap_overlay_manager_info *info);
470
471 int (*apply)(struct omap_overlay_manager *mgr);
472 int (*wait_for_go)(struct omap_overlay_manager *mgr);
3f71cbe7 473 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
559d6701
TV
474};
475
e4a9e94c
TV
476/* 22 pins means 1 clk lane and 10 data lanes */
477#define OMAP_DSS_MAX_DSI_PINS 22
478
479struct omap_dsi_pin_config {
480 int num_pins;
481 /*
482 * pin numbers in the following order:
483 * clk+, clk-
484 * data1+, data1-
485 * data2+, data2-
486 * ...
487 */
488 int pins[OMAP_DSS_MAX_DSI_PINS];
489};
490
559d6701
TV
491struct omap_dss_device {
492 struct device dev;
493
494 enum omap_display_type type;
495
18faa1b6
SS
496 enum omap_channel channel;
497
559d6701
TV
498 union {
499 struct {
500 u8 data_lines;
501 } dpi;
502
503 struct {
504 u8 channel;
505 u8 data_lines;
506 } rfbi;
507
508 struct {
509 u8 datapairs;
510 } sdi;
511
512 struct {
a72b64b9
AT
513 int module;
514
559d6701
TV
515 bool ext_te;
516 u8 ext_te_gpio;
517 } dsi;
518
519 struct {
520 enum omap_dss_venc_type type;
521 bool invert_polarity;
522 } venc;
523 } phy;
524
c6940a3d
TV
525 struct {
526 struct {
e8881662
AT
527 struct {
528 u16 lck_div;
529 u16 pck_div;
530 enum omap_dss_clk_source lcd_clk_src;
531 } channel;
532
533 enum omap_dss_clk_source dispc_fclk_src;
c6940a3d
TV
534 } dispc;
535
536 struct {
c90a78ec 537 /* regn is one greater than TRM's REGN value */
c6940a3d
TV
538 u16 regn;
539 u16 regm;
540 u16 regm_dispc;
541 u16 regm_dsi;
542
543 u16 lp_clk_div;
e8881662 544 enum omap_dss_clk_source dsi_fclk_src;
c6940a3d 545 } dsi;
6cb07b25
AT
546
547 struct {
b44e4582 548 /* regn is one greater than TRM's REGN value */
6cb07b25
AT
549 u16 regn;
550 u16 regm2;
551 } hdmi;
c6940a3d
TV
552 } clocks;
553
559d6701
TV
554 struct {
555 struct omap_video_timings timings;
556
557 int acbi; /* ac-bias pin transitions per interrupt */
558 /* Unit: line clocks */
559 int acb; /* ac-bias pin frequency */
560
561 enum omap_panel_config config;
7e951ee9 562
a3b3cc2b 563 enum omap_dss_dsi_pixel_format dsi_pix_fmt;
7e951ee9 564 enum omap_dss_dsi_mode dsi_mode;
8af6ff01 565 struct omap_dss_dsi_videomode_data dsi_vm_data;
559d6701
TV
566 } panel;
567
568 struct {
569 u8 pixel_size;
570 struct rfbi_timings rfbi_timings;
559d6701
TV
571 } ctrl;
572
573 int reset_gpio;
574
575 int max_backlight_level;
576
577 const char *name;
578
579 /* used to match device to driver */
580 const char *driver_name;
581
582 void *data;
583
584 struct omap_dss_driver *driver;
585
586 /* helper variable for driver suspend/resume */
587 bool activate_after_resume;
588
589 enum omap_display_caps caps;
590
591 struct omap_overlay_manager *manager;
592
593 enum omap_dss_display_state state;
594
9c0b8420
RN
595 enum omap_dss_audio_state audio_state;
596
559d6701
TV
597 /* platform specific */
598 int (*platform_enable)(struct omap_dss_device *dssdev);
599 void (*platform_disable)(struct omap_dss_device *dssdev);
600 int (*set_backlight)(struct omap_dss_device *dssdev, int level);
601 int (*get_backlight)(struct omap_dss_device *dssdev);
602};
603
c49d005b
TV
604struct omap_dss_hdmi_data
605{
606 int hpd_gpio;
607};
608
9c0b8420
RN
609struct omap_dss_audio {
610 struct snd_aes_iec958 *iec;
611 struct snd_cea_861_aud_if *cea;
612};
613
559d6701
TV
614struct omap_dss_driver {
615 struct device_driver driver;
616
617 int (*probe)(struct omap_dss_device *);
618 void (*remove)(struct omap_dss_device *);
619
620 int (*enable)(struct omap_dss_device *display);
621 void (*disable)(struct omap_dss_device *display);
622 int (*suspend)(struct omap_dss_device *display);
623 int (*resume)(struct omap_dss_device *display);
624 int (*run_test)(struct omap_dss_device *display, int test);
625
18946f62
TV
626 int (*update)(struct omap_dss_device *dssdev,
627 u16 x, u16 y, u16 w, u16 h);
628 int (*sync)(struct omap_dss_device *dssdev);
629
559d6701 630 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
225b650d 631 int (*get_te)(struct omap_dss_device *dssdev);
559d6701
TV
632
633 u8 (*get_rotate)(struct omap_dss_device *dssdev);
634 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
635
636 bool (*get_mirror)(struct omap_dss_device *dssdev);
637 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
638
639 int (*memory_read)(struct omap_dss_device *dssdev,
640 void *buf, size_t size,
641 u16 x, u16 y, u16 w, u16 h);
96adcece
TV
642
643 void (*get_resolution)(struct omap_dss_device *dssdev,
644 u16 *xres, u16 *yres);
7a0987bf
JN
645 void (*get_dimensions)(struct omap_dss_device *dssdev,
646 u32 *width, u32 *height);
a2699504 647 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
36511312 648
69b2048f
TV
649 int (*check_timings)(struct omap_dss_device *dssdev,
650 struct omap_video_timings *timings);
651 void (*set_timings)(struct omap_dss_device *dssdev,
652 struct omap_video_timings *timings);
653 void (*get_timings)(struct omap_dss_device *dssdev,
654 struct omap_video_timings *timings);
655
36511312
TV
656 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
657 u32 (*get_wss)(struct omap_dss_device *dssdev);
3d5e0ef7
TV
658
659 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
df4769c9 660 bool (*detect)(struct omap_dss_device *dssdev);
9c0b8420
RN
661
662 /*
663 * For display drivers that support audio. This encompasses
664 * HDMI and DisplayPort at the moment.
665 */
666 /*
667 * Note: These functions might sleep. Do not call while
668 * holding a spinlock/readlock.
669 */
670 int (*audio_enable)(struct omap_dss_device *dssdev);
671 void (*audio_disable)(struct omap_dss_device *dssdev);
672 bool (*audio_supported)(struct omap_dss_device *dssdev);
673 int (*audio_config)(struct omap_dss_device *dssdev,
674 struct omap_dss_audio *audio);
675 /* Note: These functions may not sleep */
676 int (*audio_start)(struct omap_dss_device *dssdev);
677 void (*audio_stop)(struct omap_dss_device *dssdev);
678
559d6701
TV
679};
680
681int omap_dss_register_driver(struct omap_dss_driver *);
682void omap_dss_unregister_driver(struct omap_dss_driver *);
683
559d6701
TV
684void omap_dss_get_device(struct omap_dss_device *dssdev);
685void omap_dss_put_device(struct omap_dss_device *dssdev);
686#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
687struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
688struct omap_dss_device *omap_dss_find_device(void *data,
689 int (*match)(struct omap_dss_device *dssdev, void *data));
690
691int omap_dss_start_device(struct omap_dss_device *dssdev);
692void omap_dss_stop_device(struct omap_dss_device *dssdev);
693
694int omap_dss_get_num_overlay_managers(void);
695struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
696
697int omap_dss_get_num_overlays(void);
698struct omap_overlay *omap_dss_get_overlay(int num);
699
96adcece
TV
700void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
701 u16 *xres, u16 *yres);
a2699504 702int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
4b6430fc
GI
703void omapdss_default_get_timings(struct omap_dss_device *dssdev,
704 struct omap_video_timings *timings);
a2699504 705
559d6701
TV
706typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
707int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
708int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
709
710int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
711int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
712 unsigned long timeout);
713
714#define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
715#define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
716
1ffefe75
AT
717void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
718 bool enable);
225b650d 719int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
61140c9a 720
5476e74a 721int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
18946f62 722 void (*callback)(int, void *), void *data);
5ee3c144
AT
723int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
724int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
725void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
e4a9e94c
TV
726int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
727 const struct omap_dsi_pin_config *pin_cfg);
18946f62 728
37ac60e4 729int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
2a89dc15 730void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
22d6d676 731 bool disconnect_lanes, bool enter_ulps);
37ac60e4
TV
732
733int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
734void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
69b2048f
TV
735void dpi_set_timings(struct omap_dss_device *dssdev,
736 struct omap_video_timings *timings);
737int dpi_check_timings(struct omap_dss_device *dssdev,
738 struct omap_video_timings *timings);
37ac60e4
TV
739
740int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
741void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
742
743int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
744void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
18946f62
TV
745int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
746 u16 *x, u16 *y, u16 *w, u16 *h);
747int omap_rfbi_update(struct omap_dss_device *dssdev,
748 u16 x, u16 y, u16 w, u16 h,
749 void (*callback)(void *), void *data);
1d5952a8
TV
750int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
751 int data_lines);
18946f62 752
559d6701 753#endif