resource/PCI: align functions now return start of resource
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7
LV
139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
536c8cb4
MW
190/* Based on the PCI Hotplug Spec, but some values are made up by us */
191enum pci_bus_speed {
192 PCI_SPEED_33MHz = 0x00,
193 PCI_SPEED_66MHz = 0x01,
194 PCI_SPEED_66MHz_PCIX = 0x02,
195 PCI_SPEED_100MHz_PCIX = 0x03,
196 PCI_SPEED_133MHz_PCIX = 0x04,
197 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
198 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
199 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
200 PCI_SPEED_66MHz_PCIX_266 = 0x09,
201 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
202 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
203 AGP_UNKNOWN = 0x0c,
204 AGP_1X = 0x0d,
205 AGP_2X = 0x0e,
206 AGP_4X = 0x0f,
207 AGP_8X = 0x10,
536c8cb4
MW
208 PCI_SPEED_66MHz_PCIX_533 = 0x11,
209 PCI_SPEED_100MHz_PCIX_533 = 0x12,
210 PCI_SPEED_133MHz_PCIX_533 = 0x13,
211 PCIE_SPEED_2_5GT = 0x14,
212 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 213 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
214 PCI_SPEED_UNKNOWN = 0xff,
215};
216
41017f0c
SL
217struct pci_cap_saved_state {
218 struct hlist_node next;
219 char cap_nr;
220 u32 data[0];
221};
222
7d715a6c 223struct pcie_link_state;
ee69439c 224struct pci_vpd;
d1b054da 225struct pci_sriov;
302b4215 226struct pci_ats;
ee69439c 227
1da177e4
LT
228/*
229 * The pci_dev structure is used to describe PCI devices.
230 */
231struct pci_dev {
1da177e4
LT
232 struct list_head bus_list; /* node in per-bus list */
233 struct pci_bus *bus; /* bus this device is on */
234 struct pci_bus *subordinate; /* bus this device bridges to */
235
236 void *sysdata; /* hook for sys-specific extension */
237 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 238 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
239
240 unsigned int devfn; /* encoded device & function index */
241 unsigned short vendor;
242 unsigned short device;
243 unsigned short subsystem_vendor;
244 unsigned short subsystem_device;
245 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 246 u8 revision; /* PCI revision, low byte of class word */
1da177e4 247 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 248 u8 pcie_cap; /* PCI-E capability offset */
994a65e2 249 u8 pcie_type; /* PCI-E device/port type */
1da177e4 250 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 251 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
252
253 struct pci_driver *driver; /* which driver has allocated this device */
254 u64 dma_mask; /* Mask of the bits of bus address this
255 device implements. Normally this is
256 0xffffffff. You only need to change
257 this if your device has broken DMA
258 or supports 64-bit transfers. */
259
4d57cdfa
FT
260 struct device_dma_parameters dma_parms;
261
1da177e4
LT
262 pci_power_t current_state; /* Current operating state. In ACPI-speak,
263 this is D0-D3, D0 being fully functional,
264 and D3 being off. */
337001b6
RW
265 int pm_cap; /* PM capability offset in the
266 configuration space */
267 unsigned int pme_support:5; /* Bitmask of states from which PME#
268 can be generated */
269 unsigned int d1_support:1; /* Low power state D1 is supported */
270 unsigned int d2_support:1; /* Low power state D2 is supported */
271 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
e80bb09d 272 unsigned int wakeup_prepared:1;
1ae861e6 273 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 274
7d715a6c
SL
275#ifdef CONFIG_PCIEASPM
276 struct pcie_link_state *link_state; /* ASPM link state. */
277#endif
278
392a1ce7 279 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
280 struct device dev; /* Generic device interface */
281
1da177e4
LT
282 int cfg_size; /* Size of configuration space */
283
284 /*
285 * Instead of touching interrupt line and base address registers
286 * directly, use the values stored here. They might be different!
287 */
288 unsigned int irq;
289 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
290
291 /* These fields are used by common fixups */
292 unsigned int transparent:1; /* Transparent PCI bridge */
293 unsigned int multifunction:1;/* Part of multi-function device */
294 /* keep track of device state */
8a1bc901 295 unsigned int is_added:1;
1da177e4 296 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 297 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 298 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 299 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 300 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
301 unsigned int msi_enabled:1;
302 unsigned int msix_enabled:1;
58c3a727 303 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 304 unsigned int is_managed:1;
994a65e2 305 unsigned int is_pcie:1;
260d703a 306 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 307 unsigned int state_saved:1;
d1b054da 308 unsigned int is_physfn:1;
dd7cc44d 309 unsigned int is_virtfn:1;
711d5779 310 unsigned int reset_fn:1;
28760489 311 unsigned int is_hotplug_bridge:1;
05843961 312 unsigned int aer_firmware_first:1;
ba698ad4 313 pci_dev_flags_t dev_flags;
bae94d02 314 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 315
1da177e4 316 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 317 struct hlist_head saved_cap_space;
1da177e4
LT
318 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
319 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
320 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 321 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 322#ifdef CONFIG_PCI_MSI
4aa9bc95 323 struct list_head msi_list;
ded86d8d 324#endif
94e61088 325 struct pci_vpd *vpd;
d1b054da 326#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
327 union {
328 struct pci_sriov *sriov; /* SR-IOV capability related */
329 struct pci_dev *physfn; /* the PF this VF is associated with */
330 };
302b4215 331 struct pci_ats *ats; /* Address Translation Service */
d1b054da 332#endif
1da177e4
LT
333};
334
65891215
ME
335extern struct pci_dev *alloc_pci_dev(void);
336
1da177e4
LT
337#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
338#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
339#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
340
a7369f1f
LV
341static inline int pci_channel_offline(struct pci_dev *pdev)
342{
343 return (pdev->error_state != pci_channel_io_normal);
344}
345
41017f0c 346static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 347 struct pci_dev *pci_dev, char cap)
41017f0c
SL
348{
349 struct pci_cap_saved_state *tmp;
350 struct hlist_node *pos;
351
352 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
353 if (tmp->cap_nr == cap)
354 return tmp;
355 }
356 return NULL;
357}
358
359static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
360 struct pci_cap_saved_state *new_cap)
361{
362 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
363}
364
1da177e4 365#ifndef PCI_BUS_NUM_RESOURCES
30a18d6c 366#define PCI_BUS_NUM_RESOURCES 16
1da177e4 367#endif
4352dfd5
GKH
368
369#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
370
371struct pci_bus {
372 struct list_head node; /* node in list of buses */
373 struct pci_bus *parent; /* parent bus this bridge is on */
374 struct list_head children; /* list of child buses */
375 struct list_head devices; /* list of devices on this bus */
376 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 377 struct list_head slots; /* list of slots on this bus */
1da177e4
LT
378 struct resource *resource[PCI_BUS_NUM_RESOURCES];
379 /* address space routed to this bus */
380
381 struct pci_ops *ops; /* configuration access functions */
382 void *sysdata; /* hook for sys-specific extension */
383 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
384
385 unsigned char number; /* bus number */
386 unsigned char primary; /* number of primary bridge */
387 unsigned char secondary; /* number of secondary bridge */
388 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
389 unsigned char max_bus_speed; /* enum pci_bus_speed */
390 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
391
392 char name[48];
393
394 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 395 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 396 struct device *bridge;
fd7d1ced 397 struct device dev;
1da177e4
LT
398 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
399 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 400 unsigned int is_added:1;
1da177e4
LT
401};
402
403#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 404#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 405
79af72d7
KK
406/*
407 * Returns true if the pci bus is root (behind host-pci bridge),
408 * false otherwise
409 */
410static inline bool pci_is_root_bus(struct pci_bus *pbus)
411{
412 return !(pbus->parent);
413}
414
16cf0ebc
RW
415#ifdef CONFIG_PCI_MSI
416static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
417{
418 return pci_dev->msi_enabled || pci_dev->msix_enabled;
419}
420#else
421static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
422#endif
423
1da177e4
LT
424/*
425 * Error values that may be returned by PCI functions.
426 */
427#define PCIBIOS_SUCCESSFUL 0x00
428#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
429#define PCIBIOS_BAD_VENDOR_ID 0x83
430#define PCIBIOS_DEVICE_NOT_FOUND 0x86
431#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
432#define PCIBIOS_SET_FAILED 0x88
433#define PCIBIOS_BUFFER_TOO_SMALL 0x89
434
435/* Low-level architecture-dependent routines */
436
437struct pci_ops {
438 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
439 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
440};
441
b6ce068a
MW
442/*
443 * ACPI needs to be able to access PCI config space before we've done a
444 * PCI bus scan and created pci_bus structures.
445 */
446extern int raw_pci_read(unsigned int domain, unsigned int bus,
447 unsigned int devfn, int reg, int len, u32 *val);
448extern int raw_pci_write(unsigned int domain, unsigned int bus,
449 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
450
451struct pci_bus_region {
c40a22e0
BH
452 resource_size_t start;
453 resource_size_t end;
1da177e4
LT
454};
455
456struct pci_dynids {
457 spinlock_t lock; /* protects list, index */
458 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
459};
460
392a1ce7
LV
461/* ---------------------------------------------------------------- */
462/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 463 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7
LV
464 * will be notified of PCI bus errors, and will be driven to recovery
465 * when an error occurs.
466 */
467
468typedef unsigned int __bitwise pci_ers_result_t;
469
470enum pci_ers_result {
471 /* no result/none/not supported in device driver */
472 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
473
474 /* Device driver can recover without slot reset */
475 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
476
477 /* Device driver wants slot to be reset. */
478 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
479
480 /* Device has completely failed, is unrecoverable */
481 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
482
483 /* Device driver is fully recovered and operational */
484 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
485};
486
487/* PCI bus error event callbacks */
05cca6e5 488struct pci_error_handlers {
392a1ce7
LV
489 /* PCI bus error detected on this device */
490 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 491 enum pci_channel_state error);
392a1ce7
LV
492
493 /* MMIO has been re-enabled, but not DMA */
494 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
495
496 /* PCI Express link has been reset */
497 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
498
499 /* PCI slot has been reset */
500 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
501
502 /* Device driver may resume normal operations */
503 void (*resume)(struct pci_dev *dev);
504};
505
506/* ---------------------------------------------------------------- */
507
1da177e4
LT
508struct module;
509struct pci_driver {
510 struct list_head node;
511 char *name;
1da177e4
LT
512 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
513 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
514 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
515 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
516 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
517 int (*resume_early) (struct pci_dev *dev);
1da177e4 518 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 519 void (*shutdown) (struct pci_dev *dev);
392a1ce7 520 struct pci_error_handlers *err_handler;
1da177e4
LT
521 struct device_driver driver;
522 struct pci_dynids dynids;
523};
524
05cca6e5 525#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 526
90a1ba0c 527/**
9f9351bb 528 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
529 * @_table: device table name
530 *
531 * This macro is used to create a struct pci_device_id array (a device table)
532 * in a generic manner.
533 */
9f9351bb 534#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
535 const struct pci_device_id _table[] __devinitconst
536
1da177e4
LT
537/**
538 * PCI_DEVICE - macro used to describe a specific pci device
539 * @vend: the 16 bit PCI Vendor ID
540 * @dev: the 16 bit PCI Device ID
541 *
542 * This macro is used to create a struct pci_device_id that matches a
543 * specific device. The subvendor and subdevice fields will be set to
544 * PCI_ANY_ID.
545 */
546#define PCI_DEVICE(vend,dev) \
547 .vendor = (vend), .device = (dev), \
548 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
549
550/**
551 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
552 * @dev_class: the class, subclass, prog-if triple for this device
553 * @dev_class_mask: the class mask for this device
554 *
555 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 556 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
557 * fields will be set to PCI_ANY_ID.
558 */
559#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
560 .class = (dev_class), .class_mask = (dev_class_mask), \
561 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
562 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
563
1597cacb
AC
564/**
565 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
566 * @vendor: the vendor name
567 * @device: the 16 bit PCI Device ID
1597cacb
AC
568 *
569 * This macro is used to create a struct pci_device_id that matches a
570 * specific PCI device. The subvendor, and subdevice fields will be set
571 * to PCI_ANY_ID. The macro allows the next field to follow as the device
572 * private data.
573 */
574
575#define PCI_VDEVICE(vendor, device) \
576 PCI_VENDOR_ID_##vendor, (device), \
577 PCI_ANY_ID, PCI_ANY_ID, 0, 0
578
1da177e4
LT
579/* these external functions are only available when PCI support is enabled */
580#ifdef CONFIG_PCI
581
582extern struct bus_type pci_bus_type;
583
584/* Do NOT directly access these two variables, unless you are arch specific pci
585 * code, or pci core code. */
586extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
587/* Some device drivers need know if pci is initiated */
588extern int no_pci_devices(void);
1da177e4
LT
589
590void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 591int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 592char *pcibios_setup(char *str);
1da177e4
LT
593
594/* Used only when drivers/pci/setup.c is used */
b26b2d49
DB
595resource_size_t pcibios_align_resource(void *, struct resource *,
596 resource_size_t,
e31dd6e4 597 resource_size_t);
1da177e4
LT
598void pcibios_update_irq(struct pci_dev *, int irq);
599
2d1c8618
BH
600/* Weak but can be overriden by arch */
601void pci_fixup_cardbus(struct pci_bus *);
602
1da177e4
LT
603/* Generic PCI functions used internally */
604
605extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 606void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
607struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
608 struct pci_ops *ops, void *sysdata);
98db6f19 609static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 610 void *sysdata)
1da177e4 611{
c431ada4
RS
612 struct pci_bus *root_bus;
613 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
614 if (root_bus)
615 pci_bus_add_devices(root_bus);
616 return root_bus;
1da177e4 617}
05cca6e5
GKH
618struct pci_bus *pci_create_bus(struct device *parent, int bus,
619 struct pci_ops *ops, void *sysdata);
620struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
621 int busnr);
3749c51a 622void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 623struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
624 const char *name,
625 struct hotplug_slot *hotplug);
f46753c5 626void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 627void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 628int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 629struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 630void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 631unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 632int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 633void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
634struct resource *pci_find_parent_resource(const struct pci_dev *dev,
635 struct resource *res);
57c2cf71 636u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 637int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 638u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
639extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
640extern void pci_dev_put(struct pci_dev *dev);
641extern void pci_remove_bus(struct pci_bus *b);
642extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 643extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 644void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 645extern void pci_sort_breadthfirst(void);
1da177e4
LT
646
647/* Generic PCI functions exported to card drivers */
648
bd3989e0 649#ifdef CONFIG_PCI_LEGACY
05cca6e5
GKH
650struct pci_dev __deprecated *pci_find_device(unsigned int vendor,
651 unsigned int device,
b08508c4 652 struct pci_dev *from);
bd3989e0
JG
653#endif /* CONFIG_PCI_LEGACY */
654
388c8c16
JB
655enum pci_lost_interrupt_reason {
656 PCI_LOST_IRQ_NO_INFORMATION = 0,
657 PCI_LOST_IRQ_DISABLE_MSI,
658 PCI_LOST_IRQ_DISABLE_MSIX,
659 PCI_LOST_IRQ_DISABLE_ACPI,
660};
661enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
662int pci_find_capability(struct pci_dev *dev, int cap);
663int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
664int pci_find_ext_capability(struct pci_dev *dev, int cap);
665int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
666int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 667struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 668
d42552c3
AM
669struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
670 struct pci_dev *from);
05cca6e5 671struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 672 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 673 struct pci_dev *from);
05cca6e5 674struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
675struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
676 unsigned int devfn);
677static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
678 unsigned int devfn)
679{
680 return pci_get_domain_bus_and_slot(0, bus, devfn);
681}
05cca6e5 682struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
683int pci_dev_present(const struct pci_device_id *ids);
684
05cca6e5
GKH
685int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
686 int where, u8 *val);
687int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
688 int where, u16 *val);
689int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
690 int where, u32 *val);
691int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
692 int where, u8 val);
693int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
694 int where, u16 val);
695int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
696 int where, u32 val);
a72b46c3 697struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
698
699static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
700{
05cca6e5 701 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
702}
703static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
704{
05cca6e5 705 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 706}
05cca6e5
GKH
707static inline int pci_read_config_dword(struct pci_dev *dev, int where,
708 u32 *val)
1da177e4 709{
05cca6e5 710 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
711}
712static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
713{
05cca6e5 714 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
715}
716static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
717{
05cca6e5 718 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 719}
05cca6e5
GKH
720static inline int pci_write_config_dword(struct pci_dev *dev, int where,
721 u32 val)
1da177e4 722{
05cca6e5 723 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
724}
725
4a7fb636 726int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
727int __must_check pci_enable_device_io(struct pci_dev *dev);
728int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 729int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
730int __must_check pcim_enable_device(struct pci_dev *pdev);
731void pcim_pin_device(struct pci_dev *pdev);
732
296ccb08
YS
733static inline int pci_is_enabled(struct pci_dev *pdev)
734{
735 return (atomic_read(&pdev->enable_cnt) > 0);
736}
737
9ac7849e
TH
738static inline int pci_is_managed(struct pci_dev *pdev)
739{
740 return pdev->is_managed;
741}
742
1da177e4
LT
743void pci_disable_device(struct pci_dev *dev);
744void pci_set_master(struct pci_dev *dev);
6a479079 745void pci_clear_master(struct pci_dev *dev);
f7bdd12d 746int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 747int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 748#define HAVE_PCI_SET_MWI
4a7fb636 749int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 750int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 751void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 752void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 753void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
754int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
755int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 756int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 757int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
758int pcix_get_max_mmrbc(struct pci_dev *dev);
759int pcix_get_mmrbc(struct pci_dev *dev);
760int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 761int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 762int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 763int __pci_reset_function(struct pci_dev *dev);
8dd7f803 764int pci_reset_function(struct pci_dev *dev);
14add80b 765void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 766int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 767int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
768
769/* ROM control related routines */
e416de5e
AC
770int pci_enable_rom(struct pci_dev *pdev);
771void pci_disable_rom(struct pci_dev *pdev);
144a50ea 772void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 773void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 774size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
775
776/* Power management related routines */
777int pci_save_state(struct pci_dev *dev);
778int pci_restore_state(struct pci_dev *dev);
0e5dd46b 779int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
780int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
781pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 782bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 783void pci_pme_active(struct pci_dev *dev, bool enable);
7d9a73f6 784int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable);
0235c4fc 785int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 786pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
787int pci_prepare_to_sleep(struct pci_dev *dev);
788int pci_back_from_sleep(struct pci_dev *dev);
1da177e4 789
bb209c82
BH
790/* For use by arch with custom probe code */
791void set_pcie_port_type(struct pci_dev *pdev);
792void set_pcie_hotplug_bridge(struct pci_dev *pdev);
793
ce5ccdef 794/* Functions for PCI Hotplug drivers to use */
05cca6e5 795int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
796#ifdef CONFIG_HOTPLUG
797unsigned int pci_rescan_bus(struct pci_bus *bus);
798#endif
ce5ccdef 799
287d19ce
SH
800/* Vital product data routines */
801ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
802ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 803int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 804
1da177e4 805/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 806void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
807void pci_bus_size_bridges(struct pci_bus *bus);
808int pci_claim_resource(struct pci_dev *, int);
809void pci_assign_unassigned_resources(void);
810void pdev_enable_device(struct pci_dev *);
811void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 812int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
813void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
814 int (*)(struct pci_dev *, u8, u8));
815#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 816int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 817int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 818void pci_release_regions(struct pci_dev *);
4a7fb636 819int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 820int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 821void pci_release_region(struct pci_dev *, int);
c87deff7 822int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 823int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 824void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
825
826/* drivers/pci/bus.c */
4a7fb636
AM
827int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
828 struct resource *res, resource_size_t size,
829 resource_size_t align, resource_size_t min,
830 unsigned int type_mask,
b26b2d49
DB
831 resource_size_t (*alignf)(void *, struct resource *,
832 resource_size_t,
833 resource_size_t),
4a7fb636 834 void *alignf_data);
1da177e4
LT
835void pci_enable_bridges(struct pci_bus *bus);
836
863b18f4 837/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
838int __must_check __pci_register_driver(struct pci_driver *, struct module *,
839 const char *mod_name);
bba81165
AM
840
841/*
842 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
843 */
844#define pci_register_driver(driver) \
845 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 846
05cca6e5
GKH
847void pci_unregister_driver(struct pci_driver *dev);
848void pci_remove_behind_bridge(struct pci_dev *dev);
849struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
850int pci_add_dynid(struct pci_driver *drv,
851 unsigned int vendor, unsigned int device,
852 unsigned int subvendor, unsigned int subdevice,
853 unsigned int class, unsigned int class_mask,
854 unsigned long driver_data);
05cca6e5
GKH
855const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
856 struct pci_dev *dev);
857int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
858 int pass);
1da177e4 859
70298c6e 860void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 861 void *userdata);
70b9f7dc 862int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 863int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 864unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 865
deb2d2ec
BH
866int pci_set_vga_state(struct pci_dev *pdev, bool decode,
867 unsigned int command_bits, bool change_bridge);
1da177e4
LT
868/* kmem_cache style wrapper around pci_alloc_consistent() */
869
870#include <linux/dmapool.h>
871
872#define pci_pool dma_pool
873#define pci_pool_create(name, pdev, size, align, allocation) \
874 dma_pool_create(name, &pdev->dev, size, align, allocation)
875#define pci_pool_destroy(pool) dma_pool_destroy(pool)
876#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
877#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
878
e24c2d96
DM
879enum pci_dma_burst_strategy {
880 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
881 strategy_parameter is N/A */
882 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
883 byte boundaries */
884 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
885 strategy_parameter byte boundaries */
886};
887
1da177e4 888struct msix_entry {
16dbef4a 889 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
890 u16 entry; /* driver uses to specify entry, OS writes */
891};
892
0366f8f7 893
1da177e4 894#ifndef CONFIG_PCI_MSI
1c8d7b0a 895static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
896{
897 return -1;
898}
899
d52877c7
YL
900static inline void pci_msi_shutdown(struct pci_dev *dev)
901{ }
05cca6e5
GKH
902static inline void pci_disable_msi(struct pci_dev *dev)
903{ }
904
a52e2e35
RW
905static inline int pci_msix_table_size(struct pci_dev *dev)
906{
907 return 0;
908}
05cca6e5
GKH
909static inline int pci_enable_msix(struct pci_dev *dev,
910 struct msix_entry *entries, int nvec)
911{
912 return -1;
913}
914
d52877c7
YL
915static inline void pci_msix_shutdown(struct pci_dev *dev)
916{ }
05cca6e5
GKH
917static inline void pci_disable_msix(struct pci_dev *dev)
918{ }
919
920static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
921{ }
922
923static inline void pci_restore_msi_state(struct pci_dev *dev)
924{ }
07ae95f9
AP
925static inline int pci_msi_enabled(void)
926{
927 return 0;
928}
1da177e4 929#else
1c8d7b0a 930extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 931extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 932extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 933extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 934extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 935 struct msix_entry *entries, int nvec);
d52877c7 936extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
937extern void pci_disable_msix(struct pci_dev *dev);
938extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 939extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 940extern int pci_msi_enabled(void);
1da177e4
LT
941#endif
942
3e1b1600
AP
943#ifndef CONFIG_PCIEASPM
944static inline int pcie_aspm_enabled(void)
945{
946 return 0;
947}
948#else
949extern int pcie_aspm_enabled(void);
950#endif
951
43c16408
AP
952#ifndef CONFIG_PCIE_ECRC
953static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
954{
955 return;
956}
957static inline void pcie_ecrc_get_policy(char *str) {};
958#else
959extern void pcie_set_ecrc_checking(struct pci_dev *dev);
960extern void pcie_ecrc_get_policy(char *str);
961#endif
962
1c8d7b0a
MW
963#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
964
8b955b0d 965#ifdef CONFIG_HT_IRQ
8b955b0d
EB
966/* The functions a driver should call */
967int ht_create_irq(struct pci_dev *dev, int idx);
968void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
969#endif /* CONFIG_HT_IRQ */
970
e04b0ea2
BK
971extern void pci_block_user_cfg_access(struct pci_dev *dev);
972extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
973
4352dfd5
GKH
974/*
975 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
976 * a PCI domain is defined to be a set of PCI busses which share
977 * configuration space.
978 */
32a2eea7
JG
979#ifdef CONFIG_PCI_DOMAINS
980extern int pci_domains_supported;
981#else
982enum { pci_domains_supported = 0 };
05cca6e5
GKH
983static inline int pci_domain_nr(struct pci_bus *bus)
984{
985 return 0;
986}
987
4352dfd5
GKH
988static inline int pci_proc_domain(struct pci_bus *bus)
989{
990 return 0;
991}
32a2eea7 992#endif /* CONFIG_PCI_DOMAINS */
1da177e4 993
4352dfd5 994#else /* CONFIG_PCI is not enabled */
1da177e4
LT
995
996/*
997 * If the system does not have PCI, clearly these return errors. Define
998 * these as simple inline functions to avoid hair in drivers.
999 */
1000
05cca6e5
GKH
1001#define _PCI_NOP(o, s, t) \
1002 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1003 int where, t val) \
1da177e4 1004 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1005
1006#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1007 _PCI_NOP(o, word, u16 x) \
1008 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1009_PCI_NOP_ALL(read, *)
1010_PCI_NOP_ALL(write,)
1011
05cca6e5
GKH
1012static inline struct pci_dev *pci_find_device(unsigned int vendor,
1013 unsigned int device,
b08508c4 1014 struct pci_dev *from)
05cca6e5
GKH
1015{
1016 return NULL;
1017}
1da177e4 1018
d42552c3 1019static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1020 unsigned int device,
1021 struct pci_dev *from)
1022{
1023 return NULL;
1024}
d42552c3 1025
05cca6e5
GKH
1026static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1027 unsigned int device,
1028 unsigned int ss_vendor,
1029 unsigned int ss_device,
b08508c4 1030 struct pci_dev *from)
05cca6e5
GKH
1031{
1032 return NULL;
1033}
1da177e4 1034
05cca6e5
GKH
1035static inline struct pci_dev *pci_get_class(unsigned int class,
1036 struct pci_dev *from)
1037{
1038 return NULL;
1039}
1da177e4
LT
1040
1041#define pci_dev_present(ids) (0)
ed4aaadb 1042#define no_pci_devices() (1)
1da177e4
LT
1043#define pci_dev_put(dev) do { } while (0)
1044
05cca6e5
GKH
1045static inline void pci_set_master(struct pci_dev *dev)
1046{ }
1047
1048static inline int pci_enable_device(struct pci_dev *dev)
1049{
1050 return -EIO;
1051}
1052
1053static inline void pci_disable_device(struct pci_dev *dev)
1054{ }
1055
1056static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1057{
1058 return -EIO;
1059}
1060
80be0385
RD
1061static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1062{
1063 return -EIO;
1064}
1065
4d57cdfa
FT
1066static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1067 unsigned int size)
1068{
1069 return -EIO;
1070}
1071
59fc67de
FT
1072static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1073 unsigned long mask)
1074{
1075 return -EIO;
1076}
1077
05cca6e5
GKH
1078static inline int pci_assign_resource(struct pci_dev *dev, int i)
1079{
1080 return -EBUSY;
1081}
1082
1083static inline int __pci_register_driver(struct pci_driver *drv,
1084 struct module *owner)
1085{
1086 return 0;
1087}
1088
1089static inline int pci_register_driver(struct pci_driver *drv)
1090{
1091 return 0;
1092}
1093
1094static inline void pci_unregister_driver(struct pci_driver *drv)
1095{ }
1096
1097static inline int pci_find_capability(struct pci_dev *dev, int cap)
1098{
1099 return 0;
1100}
1101
1102static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1103 int cap)
1104{
1105 return 0;
1106}
1107
1108static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1109{
1110 return 0;
1111}
1112
1da177e4 1113/* Power management related routines */
05cca6e5
GKH
1114static inline int pci_save_state(struct pci_dev *dev)
1115{
1116 return 0;
1117}
1118
1119static inline int pci_restore_state(struct pci_dev *dev)
1120{
1121 return 0;
1122}
1da177e4 1123
05cca6e5
GKH
1124static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1125{
1126 return 0;
1127}
1128
1129static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1130 pm_message_t state)
1131{
1132 return PCI_D0;
1133}
1134
1135static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1136 int enable)
1137{
1138 return 0;
1139}
1140
1141static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1142{
1143 return -EIO;
1144}
1145
1146static inline void pci_release_regions(struct pci_dev *dev)
1147{ }
0da0ead9 1148
a46e8126
KG
1149#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1150
05cca6e5
GKH
1151static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1152{ }
1153
1154static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1155{ }
e04b0ea2 1156
d80d0217
RD
1157static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1158{ return NULL; }
1159
1160static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1161 unsigned int devfn)
1162{ return NULL; }
1163
1164static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1165 unsigned int devfn)
1166{ return NULL; }
1167
4352dfd5 1168#endif /* CONFIG_PCI */
1da177e4 1169
4352dfd5
GKH
1170/* Include architecture-dependent settings and functions */
1171
1172#include <asm/pci.h>
1da177e4 1173
1f82de10
YL
1174#ifndef PCIBIOS_MAX_MEM_32
1175#define PCIBIOS_MAX_MEM_32 (-1)
1176#endif
1177
1da177e4
LT
1178/* these helpers provide future and backwards compatibility
1179 * for accessing popular PCI BAR info */
05cca6e5
GKH
1180#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1181#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1182#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1183#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1184 ((pci_resource_start((dev), (bar)) == 0 && \
1185 pci_resource_end((dev), (bar)) == \
1186 pci_resource_start((dev), (bar))) ? 0 : \
1187 \
1188 (pci_resource_end((dev), (bar)) - \
1189 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1190
1191/* Similar to the helpers above, these manipulate per-pci_dev
1192 * driver-specific data. They are really just a wrapper around
1193 * the generic device structure functions of these calls.
1194 */
05cca6e5 1195static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1196{
1197 return dev_get_drvdata(&pdev->dev);
1198}
1199
05cca6e5 1200static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1201{
1202 dev_set_drvdata(&pdev->dev, data);
1203}
1204
1205/* If you want to know what to call your pci_dev, ask this function.
1206 * Again, it's a wrapper around the generic device.
1207 */
2fc90f61 1208static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1209{
c6c4f070 1210 return dev_name(&pdev->dev);
1da177e4
LT
1211}
1212
2311b1f2
ME
1213
1214/* Some archs don't want to expose struct resource to userland as-is
1215 * in sysfs and /proc
1216 */
1217#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1218static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1219 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1220 resource_size_t *end)
2311b1f2
ME
1221{
1222 *start = rsrc->start;
1223 *end = rsrc->end;
1224}
1225#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1226
1227
1da177e4
LT
1228/*
1229 * The world is not perfect and supplies us with broken PCI devices.
1230 * For at least a part of these bugs we need a work-around, so both
1231 * generic (drivers/pci/quirks.c) and per-architecture code can define
1232 * fixup hooks to be called for particular buggy devices.
1233 */
1234
1235struct pci_fixup {
1236 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1237 void (*hook)(struct pci_dev *dev);
1238};
1239
1240enum pci_fixup_pass {
1241 pci_fixup_early, /* Before probing BARs */
1242 pci_fixup_header, /* After reading configuration header */
1243 pci_fixup_final, /* Final phase of device fixups */
1244 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1245 pci_fixup_resume, /* pci_device_resume() */
1246 pci_fixup_suspend, /* pci_device_suspend */
1247 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1248};
1249
1250/* Anonymous variables would be nice... */
1251#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1252 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1253 __attribute__((__section__(#section))) = { vendor, device, hook };
1254#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1255 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1256 vendor##device##hook, vendor, device, hook)
1257#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1258 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1259 vendor##device##hook, vendor, device, hook)
1260#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1261 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1262 vendor##device##hook, vendor, device, hook)
1263#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1264 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1265 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1266#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1267 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1268 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1269#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1270 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1271 resume_early##vendor##device##hook, vendor, device, hook)
1272#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1273 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1274 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1275
93177a74 1276#ifdef CONFIG_PCI_QUIRKS
1da177e4 1277void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1278#else
1279static inline void pci_fixup_device(enum pci_fixup_pass pass,
1280 struct pci_dev *dev) {}
1281#endif
1da177e4 1282
05cca6e5 1283void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1284void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1285void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1286int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1287int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1288 const char *name);
ec04b075 1289void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1290
1da177e4 1291extern int pci_pci_problems;
236561e5 1292#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1293#define PCIPCI_TRITON 2
1294#define PCIPCI_NATOMA 4
1295#define PCIPCI_VIAETBF 8
1296#define PCIPCI_VSFX 16
236561e5
AC
1297#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1298#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1299
4516a618
AN
1300extern unsigned long pci_cardbus_io_size;
1301extern unsigned long pci_cardbus_mem_size;
491424c0 1302extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1303extern u8 pci_cache_line_size;
4516a618 1304
28760489
EB
1305extern unsigned long pci_hotplug_io_size;
1306extern unsigned long pci_hotplug_mem_size;
1307
19792a08
AB
1308int pcibios_add_platform_entries(struct pci_dev *dev);
1309void pcibios_disable_device(struct pci_dev *dev);
1310int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1311 enum pcie_reset_state state);
575e3348 1312
7752d5cf 1313#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1314extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1315extern void __init pci_mmcfg_late_init(void);
1316#else
bb63b421 1317static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1318static inline void pci_mmcfg_late_init(void) { }
1319#endif
1320
0ef5f8f6
AP
1321int pci_ext_cfg_avail(struct pci_dev *dev);
1322
1684f5dd 1323void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1324
dd7cc44d
YZ
1325#ifdef CONFIG_PCI_IOV
1326extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1327extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1328extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
dd7cc44d
YZ
1329#else
1330static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1331{
1332 return -ENODEV;
1333}
1334static inline void pci_disable_sriov(struct pci_dev *dev)
1335{
1336}
74bb1bcc
YZ
1337static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1338{
1339 return IRQ_NONE;
1340}
dd7cc44d
YZ
1341#endif
1342
c825bc94
KK
1343#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1344extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1345extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1346#endif
1347
d7b7e605
KK
1348/**
1349 * pci_pcie_cap - get the saved PCIe capability offset
1350 * @dev: PCI device
1351 *
1352 * PCIe capability offset is calculated at PCI device initialization
1353 * time and saved in the data structure. This function returns saved
1354 * PCIe capability offset. Using this instead of pci_find_capability()
1355 * reduces unnecessary search in the PCI configuration space. If you
1356 * need to calculate PCIe capability offset from raw device for some
1357 * reasons, please use pci_find_capability() instead.
1358 */
1359static inline int pci_pcie_cap(struct pci_dev *dev)
1360{
1361 return dev->pcie_cap;
1362}
1363
7eb776c4
KK
1364/**
1365 * pci_is_pcie - check if the PCI device is PCI Express capable
1366 * @dev: PCI device
1367 *
1368 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1369 */
1370static inline bool pci_is_pcie(struct pci_dev *dev)
1371{
1372 return !!pci_pcie_cap(dev);
1373}
1374
5d990b62
CW
1375void pci_request_acs(void);
1376
1da177e4
LT
1377#endif /* __KERNEL__ */
1378#endif /* LINUX_PCI_H */