mtd: nand: add sanity check of ecc strength to nand_scan_tail()
[GitHub/moto-9609/android_kernel_motorola_exynos9610.git] / include / linux / mtd / nand.h
CommitLineData
1da177e4
LT
1/*
2 * linux/include/linux/mtd/nand.h
3 *
a1452a37
DW
4 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
1da177e4 7 *
1da177e4
LT
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
2c0a2bed
TG
12 * Info:
13 * Contains standard defines and IDs for NAND flash devices
1da177e4 14 *
2c0a2bed
TG
15 * Changelog:
16 * See git changelog.
1da177e4
LT
17 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
1da177e4
LT
21#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
30631cb8 24#include <linux/mtd/flashchip.h>
c62d81bc 25#include <linux/mtd/bbm.h>
1da177e4
LT
26
27struct mtd_info;
5e81e88a 28struct nand_flash_dev;
1da177e4 29/* Scan and identify a NAND device */
a0491fc4
SAS
30extern int nand_scan(struct mtd_info *mtd, int max_chips);
31/*
32 * Separate phases of nand_scan(), allowing board driver to intervene
33 * and override command or ECC setup according to flash type.
34 */
5e81e88a
DW
35extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
36 struct nand_flash_dev *table);
3b85c321
DW
37extern int nand_scan_tail(struct mtd_info *mtd);
38
1da177e4 39/* Free resources held by the NAND device */
a0491fc4 40extern void nand_release(struct mtd_info *mtd);
1da177e4 41
b77d95c7
DW
42/* Internal helper for board drivers which need to override command function */
43extern void nand_wait_ready(struct mtd_info *mtd);
44
7854d3f7 45/* locks all blocks present in the device */
7d70f334
VS
46extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
47
7854d3f7 48/* unlocks specified locked blocks */
7d70f334
VS
49extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
50
1da177e4
LT
51/* The maximum number of NAND chips in an array */
52#define NAND_MAX_CHIPS 8
53
a0491fc4
SAS
54/*
55 * This constant declares the max. oobsize / page, which
1da177e4
LT
56 * is supported now. If you add a chip with bigger oobsize/page
57 * adjust this accordingly.
58 */
5c709ee9
BN
59#define NAND_MAX_OOBSIZE 576
60#define NAND_MAX_PAGESIZE 8192
1da177e4
LT
61
62/*
63 * Constants for hardware specific CLE/ALE/NCE function
7abd3ef9
TG
64 *
65 * These are bits which can be or'ed to set/clear multiple
66 * bits in one go.
67 */
1da177e4 68/* Select the chip by setting nCE to low */
7abd3ef9 69#define NAND_NCE 0x01
1da177e4 70/* Select the command latch by setting CLE to high */
7abd3ef9 71#define NAND_CLE 0x02
1da177e4 72/* Select the address latch by setting ALE to high */
7abd3ef9
TG
73#define NAND_ALE 0x04
74
75#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
76#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
77#define NAND_CTRL_CHANGE 0x80
1da177e4
LT
78
79/*
80 * Standard NAND flash commands
81 */
82#define NAND_CMD_READ0 0
83#define NAND_CMD_READ1 1
7bc3312b 84#define NAND_CMD_RNDOUT 5
1da177e4
LT
85#define NAND_CMD_PAGEPROG 0x10
86#define NAND_CMD_READOOB 0x50
87#define NAND_CMD_ERASE1 0x60
88#define NAND_CMD_STATUS 0x70
89#define NAND_CMD_STATUS_MULTI 0x71
90#define NAND_CMD_SEQIN 0x80
7bc3312b 91#define NAND_CMD_RNDIN 0x85
1da177e4
LT
92#define NAND_CMD_READID 0x90
93#define NAND_CMD_ERASE2 0xd0
caa4b6f2 94#define NAND_CMD_PARAM 0xec
1da177e4
LT
95#define NAND_CMD_RESET 0xff
96
7d70f334
VS
97#define NAND_CMD_LOCK 0x2a
98#define NAND_CMD_UNLOCK1 0x23
99#define NAND_CMD_UNLOCK2 0x24
100
1da177e4
LT
101/* Extended commands for large page devices */
102#define NAND_CMD_READSTART 0x30
7bc3312b 103#define NAND_CMD_RNDOUTSTART 0xE0
1da177e4
LT
104#define NAND_CMD_CACHEDPROG 0x15
105
28a48de7 106/* Extended commands for AG-AND device */
61ecfa87
TG
107/*
108 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
28a48de7
DM
109 * there is no way to distinguish that from NAND_CMD_READ0
110 * until the remaining sequence of commands has been completed
111 * so add a high order bit and mask it off in the command.
112 */
113#define NAND_CMD_DEPLETE1 0x100
114#define NAND_CMD_DEPLETE2 0x38
115#define NAND_CMD_STATUS_MULTI 0x71
116#define NAND_CMD_STATUS_ERROR 0x72
117/* multi-bank error status (banks 0-3) */
118#define NAND_CMD_STATUS_ERROR0 0x73
119#define NAND_CMD_STATUS_ERROR1 0x74
120#define NAND_CMD_STATUS_ERROR2 0x75
121#define NAND_CMD_STATUS_ERROR3 0x76
122#define NAND_CMD_STATUS_RESET 0x7f
123#define NAND_CMD_STATUS_CLEAR 0xff
124
7abd3ef9
TG
125#define NAND_CMD_NONE -1
126
1da177e4
LT
127/* Status bits */
128#define NAND_STATUS_FAIL 0x01
129#define NAND_STATUS_FAIL_N1 0x02
130#define NAND_STATUS_TRUE_READY 0x20
131#define NAND_STATUS_READY 0x40
132#define NAND_STATUS_WP 0x80
133
61ecfa87 134/*
1da177e4
LT
135 * Constants for ECC_MODES
136 */
6dfc6d25
TG
137typedef enum {
138 NAND_ECC_NONE,
139 NAND_ECC_SOFT,
140 NAND_ECC_HW,
141 NAND_ECC_HW_SYNDROME,
6e0cb135 142 NAND_ECC_HW_OOB_FIRST,
193bd400 143 NAND_ECC_SOFT_BCH,
6dfc6d25 144} nand_ecc_modes_t;
1da177e4
LT
145
146/*
147 * Constants for Hardware ECC
068e3c0a 148 */
1da177e4
LT
149/* Reset Hardware ECC for read */
150#define NAND_ECC_READ 0
151/* Reset Hardware ECC for write */
152#define NAND_ECC_WRITE 1
7854d3f7 153/* Enable Hardware ECC before syndrome is read back from flash */
1da177e4
LT
154#define NAND_ECC_READSYN 2
155
068e3c0a
DM
156/* Bit mask for flags passed to do_nand_read_ecc */
157#define NAND_GET_DEVICE 0x80
158
159
a0491fc4
SAS
160/*
161 * Option constants for bizarre disfunctionality and real
162 * features.
163 */
1da177e4
LT
164/* Chip can not auto increment pages */
165#define NAND_NO_AUTOINCR 0x00000001
7854d3f7 166/* Buswidth is 16 bit */
1da177e4
LT
167#define NAND_BUSWIDTH_16 0x00000002
168/* Device supports partial programming without padding */
169#define NAND_NO_PADDING 0x00000004
170/* Chip has cache program function */
171#define NAND_CACHEPRG 0x00000008
172/* Chip has copy back function */
173#define NAND_COPYBACK 0x00000010
a0491fc4
SAS
174/*
175 * AND Chip which has 4 banks and a confusing page / block
176 * assignment. See Renesas datasheet for further information.
177 */
1da177e4 178#define NAND_IS_AND 0x00000020
a0491fc4
SAS
179/*
180 * Chip has a array of 4 pages which can be read without
181 * additional ready /busy waits.
182 */
61ecfa87 183#define NAND_4PAGE_ARRAY 0x00000040
a0491fc4
SAS
184/*
185 * Chip requires that BBT is periodically rewritten to prevent
28a48de7 186 * bits from adjacent blocks from 'leaking' in altering data.
a0491fc4
SAS
187 * This happens with the Renesas AG-AND chips, possibly others.
188 */
28a48de7 189#define BBT_AUTO_REFRESH 0x00000080
a0491fc4
SAS
190/*
191 * Chip does not require ready check on read. True
7a30601b 192 * for all large page devices, as they do not support
a0491fc4
SAS
193 * autoincrement.
194 */
7a30601b 195#define NAND_NO_READRDY 0x00000100
29072b96
TG
196/* Chip does not allow subpage writes */
197#define NAND_NO_SUBPAGE_WRITE 0x00000200
198
93edbad6
ML
199/* Device is one of 'new' xD cards that expose fake nand command set */
200#define NAND_BROKEN_XD 0x00000400
201
202/* Device behaves just like nand, but is readonly */
203#define NAND_ROM 0x00000800
204
1da177e4
LT
205/* Options valid for Samsung large page devices */
206#define NAND_SAMSUNG_LP_OPTIONS \
207 (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
208
209/* Macros to identify the above */
210#define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
211#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
212#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
213#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
96d8b647
AK
214/* Large page NAND with SOFT_ECC should support subpage reads */
215#define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
216 && (chip->page_shift > 9))
1da177e4
LT
217
218/* Mask to zero out the chip options, which come from the id table */
219#define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
220
221/* Non chip related options */
0040bf38 222/* This option skips the bbt scan during initialization. */
b4dc53e1 223#define NAND_SKIP_BBTSCAN 0x00010000
a0491fc4
SAS
224/*
225 * This option is defined if the board driver allocates its own buffers
226 * (e.g. because it needs them DMA-coherent).
227 */
b4dc53e1 228#define NAND_OWN_BUFFERS 0x00020000
b1c6e6db 229/* Chip may not exist, so silence any errors in scan */
b4dc53e1 230#define NAND_SCAN_SILENT_NODEV 0x00040000
b1c6e6db 231
1da177e4 232/* Options set by nand scan */
a36ed299 233/* Nand scan has allocated controller struct */
f75e5097 234#define NAND_CONTROLLER_ALLOC 0x80000000
1da177e4 235
29072b96
TG
236/* Cell info constants */
237#define NAND_CI_CHIPNR_MSK 0x03
238#define NAND_CI_CELLTYPE_MSK 0x0C
1da177e4 239
1da177e4
LT
240/* Keep gcc happy */
241struct nand_chip;
242
d1e1f4e4
FF
243struct nand_onfi_params {
244 /* rev info and features block */
b46daf7e
SAS
245 /* 'O' 'N' 'F' 'I' */
246 u8 sig[4];
247 __le16 revision;
248 __le16 features;
249 __le16 opt_cmd;
250 u8 reserved[22];
d1e1f4e4
FF
251
252 /* manufacturer information block */
b46daf7e
SAS
253 char manufacturer[12];
254 char model[20];
255 u8 jedec_id;
256 __le16 date_code;
257 u8 reserved2[13];
d1e1f4e4
FF
258
259 /* memory organization block */
b46daf7e
SAS
260 __le32 byte_per_page;
261 __le16 spare_bytes_per_page;
262 __le32 data_bytes_per_ppage;
263 __le16 spare_bytes_per_ppage;
264 __le32 pages_per_block;
265 __le32 blocks_per_lun;
266 u8 lun_count;
267 u8 addr_cycles;
268 u8 bits_per_cell;
269 __le16 bb_per_lun;
270 __le16 block_endurance;
271 u8 guaranteed_good_blocks;
272 __le16 guaranteed_block_endurance;
273 u8 programs_per_page;
274 u8 ppage_attr;
275 u8 ecc_bits;
276 u8 interleaved_bits;
277 u8 interleaved_ops;
278 u8 reserved3[13];
d1e1f4e4
FF
279
280 /* electrical parameter block */
b46daf7e
SAS
281 u8 io_pin_capacitance_max;
282 __le16 async_timing_mode;
283 __le16 program_cache_timing_mode;
284 __le16 t_prog;
285 __le16 t_bers;
286 __le16 t_r;
287 __le16 t_ccs;
288 __le16 src_sync_timing_mode;
289 __le16 src_ssync_features;
290 __le16 clk_pin_capacitance_typ;
291 __le16 io_pin_capacitance_typ;
292 __le16 input_pin_capacitance_typ;
293 u8 input_pin_capacitance_max;
294 u8 driver_strenght_support;
295 __le16 t_int_r;
296 __le16 t_ald;
297 u8 reserved4[7];
d1e1f4e4
FF
298
299 /* vendor */
b46daf7e 300 u8 reserved5[90];
d1e1f4e4
FF
301
302 __le16 crc;
303} __attribute__((packed));
304
305#define ONFI_CRC_BASE 0x4F4E
306
1da177e4 307/**
844d3b42 308 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
61ecfa87 309 * @lock: protection lock
1da177e4 310 * @active: the mtd device which holds the controller currently
a0491fc4
SAS
311 * @wq: wait queue to sleep on if a NAND operation is in
312 * progress used instead of the per chip wait queue
313 * when a hw controller is available.
1da177e4
LT
314 */
315struct nand_hw_control {
b46daf7e 316 spinlock_t lock;
1da177e4 317 struct nand_chip *active;
0dfc6246 318 wait_queue_head_t wq;
1da177e4
LT
319};
320
6dfc6d25 321/**
7854d3f7
BN
322 * struct nand_ecc_ctrl - Control structure for ECC
323 * @mode: ECC mode
324 * @steps: number of ECC steps per page
325 * @size: data bytes per ECC step
326 * @bytes: ECC bytes per step
1d0b95b0 327 * @strength: max number of correctible bits per ECC step
7854d3f7
BN
328 * @total: total number of ECC bytes per page
329 * @prepad: padding information for syndrome based ECC generators
330 * @postpad: padding information for syndrome based ECC generators
844d3b42 331 * @layout: ECC layout control struct pointer
7854d3f7
BN
332 * @priv: pointer to private ECC control data
333 * @hwctl: function to control hardware ECC generator. Must only
6dfc6d25 334 * be provided if an hardware ECC is available
7854d3f7
BN
335 * @calculate: function for ECC calculation or readback from ECC hardware
336 * @correct: function for ECC correction, matching to ECC generator (sw/hw)
956e944c
DW
337 * @read_page_raw: function to read a raw page without ECC
338 * @write_page_raw: function to write a raw page without ECC
7854d3f7 339 * @read_page: function to read a page according to the ECC generator
a0491fc4 340 * requirements.
17c1d2be 341 * @read_subpage: function to read parts of the page covered by ECC.
7854d3f7 342 * @write_page: function to write a page according to the ECC generator
a0491fc4 343 * requirements.
9ce244b3 344 * @write_oob_raw: function to write chip OOB data without ECC
c46f6483 345 * @read_oob_raw: function to read chip OOB data without ECC
844d3b42
RD
346 * @read_oob: function to read chip OOB data
347 * @write_oob: function to write chip OOB data
6dfc6d25
TG
348 */
349struct nand_ecc_ctrl {
b46daf7e
SAS
350 nand_ecc_modes_t mode;
351 int steps;
352 int size;
353 int bytes;
354 int total;
1d0b95b0 355 int strength;
b46daf7e
SAS
356 int prepad;
357 int postpad;
5bd34c09 358 struct nand_ecclayout *layout;
193bd400 359 void *priv;
b46daf7e
SAS
360 void (*hwctl)(struct mtd_info *mtd, int mode);
361 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
362 uint8_t *ecc_code);
363 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
364 uint8_t *calc_ecc);
365 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
366 uint8_t *buf, int page);
367 void (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
368 const uint8_t *buf);
369 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
370 uint8_t *buf, int page);
371 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
372 uint32_t offs, uint32_t len, uint8_t *buf);
373 void (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
374 const uint8_t *buf);
9ce244b3
BN
375 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
376 int page);
c46f6483
BN
377 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
378 int page, int sndcmd);
b46daf7e
SAS
379 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page,
380 int sndcmd);
381 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
382 int page);
f75e5097
TG
383};
384
385/**
386 * struct nand_buffers - buffer structure for read/write
7854d3f7
BN
387 * @ecccalc: buffer for calculated ECC
388 * @ecccode: buffer for ECC read from flash
f75e5097 389 * @databuf: buffer for data - dynamically sized
f75e5097
TG
390 *
391 * Do not change the order of buffers. databuf and oobrbuf must be in
392 * consecutive order.
393 */
394struct nand_buffers {
395 uint8_t ecccalc[NAND_MAX_OOBSIZE];
396 uint8_t ecccode[NAND_MAX_OOBSIZE];
7dcdcbef 397 uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
6dfc6d25
TG
398};
399
1da177e4
LT
400/**
401 * struct nand_chip - NAND Private Flash Chip Data
a0491fc4
SAS
402 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
403 * flash device
404 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
405 * flash device.
1da177e4 406 * @read_byte: [REPLACEABLE] read one byte from the chip
1da177e4 407 * @read_word: [REPLACEABLE] read one word from the chip
1da177e4
LT
408 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
409 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
a0491fc4
SAS
410 * @verify_buf: [REPLACEABLE] verify buffer contents against the chip
411 * data.
1da177e4
LT
412 * @select_chip: [REPLACEABLE] select chip nr
413 * @block_bad: [REPLACEABLE] check, if the block is bad
414 * @block_markbad: [REPLACEABLE] mark the block bad
25985edc 415 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
7abd3ef9 416 * ALE/CLE/nCE. Also used to write command and address
25985edc 417 * @init_size: [BOARDSPECIFIC] hardwarespecific function for setting
12a40a57
HS
418 * mtd->oobsize, mtd->writesize and so on.
419 * @id_data contains the 8 bytes values of NAND_CMD_READID.
420 * Return with the bus width.
7854d3f7 421 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
a0491fc4
SAS
422 * device ready/busy line. If set to NULL no access to
423 * ready/busy is available and the ready/busy information
424 * is read from the chip status register.
425 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
426 * commands to the chip.
427 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
428 * ready.
7854d3f7 429 * @ecc: [BOARDSPECIFIC] ECC control structure
844d3b42
RD
430 * @buffers: buffer structure for read/write
431 * @hwcontrol: platform-specific hardware control structure
a0491fc4
SAS
432 * @erase_cmd: [INTERN] erase command write function, selectable due
433 * to AND support.
1da177e4 434 * @scan_bbt: [REPLACEABLE] function to scan bad block table
25985edc 435 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
a0491fc4 436 * data from array to read regs (tR).
2c0a2bed 437 * @state: [INTERN] the current state of the NAND device
e9195edc
BN
438 * @oob_poi: "poison value buffer," used for laying out OOB data
439 * before writing
a0491fc4
SAS
440 * @page_shift: [INTERN] number of address bits in a page (column
441 * address bits).
1da177e4
LT
442 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
443 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
444 * @chip_shift: [INTERN] number of address bits in one chip
a0491fc4
SAS
445 * @options: [BOARDSPECIFIC] various chip options. They can partly
446 * be set to inform nand_scan about special functionality.
447 * See the defines for further explanation.
5fb1549d
BN
448 * @bbt_options: [INTERN] bad block specific options. All options used
449 * here must come from bbm.h. By default, these options
450 * will be copied to the appropriate nand_bbt_descr's.
a0491fc4
SAS
451 * @badblockpos: [INTERN] position of the bad block marker in the oob
452 * area.
661a0832
BN
453 * @badblockbits: [INTERN] minimum number of set bits in a good block's
454 * bad block marker position; i.e., BBM == 11110111b is
455 * not bad when badblockbits == 7
552a8278 456 * @cellinfo: [INTERN] MLC/multichip data from chip ident
1da177e4
LT
457 * @numchips: [INTERN] number of physical chips
458 * @chipsize: [INTERN] the size of one chip for multichip arrays
459 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
a0491fc4
SAS
460 * @pagebuf: [INTERN] holds the pagenumber which is currently in
461 * data_buf.
29072b96 462 * @subpagesize: [INTERN] holds the subpagesize
a0491fc4
SAS
463 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
464 * non 0 if ONFI supported.
465 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
466 * supported, 0 otherwise.
7854d3f7 467 * @ecclayout: [REPLACEABLE] the default ECC placement scheme
1da177e4 468 * @bbt: [INTERN] bad block table pointer
a0491fc4
SAS
469 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
470 * lookup.
1da177e4 471 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
a0491fc4
SAS
472 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
473 * bad block scan.
474 * @controller: [REPLACEABLE] a pointer to a hardware controller
7854d3f7 475 * structure which is shared among multiple independent
a0491fc4 476 * devices.
32c8db8f 477 * @priv: [OPTIONAL] pointer to private chip data
a0491fc4
SAS
478 * @errstat: [OPTIONAL] hardware specific function to perform
479 * additional error status checks (determine if errors are
480 * correctable).
351edd24 481 * @write_page: [REPLACEABLE] High-level page write function
1da177e4 482 */
61ecfa87 483
1da177e4 484struct nand_chip {
b46daf7e
SAS
485 void __iomem *IO_ADDR_R;
486 void __iomem *IO_ADDR_W;
487
488 uint8_t (*read_byte)(struct mtd_info *mtd);
489 u16 (*read_word)(struct mtd_info *mtd);
490 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
491 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
492 int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
493 void (*select_chip)(struct mtd_info *mtd, int chip);
494 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
495 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
496 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
497 int (*init_size)(struct mtd_info *mtd, struct nand_chip *this,
498 u8 *id_data);
499 int (*dev_ready)(struct mtd_info *mtd);
500 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
501 int page_addr);
502 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
503 void (*erase_cmd)(struct mtd_info *mtd, int page);
504 int (*scan_bbt)(struct mtd_info *mtd);
505 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
506 int status, int page);
507 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
508 const uint8_t *buf, int page, int cached, int raw);
509
510 int chip_delay;
511 unsigned int options;
5fb1549d 512 unsigned int bbt_options;
b46daf7e
SAS
513
514 int page_shift;
515 int phys_erase_shift;
516 int bbt_erase_shift;
517 int chip_shift;
518 int numchips;
519 uint64_t chipsize;
520 int pagemask;
521 int pagebuf;
522 int subpagesize;
523 uint8_t cellinfo;
524 int badblockpos;
525 int badblockbits;
526
527 int onfi_version;
d1e1f4e4
FF
528 struct nand_onfi_params onfi_params;
529
b46daf7e 530 flstate_t state;
f75e5097 531
b46daf7e
SAS
532 uint8_t *oob_poi;
533 struct nand_hw_control *controller;
534 struct nand_ecclayout *ecclayout;
f75e5097
TG
535
536 struct nand_ecc_ctrl ecc;
4bf63fcb 537 struct nand_buffers *buffers;
f75e5097
TG
538 struct nand_hw_control hwcontrol;
539
b46daf7e
SAS
540 uint8_t *bbt;
541 struct nand_bbt_descr *bbt_td;
542 struct nand_bbt_descr *bbt_md;
f75e5097 543
b46daf7e 544 struct nand_bbt_descr *badblock_pattern;
f75e5097 545
b46daf7e 546 void *priv;
1da177e4
LT
547};
548
549/*
550 * NAND Flash Manufacturer ID Codes
551 */
552#define NAND_MFR_TOSHIBA 0x98
553#define NAND_MFR_SAMSUNG 0xec
554#define NAND_MFR_FUJITSU 0x04
555#define NAND_MFR_NATIONAL 0x8f
556#define NAND_MFR_RENESAS 0x07
557#define NAND_MFR_STMICRO 0x20
2c0a2bed 558#define NAND_MFR_HYNIX 0xad
8c60e547 559#define NAND_MFR_MICRON 0x2c
30eb0db0 560#define NAND_MFR_AMD 0x01
c1257b47 561#define NAND_MFR_MACRONIX 0xc2
1da177e4
LT
562
563/**
564 * struct nand_flash_dev - NAND Flash Device ID Structure
2c0a2bed
TG
565 * @name: Identify the device type
566 * @id: device ID code
567 * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
61ecfa87 568 * If the pagesize is 0, then the real pagesize
1da177e4
LT
569 * and the eraseize are determined from the
570 * extended id bytes in the chip
2c0a2bed
TG
571 * @erasesize: Size of an erase block in the flash device.
572 * @chipsize: Total chipsize in Mega Bytes
1da177e4
LT
573 * @options: Bitfield to store chip relevant options
574 */
575struct nand_flash_dev {
576 char *name;
577 int id;
578 unsigned long pagesize;
579 unsigned long chipsize;
580 unsigned long erasesize;
581 unsigned long options;
582};
583
584/**
585 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
586 * @name: Manufacturer name
2c0a2bed 587 * @id: manufacturer ID code of device.
1da177e4
LT
588*/
589struct nand_manufacturers {
590 int id;
a0491fc4 591 char *name;
1da177e4
LT
592};
593
594extern struct nand_flash_dev nand_flash_ids[];
595extern struct nand_manufacturers nand_manuf_ids[];
596
f5bbdacc
TG
597extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
598extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
599extern int nand_default_bbt(struct mtd_info *mtd);
600extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
601extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
602 int allowbbt);
603extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
a0491fc4 604 size_t *retlen, uint8_t *buf);
1da177e4 605
41796c2e
TG
606/**
607 * struct platform_nand_chip - chip level device structure
41796c2e 608 * @nr_chips: max. number of chips to scan for
844d3b42 609 * @chip_offset: chip number offset
8be834f7 610 * @nr_partitions: number of partitions pointed to by partitions (or zero)
41796c2e
TG
611 * @partitions: mtd partition list
612 * @chip_delay: R/B delay value in us
613 * @options: Option flags, e.g. 16bit buswidth
a40f7341 614 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
7854d3f7 615 * @ecclayout: ECC layout info structure
972edcb7 616 * @part_probe_types: NULL-terminated array of probe types
41796c2e
TG
617 */
618struct platform_nand_chip {
b46daf7e
SAS
619 int nr_chips;
620 int chip_offset;
621 int nr_partitions;
622 struct mtd_partition *partitions;
623 struct nand_ecclayout *ecclayout;
624 int chip_delay;
625 unsigned int options;
a40f7341 626 unsigned int bbt_options;
b46daf7e 627 const char **part_probe_types;
41796c2e
TG
628};
629
bf95efd4
HS
630/* Keep gcc happy */
631struct platform_device;
632
41796c2e
TG
633/**
634 * struct platform_nand_ctrl - controller level device structure
bf95efd4
HS
635 * @probe: platform specific function to probe/setup hardware
636 * @remove: platform specific function to remove/teardown hardware
41796c2e
TG
637 * @hwcontrol: platform specific hardware control structure
638 * @dev_ready: platform specific function to read ready/busy pin
639 * @select_chip: platform specific chip select function
972edcb7
VW
640 * @cmd_ctrl: platform specific function for controlling
641 * ALE/CLE/nCE. Also used to write command and address
d6fed9e9
AC
642 * @write_buf: platform specific function for write buffer
643 * @read_buf: platform specific function for read buffer
844d3b42 644 * @priv: private data to transport driver specific settings
41796c2e
TG
645 *
646 * All fields are optional and depend on the hardware driver requirements
647 */
648struct platform_nand_ctrl {
b46daf7e
SAS
649 int (*probe)(struct platform_device *pdev);
650 void (*remove)(struct platform_device *pdev);
651 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
652 int (*dev_ready)(struct mtd_info *mtd);
653 void (*select_chip)(struct mtd_info *mtd, int chip);
654 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
655 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
656 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
657 void *priv;
41796c2e
TG
658};
659
972edcb7
VW
660/**
661 * struct platform_nand_data - container structure for platform-specific data
662 * @chip: chip level chip structure
663 * @ctrl: controller level device structure
664 */
665struct platform_nand_data {
b46daf7e
SAS
666 struct platform_nand_chip chip;
667 struct platform_nand_ctrl ctrl;
972edcb7
VW
668};
669
41796c2e
TG
670/* Some helpers to access the data structures */
671static inline
672struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
673{
674 struct nand_chip *chip = mtd->priv;
675
676 return chip->priv;
677}
678
1da177e4 679#endif /* __LINUX_MTD_NAND_H */