ide: pass command instead of request to ide_pio_datablock()
[GitHub/LineageOS/android_kernel_samsung_universal7580.git] / include / linux / ide.h
CommitLineData
1da177e4
LT
1#ifndef _IDE_H
2#define _IDE_H
3/*
4 * linux/include/linux/ide.h
5 *
6 * Copyright (C) 1994-2002 Linus Torvalds & authors
7 */
8
1da177e4
LT
9#include <linux/init.h>
10#include <linux/ioport.h>
3ceca727 11#include <linux/ata.h>
1da177e4
LT
12#include <linux/blkdev.h>
13#include <linux/proc_fs.h>
14#include <linux/interrupt.h>
15#include <linux/bitops.h>
16#include <linux/bio.h>
17#include <linux/device.h>
18#include <linux/pci.h>
f36d4024 19#include <linux/completion.h>
feb22b7f 20#include <linux/pm.h>
e3a59b4d
HR
21#ifdef CONFIG_BLK_DEV_IDEACPI
22#include <acpi/acpi.h>
23#endif
1da177e4
LT
24#include <asm/byteorder.h>
25#include <asm/system.h>
26#include <asm/io.h>
f9383c42 27#include <asm/mutex.h>
1da177e4 28
d45b70ab 29#if defined(CONFIG_CRIS) || defined(CONFIG_FRV) || defined(CONFIG_MN10300)
4ee06b7e
BZ
30# define SUPPORT_VLB_SYNC 0
31#else
32# define SUPPORT_VLB_SYNC 1
1da177e4
LT
33#endif
34
1da177e4
LT
35/*
36 * Probably not wise to fiddle with these
37 */
b40d1b88 38#define IDE_DEFAULT_MAX_FAILURES 1
1da177e4
LT
39#define ERROR_MAX 8 /* Max read/write errors per sector */
40#define ERROR_RESET 3 /* Reset controller every 4th retry */
41#define ERROR_RECAL 1 /* Recalibrate every 2nd retry */
42
c152cc1a
BZ
43/* Error codes returned in rq->errors to the higher part of the driver. */
44enum {
45 IDE_DRV_ERROR_GENERAL = 101,
46 IDE_DRV_ERROR_FILEMARK = 102,
47 IDE_DRV_ERROR_EOD = 103,
48};
49
1da177e4
LT
50/*
51 * Definitions for accessing IDE controller registers
52 */
53#define IDE_NR_PORTS (10)
54
4c3032d8
BZ
55struct ide_io_ports {
56 unsigned long data_addr;
57
58 union {
59 unsigned long error_addr; /* read: error */
60 unsigned long feature_addr; /* write: feature */
61 };
62
63 unsigned long nsect_addr;
64 unsigned long lbal_addr;
65 unsigned long lbam_addr;
66 unsigned long lbah_addr;
67
68 unsigned long device_addr;
69
70 union {
71 unsigned long status_addr; /*  read: status  */
72 unsigned long command_addr; /* write: command */
73 };
74
75 unsigned long ctl_addr;
76
77 unsigned long irq_addr;
78};
1da177e4
LT
79
80#define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good))
1da177e4 81
3a7d2484
BZ
82#define BAD_R_STAT (ATA_BUSY | ATA_ERR)
83#define BAD_W_STAT (BAD_R_STAT | ATA_DF)
84#define BAD_STAT (BAD_R_STAT | ATA_DRQ)
85#define DRIVE_READY (ATA_DRDY | ATA_DSC)
86
87#define BAD_CRC (ATA_ABORTED | ATA_ICRC)
1da177e4
LT
88
89#define SATA_NR_PORTS (3) /* 16 possible ?? */
90
91#define SATA_STATUS_OFFSET (0)
1da177e4 92#define SATA_ERROR_OFFSET (1)
1da177e4 93#define SATA_CONTROL_OFFSET (2)
1da177e4 94
1da177e4
LT
95/*
96 * Our Physical Region Descriptor (PRD) table should be large enough
97 * to handle the biggest I/O request we are likely to see. Since requests
98 * can have no more than 256 sectors, and since the typical blocksize is
99 * two or more sectors, we could get by with a limit of 128 entries here for
100 * the usual worst case. Most requests seem to include some contiguous blocks,
101 * further reducing the number of table entries required.
102 *
103 * The driver reverts to PIO mode for individual requests that exceed
104 * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
105 * 100% of all crazy scenarios here is not necessary.
106 *
107 * As it turns out though, we must allocate a full 4KB page for this,
108 * so the two PRD tables (ide0 & ide1) will each get half of that,
109 * allowing each to have about 256 entries (8 bytes each) from this.
110 */
111#define PRD_BYTES 8
112#define PRD_ENTRIES 256
113
114/*
115 * Some more useful definitions
116 */
117#define PARTN_BITS 6 /* number of minor dev bits for partitions */
118#define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */
119#define SECTOR_SIZE 512
151a6701 120
1da177e4
LT
121/*
122 * Timeouts for various operations:
123 */
d6e2955a
BZ
124enum {
125 /* spec allows up to 20ms */
126 WAIT_DRQ = HZ / 10, /* 100ms */
127 /* some laptops are very slow */
128 WAIT_READY = 5 * HZ, /* 5s */
129 /* should be less than 3ms (?), if all ATAPI CD is closed at boot */
130 WAIT_PIDENTIFY = 10 * HZ, /* 10s */
131 /* worst case when spinning up */
132 WAIT_WORSTCASE = 30 * HZ, /* 30s */
133 /* maximum wait for an IRQ to happen */
134 WAIT_CMD = 10 * HZ, /* 10s */
135 /* Some drives require a longer IRQ timeout. */
136 WAIT_FLOPPY_CMD = 50 * HZ, /* 50s */
137 /*
138 * Some drives (for example, Seagate STT3401A Travan) require a very
139 * long timeout, because they don't return an interrupt or clear their
140 * BSY bit until after the command completes (even retension commands).
141 */
142 WAIT_TAPE_CMD = 900 * HZ, /* 900s */
143 /* minimum sleep time */
144 WAIT_MIN_SLEEP = HZ / 50, /* 20ms */
145};
1da177e4 146
79e36a9f
EO
147/*
148 * Op codes for special requests to be handled by ide_special_rq().
149 * Values should be in the range of 0x20 to 0x3f.
150 */
151#define REQ_DRIVE_RESET 0x20
92f1f8fd 152#define REQ_DEVSET_EXEC 0x21
4abdc6ee
EO
153#define REQ_PARK_HEADS 0x22
154#define REQ_UNPARK_HEADS 0x23
79e36a9f 155
1da177e4
LT
156/*
157 * Check for an interrupt and acknowledge the interrupt status
158 */
159struct hwif_s;
160typedef int (ide_ack_intr_t)(struct hwif_s *);
161
1da177e4
LT
162/*
163 * hwif_chipset_t is used to keep track of the specific hardware
164 * chipset used by each IDE interface, if known.
165 */
528a572d 166enum { ide_unknown, ide_generic, ide_pci,
1da177e4
LT
167 ide_cmd640, ide_dtc2278, ide_ali14xx,
168 ide_qd65xx, ide_umc8672, ide_ht6560b,
b7876a6f 169 ide_4drives, ide_pmac, ide_acorn,
9a0e77f2 170 ide_au1xxx, ide_palm3710
528a572d
BZ
171};
172
173typedef u8 hwif_chipset_t;
1da177e4
LT
174
175/*
176 * Structure to hold all information about the location of this port
177 */
178typedef struct hw_regs_s {
4c3032d8
BZ
179 union {
180 struct ide_io_ports io_ports;
181 unsigned long io_ports_array[IDE_NR_PORTS];
182 };
183
1da177e4 184 int irq; /* our irq number */
1da177e4
LT
185 ide_ack_intr_t *ack_intr; /* acknowledge interrupt */
186 hwif_chipset_t chipset;
c56c5648 187 struct device *dev, *parent;
d6276b5f 188 unsigned long config;
1da177e4
LT
189} hw_regs_t;
190
1da177e4
LT
191static inline void ide_std_init_ports(hw_regs_t *hw,
192 unsigned long io_addr,
193 unsigned long ctl_addr)
194{
195 unsigned int i;
196
4c3032d8
BZ
197 for (i = 0; i <= 7; i++)
198 hw->io_ports_array[i] = io_addr++;
1da177e4 199
4c3032d8 200 hw->io_ports.ctl_addr = ctl_addr;
1da177e4
LT
201}
202
c5bfc375 203#define MAX_HWIFS 10
83ae20c8 204
1da177e4
LT
205/*
206 * Now for the data we need to maintain per-drive: ide_drive_t
207 */
208
209#define ide_scsi 0x21
210#define ide_disk 0x20
211#define ide_optical 0x7
212#define ide_cdrom 0x5
213#define ide_tape 0x1
214#define ide_floppy 0x0
215
216/*
217 * Special Driver Flags
218 *
219 * set_geometry : respecify drive geometry
220 * recalibrate : seek to cyl 0
221 * set_multmode : set multmode count
1da177e4
LT
222 * reserved : unused
223 */
224typedef union {
225 unsigned all : 8;
226 struct {
1da177e4
LT
227 unsigned set_geometry : 1;
228 unsigned recalibrate : 1;
229 unsigned set_multmode : 1;
6982daf7 230 unsigned reserved : 5;
1da177e4
LT
231 } b;
232} special_t;
233
1da177e4
LT
234/*
235 * Status returned from various ide_ functions
236 */
237typedef enum {
238 ide_stopped, /* no drive operation was started */
239 ide_started, /* a drive operation was started, handler was set */
240} ide_startstop_t;
241
d6ff9f64
BZ
242enum {
243 IDE_TFLAG_LBA48 = (1 << 0),
19710d25
BZ
244 IDE_TFLAG_OUT_HOB_FEATURE = (1 << 1),
245 IDE_TFLAG_OUT_HOB_NSECT = (1 << 2),
246 IDE_TFLAG_OUT_HOB_LBAL = (1 << 3),
247 IDE_TFLAG_OUT_HOB_LBAM = (1 << 4),
248 IDE_TFLAG_OUT_HOB_LBAH = (1 << 5),
d6ff9f64
BZ
249 IDE_TFLAG_OUT_HOB = IDE_TFLAG_OUT_HOB_FEATURE |
250 IDE_TFLAG_OUT_HOB_NSECT |
251 IDE_TFLAG_OUT_HOB_LBAL |
252 IDE_TFLAG_OUT_HOB_LBAM |
253 IDE_TFLAG_OUT_HOB_LBAH,
19710d25
BZ
254 IDE_TFLAG_OUT_FEATURE = (1 << 6),
255 IDE_TFLAG_OUT_NSECT = (1 << 7),
256 IDE_TFLAG_OUT_LBAL = (1 << 8),
257 IDE_TFLAG_OUT_LBAM = (1 << 9),
258 IDE_TFLAG_OUT_LBAH = (1 << 10),
d6ff9f64
BZ
259 IDE_TFLAG_OUT_TF = IDE_TFLAG_OUT_FEATURE |
260 IDE_TFLAG_OUT_NSECT |
261 IDE_TFLAG_OUT_LBAL |
262 IDE_TFLAG_OUT_LBAM |
263 IDE_TFLAG_OUT_LBAH,
19710d25
BZ
264 IDE_TFLAG_OUT_DEVICE = (1 << 11),
265 IDE_TFLAG_WRITE = (1 << 12),
266 IDE_TFLAG_CUSTOM_HANDLER = (1 << 13),
267 IDE_TFLAG_DMA_PIO_FALLBACK = (1 << 14),
268 IDE_TFLAG_IN_HOB_FEATURE = (1 << 15),
269 IDE_TFLAG_IN_HOB_NSECT = (1 << 16),
270 IDE_TFLAG_IN_HOB_LBAL = (1 << 17),
271 IDE_TFLAG_IN_HOB_LBAM = (1 << 18),
272 IDE_TFLAG_IN_HOB_LBAH = (1 << 19),
d6ff9f64
BZ
273 IDE_TFLAG_IN_HOB_LBA = IDE_TFLAG_IN_HOB_LBAL |
274 IDE_TFLAG_IN_HOB_LBAM |
275 IDE_TFLAG_IN_HOB_LBAH,
276 IDE_TFLAG_IN_HOB = IDE_TFLAG_IN_HOB_FEATURE |
277 IDE_TFLAG_IN_HOB_NSECT |
278 IDE_TFLAG_IN_HOB_LBA,
19710d25
BZ
279 IDE_TFLAG_IN_FEATURE = (1 << 20),
280 IDE_TFLAG_IN_NSECT = (1 << 21),
281 IDE_TFLAG_IN_LBAL = (1 << 22),
282 IDE_TFLAG_IN_LBAM = (1 << 23),
283 IDE_TFLAG_IN_LBAH = (1 << 24),
d6ff9f64
BZ
284 IDE_TFLAG_IN_LBA = IDE_TFLAG_IN_LBAL |
285 IDE_TFLAG_IN_LBAM |
286 IDE_TFLAG_IN_LBAH,
287 IDE_TFLAG_IN_TF = IDE_TFLAG_IN_NSECT |
288 IDE_TFLAG_IN_LBA,
19710d25 289 IDE_TFLAG_IN_DEVICE = (1 << 25),
d6ff9f64
BZ
290 IDE_TFLAG_HOB = IDE_TFLAG_OUT_HOB |
291 IDE_TFLAG_IN_HOB,
292 IDE_TFLAG_TF = IDE_TFLAG_OUT_TF |
293 IDE_TFLAG_IN_TF,
294 IDE_TFLAG_DEVICE = IDE_TFLAG_OUT_DEVICE |
295 IDE_TFLAG_IN_DEVICE,
296 /* force 16-bit I/O operations */
19710d25 297 IDE_TFLAG_IO_16BIT = (1 << 26),
22aa4b32 298 /* struct ide_cmd was allocated using kmalloc() */
19710d25 299 IDE_TFLAG_DYN = (1 << 27),
adb1af98 300 IDE_TFLAG_FS = (1 << 28),
19710d25
BZ
301};
302
303enum {
304 IDE_FTFLAG_FLAGGED = (1 << 0),
305 IDE_FTFLAG_SET_IN_FLAGS = (1 << 1),
306 IDE_FTFLAG_OUT_DATA = (1 << 2),
307 IDE_FTFLAG_IN_DATA = (1 << 3),
d6ff9f64
BZ
308};
309
310struct ide_taskfile {
311 u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */
312
313 u8 hob_feature; /* 1-5: additional data to support LBA48 */
314 u8 hob_nsect;
315 u8 hob_lbal;
316 u8 hob_lbam;
317 u8 hob_lbah;
318
319 u8 data; /* 6: low data byte (for TASKFILE IOCTL) */
320
321 union { /*  7: */
322 u8 error; /* read: error */
323 u8 feature; /* write: feature */
324 };
325
326 u8 nsect; /* 8: number of sectors */
327 u8 lbal; /* 9: LBA low */
328 u8 lbam; /* 10: LBA mid */
329 u8 lbah; /* 11: LBA high */
330
331 u8 device; /* 12: device select */
332
333 union { /* 13: */
334 u8 status; /*  read: status  */
335 u8 command; /* write: command */
336 };
337};
338
22aa4b32 339struct ide_cmd {
d6ff9f64
BZ
340 union {
341 struct ide_taskfile tf;
342 u8 tf_array[14];
343 };
19710d25 344 u8 ftf_flags; /* for TASKFILE ioctl */
d6ff9f64
BZ
345 u32 tf_flags;
346 int data_phase;
347 struct request *rq; /* copy of request */
348 void *special; /* valid_t generally */
22aa4b32 349};
d6ff9f64 350
67c56364
BZ
351/* ATAPI packet command flags */
352enum {
353 /* set when an error is considered normal - no retry (ide-tape) */
354 PC_FLAG_ABORT = (1 << 0),
355 PC_FLAG_SUPPRESS_ERROR = (1 << 1),
356 PC_FLAG_WAIT_FOR_DSC = (1 << 2),
357 PC_FLAG_DMA_OK = (1 << 3),
358 PC_FLAG_DMA_IN_PROGRESS = (1 << 4),
359 PC_FLAG_DMA_ERROR = (1 << 5),
360 PC_FLAG_WRITING = (1 << 6),
67c56364
BZ
361};
362
363/*
364 * With each packet command, we allocate a buffer of IDE_PC_BUFFER_SIZE bytes.
365 * This is used for several packet commands (not for READ/WRITE commands).
366 */
367#define IDE_PC_BUFFER_SIZE 256
4cad085e 368#define ATAPI_WAIT_PC (60 * HZ)
67c56364
BZ
369
370struct ide_atapi_pc {
371 /* actual packet bytes */
372 u8 c[12];
373 /* incremented on each retry */
374 int retries;
375 int error;
376
377 /* bytes to transfer */
378 int req_xfer;
379 /* bytes actually transferred */
380 int xferred;
381
382 /* data buffer */
383 u8 *buf;
384 /* current buffer position */
385 u8 *cur_pos;
386 int buf_size;
387 /* missing/available data on the current buffer */
388 int b_count;
389
390 /* the corresponding request */
391 struct request *rq;
392
393 unsigned long flags;
394
395 /*
396 * those are more or less driver-specific and some of them are subject
397 * to change/removal later.
398 */
399 u8 pc_buf[IDE_PC_BUFFER_SIZE];
400
401 /* idetape only */
402 struct idetape_bh *bh;
403 char *b_data;
404
67c56364
BZ
405 struct scatterlist *sg;
406 unsigned int sg_cnt;
407
67c56364
BZ
408 unsigned long timeout;
409};
410
8185d5aa 411struct ide_devset;
7f3c868b 412struct ide_driver;
1da177e4 413
e3a59b4d
HR
414#ifdef CONFIG_BLK_DEV_IDEACPI
415struct ide_acpi_drive_link;
416struct ide_acpi_hwif_link;
417#endif
418
806f80a6
BZ
419struct ide_drive_s;
420
421struct ide_disk_ops {
422 int (*check)(struct ide_drive_s *, const char *);
423 int (*get_capacity)(struct ide_drive_s *);
424 void (*setup)(struct ide_drive_s *);
425 void (*flush)(struct ide_drive_s *);
426 int (*init_media)(struct ide_drive_s *, struct gendisk *);
427 int (*set_doorlock)(struct ide_drive_s *, struct gendisk *,
428 int);
429 ide_startstop_t (*do_request)(struct ide_drive_s *, struct request *,
430 sector_t);
badf8082
AV
431 int (*ioctl)(struct ide_drive_s *, struct block_device *,
432 fmode_t, unsigned int, unsigned long);
806f80a6
BZ
433};
434
3b8ac539
BP
435/* ATAPI device flags */
436enum {
437 IDE_AFLAG_DRQ_INTERRUPT = (1 << 0),
0578042d
BZ
438
439 /* ide-cd */
3b8ac539 440 /* Drive cannot eject the disc. */
bf64741f 441 IDE_AFLAG_NO_EJECT = (1 << 1),
3b8ac539 442 /* Drive is a pre ATAPI 1.2 drive. */
bf64741f 443 IDE_AFLAG_PRE_ATAPI12 = (1 << 2),
3b8ac539 444 /* TOC addresses are in BCD. */
bf64741f 445 IDE_AFLAG_TOCADDR_AS_BCD = (1 << 3),
3b8ac539 446 /* TOC track numbers are in BCD. */
bf64741f 447 IDE_AFLAG_TOCTRACKS_AS_BCD = (1 << 4),
3b8ac539
BP
448 /*
449 * Drive does not provide data in multiples of SECTOR_SIZE
450 * when more than one interrupt is needed.
451 */
bf64741f 452 IDE_AFLAG_LIMIT_NFRAMES = (1 << 5),
3b8ac539 453 /* Saved TOC information is current. */
bf64741f 454 IDE_AFLAG_TOC_VALID = (1 << 6),
3b8ac539 455 /* We think that the drive door is locked. */
bf64741f 456 IDE_AFLAG_DOOR_LOCKED = (1 << 7),
3b8ac539 457 /* SET_CD_SPEED command is unsupported. */
bf64741f
BP
458 IDE_AFLAG_NO_SPEED_SELECT = (1 << 8),
459 IDE_AFLAG_VERTOS_300_SSD = (1 << 9),
460 IDE_AFLAG_VERTOS_600_ESD = (1 << 10),
461 IDE_AFLAG_SANYO_3CD = (1 << 11),
462 IDE_AFLAG_FULL_CAPS_PAGE = (1 << 12),
463 IDE_AFLAG_PLAY_AUDIO_OK = (1 << 13),
464 IDE_AFLAG_LE_SPEED_FIELDS = (1 << 14),
3b8ac539
BP
465
466 /* ide-floppy */
3b8ac539 467 /* Avoid commands not supported in Clik drive */
bf64741f 468 IDE_AFLAG_CLIK_DRIVE = (1 << 15),
3b8ac539 469 /* Requires BH algorithm for packets */
bf64741f 470 IDE_AFLAG_ZIP_DRIVE = (1 << 16),
49cac39e 471 /* Supports format progress report */
bf64741f 472 IDE_AFLAG_SRFP = (1 << 17),
3b8ac539
BP
473
474 /* ide-tape */
bf64741f 475 IDE_AFLAG_IGNORE_DSC = (1 << 18),
3b8ac539 476 /* 0 When the tape position is unknown */
bf64741f 477 IDE_AFLAG_ADDRESS_VALID = (1 << 19),
3b8ac539 478 /* Device already opened */
bf64741f 479 IDE_AFLAG_BUSY = (1 << 20),
3b8ac539 480 /* Attempt to auto-detect the current user block size */
bf64741f 481 IDE_AFLAG_DETECT_BS = (1 << 21),
3b8ac539 482 /* Currently on a filemark */
bf64741f 483 IDE_AFLAG_FILEMARK = (1 << 22),
3b8ac539 484 /* 0 = no tape is loaded, so we don't rewind after ejecting */
bf64741f 485 IDE_AFLAG_MEDIUM_PRESENT = (1 << 23),
f20f2586 486
bf64741f 487 IDE_AFLAG_NO_AUTOCLOSE = (1 << 24),
3b8ac539
BP
488};
489
97100fc8
BZ
490/* device flags */
491enum {
492 /* restore settings after device reset */
493 IDE_DFLAG_KEEP_SETTINGS = (1 << 0),
494 /* device is using DMA for read/write */
495 IDE_DFLAG_USING_DMA = (1 << 1),
496 /* okay to unmask other IRQs */
497 IDE_DFLAG_UNMASK = (1 << 2),
498 /* don't attempt flushes */
499 IDE_DFLAG_NOFLUSH = (1 << 3),
500 /* DSC overlap */
501 IDE_DFLAG_DSC_OVERLAP = (1 << 4),
502 /* give potential excess bandwidth */
503 IDE_DFLAG_NICE1 = (1 << 5),
504 /* device is physically present */
505 IDE_DFLAG_PRESENT = (1 << 6),
97100fc8
BZ
506 /* id read from device (synthetic if not set) */
507 IDE_DFLAG_ID_READ = (1 << 8),
508 IDE_DFLAG_NOPROBE = (1 << 9),
509 /* need to do check_media_change() */
510 IDE_DFLAG_REMOVABLE = (1 << 10),
511 /* needed for removable devices */
512 IDE_DFLAG_ATTACH = (1 << 11),
513 IDE_DFLAG_FORCED_GEOM = (1 << 12),
514 /* disallow setting unmask bit */
515 IDE_DFLAG_NO_UNMASK = (1 << 13),
516 /* disallow enabling 32-bit I/O */
517 IDE_DFLAG_NO_IO_32BIT = (1 << 14),
518 /* for removable only: door lock/unlock works */
519 IDE_DFLAG_DOORLOCKING = (1 << 15),
520 /* disallow DMA */
521 IDE_DFLAG_NODMA = (1 << 16),
522 /* powermanagment told us not to do anything, so sleep nicely */
523 IDE_DFLAG_BLOCKED = (1 << 17),
97100fc8 524 /* sleeping & sleep field valid */
5317464d
BP
525 IDE_DFLAG_SLEEPING = (1 << 18),
526 IDE_DFLAG_POST_RESET = (1 << 19),
527 IDE_DFLAG_UDMA33_WARNED = (1 << 20),
528 IDE_DFLAG_LBA48 = (1 << 21),
97100fc8 529 /* status of write cache */
5317464d 530 IDE_DFLAG_WCACHE = (1 << 22),
97100fc8 531 /* used for ignoring ATA_DF */
5317464d 532 IDE_DFLAG_NOWERR = (1 << 23),
c3922048 533 /* retrying in PIO */
5317464d
BP
534 IDE_DFLAG_DMA_PIO_RETRY = (1 << 24),
535 IDE_DFLAG_LBA = (1 << 25),
4abdc6ee 536 /* don't unload heads */
5317464d 537 IDE_DFLAG_NO_UNLOAD = (1 << 26),
4abdc6ee 538 /* heads unloaded, please don't reset port */
5317464d
BP
539 IDE_DFLAG_PARKED = (1 << 27),
540 IDE_DFLAG_MEDIA_CHANGED = (1 << 28),
da167876 541 /* write protect */
5317464d
BP
542 IDE_DFLAG_WP = (1 << 29),
543 IDE_DFLAG_FORMAT_IN_PROGRESS = (1 << 30),
97100fc8
BZ
544};
545
d7c26ebb 546struct ide_drive_s {
1da177e4
LT
547 char name[4]; /* drive name, such as "hda" */
548 char driver_req[10]; /* requests specific driver */
549
165125e1 550 struct request_queue *queue; /* request queue */
1da177e4
LT
551
552 struct request *rq; /* current request */
1da177e4 553 void *driver_data; /* extra driver data */
48fb2688 554 u16 *id; /* identification info */
7662d046 555#ifdef CONFIG_IDE_PROC_FS
1da177e4 556 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
92f1f8fd 557 const struct ide_proc_devset *settings; /* /proc/ide/ drive settings */
7662d046 558#endif
1da177e4
LT
559 struct hwif_s *hwif; /* actually (ide_hwif_t *) */
560
806f80a6
BZ
561 const struct ide_disk_ops *disk_ops;
562
97100fc8
BZ
563 unsigned long dev_flags;
564
1da177e4 565 unsigned long sleep; /* sleep until this time */
1da177e4
LT
566 unsigned long timeout; /* max time to wait for irq */
567
568 special_t special; /* special action flags */
1da177e4 569
7f612f27 570 u8 select; /* basic drive/head select reg value */
1da177e4 571 u8 retry_pio; /* retrying dma capable host in pio */
1da177e4 572 u8 waiting_for_dma; /* dma currently in progress */
0a9b6f88 573 u8 dma; /* atapi dma flag */
1da177e4 574
1da177e4
LT
575 u8 quirk_list; /* considered quirky, set for a specific host */
576 u8 init_speed; /* transfer rate set at boot */
1da177e4 577 u8 current_speed; /* current transfer rate set */
513daadd 578 u8 desired_speed; /* desired transfer rate set */
1da177e4 579 u8 dn; /* now wide spread use */
1da177e4
LT
580 u8 acoustic; /* acoustic management */
581 u8 media; /* disk, cdrom, tape, floppy, ... */
1da177e4
LT
582 u8 ready_stat; /* min status value for drive ready */
583 u8 mult_count; /* current multiple sector setting */
584 u8 mult_req; /* requested multiple sector setting */
1da177e4 585 u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
3a7d2484 586 u8 bad_wstat; /* used for ignoring ATA_DF */
1da177e4
LT
587 u8 head; /* "real" number of heads */
588 u8 sect; /* "real" sectors per track */
589 u8 bios_head; /* BIOS/fdisk/LILO number of heads */
590 u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */
591
baf08f0b
BZ
592 /* delay this long before sending packet command */
593 u8 pc_delay;
594
1da177e4
LT
595 unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */
596 unsigned int cyl; /* "real" number of cyls */
26bcb879 597 unsigned int drive_data; /* used by set_pio_mode/selectproc */
1da177e4
LT
598 unsigned int failures; /* current failure count */
599 unsigned int max_failures; /* maximum allowed failure count */
dbe217af 600 u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */
1da177e4
LT
601
602 u64 capacity64; /* total number of sectors */
603
604 int lun; /* logical unit */
605 int crc_count; /* crc counter to reduce drive speed */
b22b2ca4
BP
606
607 unsigned long debug_mask; /* debugging levels switch */
608
e3a59b4d
HR
609#ifdef CONFIG_BLK_DEV_IDEACPI
610 struct ide_acpi_drive_link *acpidata;
611#endif
1da177e4
LT
612 struct list_head list;
613 struct device gendev;
f36d4024 614 struct completion gendev_rel_comp; /* to deal with device release() */
d7c26ebb 615
2b9efba4
BZ
616 /* current packet command */
617 struct ide_atapi_pc *pc;
618
5e2040fd
BZ
619 /* last failed packet command */
620 struct ide_atapi_pc *failed_pc;
621
d7c26ebb 622 /* callback for packet commands */
03a2faae 623 int (*pc_callback)(struct ide_drive_s *, int);
3b8ac539 624
85e39035
BZ
625 void (*pc_update_buffers)(struct ide_drive_s *, struct ide_atapi_pc *);
626 int (*pc_io_buffers)(struct ide_drive_s *, struct ide_atapi_pc *,
627 unsigned int, int);
628
d6251d44
BP
629 ide_startstop_t (*irq_handler)(struct ide_drive_s *);
630
3b8ac539 631 unsigned long atapi_flags;
67c56364
BZ
632
633 struct ide_atapi_pc request_sense_pc;
634 struct request request_sense_rq;
d7c26ebb
BP
635};
636
637typedef struct ide_drive_s ide_drive_t;
1da177e4 638
5aeddf90
BP
639#define to_ide_device(dev) container_of(dev, ide_drive_t, gendev)
640
641#define to_ide_drv(obj, cont_type) \
8fed4368 642 container_of(obj, struct cont_type, dev)
5aeddf90
BP
643
644#define ide_drv_g(disk, cont_type) \
645 container_of((disk)->private_data, struct cont_type, driver)
8604affd 646
039788e1 647struct ide_port_info;
1da177e4 648
374e042c
BZ
649struct ide_tp_ops {
650 void (*exec_command)(struct hwif_s *, u8);
651 u8 (*read_status)(struct hwif_s *);
652 u8 (*read_altstatus)(struct hwif_s *);
374e042c
BZ
653
654 void (*set_irq)(struct hwif_s *, int);
655
22aa4b32
BZ
656 void (*tf_load)(ide_drive_t *, struct ide_cmd *);
657 void (*tf_read)(ide_drive_t *, struct ide_cmd *);
374e042c 658
adb1af98
BZ
659 void (*input_data)(ide_drive_t *, struct ide_cmd *,
660 void *, unsigned int);
661 void (*output_data)(ide_drive_t *, struct ide_cmd *,
662 void *, unsigned int);
374e042c
BZ
663};
664
665extern const struct ide_tp_ops default_tp_ops;
666
39b986a6
BZ
667/**
668 * struct ide_port_ops - IDE port operations
669 *
670 * @init_dev: host specific initialization of a device
671 * @set_pio_mode: routine to program host for PIO mode
672 * @set_dma_mode: routine to program host for DMA mode
673 * @selectproc: tweaks hardware to select drive
674 * @reset_poll: chipset polling based on hba specifics
675 * @pre_reset: chipset specific changes to default for device-hba resets
676 * @resetproc: routine to reset controller after a disk reset
677 * @maskproc: special host masking for drive selection
678 * @quirkproc: check host's drive quirk list
bfa7d8e5 679 * @clear_irq: clear IRQ
39b986a6
BZ
680 *
681 * @mdma_filter: filter MDMA modes
682 * @udma_filter: filter UDMA modes
683 *
684 * @cable_detect: detect cable type
685 */
ac95beed 686struct ide_port_ops {
e6d95bd1 687 void (*init_dev)(ide_drive_t *);
ac95beed 688 void (*set_pio_mode)(ide_drive_t *, const u8);
ac95beed 689 void (*set_dma_mode)(ide_drive_t *, const u8);
ac95beed 690 void (*selectproc)(ide_drive_t *);
ac95beed 691 int (*reset_poll)(ide_drive_t *);
ac95beed 692 void (*pre_reset)(ide_drive_t *);
ac95beed 693 void (*resetproc)(ide_drive_t *);
ac95beed 694 void (*maskproc)(ide_drive_t *, int);
ac95beed 695 void (*quirkproc)(ide_drive_t *);
bfa7d8e5 696 void (*clear_irq)(ide_drive_t *);
ac95beed
BZ
697
698 u8 (*mdma_filter)(ide_drive_t *);
699 u8 (*udma_filter)(ide_drive_t *);
700
701 u8 (*cable_detect)(struct hwif_s *);
702};
703
5e37bdc0
BZ
704struct ide_dma_ops {
705 void (*dma_host_set)(struct ide_drive_s *, int);
706 int (*dma_setup)(struct ide_drive_s *);
707 void (*dma_exec_cmd)(struct ide_drive_s *, u8);
708 void (*dma_start)(struct ide_drive_s *);
709 int (*dma_end)(struct ide_drive_s *);
710 int (*dma_test_irq)(struct ide_drive_s *);
711 void (*dma_lost_irq)(struct ide_drive_s *);
712 void (*dma_timeout)(struct ide_drive_s *);
592b5315
SS
713 /*
714 * The following method is optional and only required to be
715 * implemented for the SFF-8038i compatible controllers.
716 */
717 u8 (*dma_sff_read_status)(struct hwif_s *);
5e37bdc0
BZ
718};
719
08da591e
BZ
720struct ide_host;
721
1da177e4 722typedef struct hwif_s {
1da177e4 723 struct hwif_s *mate; /* other hwif from same PCI chip */
1da177e4
LT
724 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
725
08da591e
BZ
726 struct ide_host *host;
727
1da177e4
LT
728 char name[6]; /* name of interface, eg. "ide0" */
729
4c3032d8
BZ
730 struct ide_io_ports io_ports;
731
1da177e4 732 unsigned long sata_scr[SATA_NR_PORTS];
1da177e4 733
2bd24a1c 734 ide_drive_t *devices[MAX_DRIVES + 1];
1da177e4
LT
735
736 u8 major; /* our major number */
737 u8 index; /* 0 for ide0; 1 for ide1; ... */
738 u8 channel; /* for dual-port chips: 0=primary, 1=secondary */
1da177e4 739
e95d9c6b 740 u32 host_flags;
6a824c92 741
4099d143
BZ
742 u8 pio_mask;
743
1da177e4
LT
744 u8 ultra_mask;
745 u8 mwdma_mask;
746 u8 swdma_mask;
747
49521f97
BZ
748 u8 cbl; /* cable type */
749
1da177e4
LT
750 hwif_chipset_t chipset; /* sub-module for tuning.. */
751
36501650
BZ
752 struct device *dev;
753
18e181fe
BZ
754 ide_ack_intr_t *ack_intr;
755
1da177e4
LT
756 void (*rw_disk)(ide_drive_t *, struct request *);
757
374e042c 758 const struct ide_tp_ops *tp_ops;
ac95beed 759 const struct ide_port_ops *port_ops;
f37afdac 760 const struct ide_dma_ops *dma_ops;
bfa14b42 761
1da177e4
LT
762 /* dma physical region descriptor table (cpu view) */
763 unsigned int *dmatable_cpu;
764 /* dma physical region descriptor table (dma view) */
765 dma_addr_t dmatable_dma;
2bbd57ca
BZ
766
767 /* maximum number of PRD table entries */
768 int prd_max_nents;
769 /* PRD entry size in bytes */
770 int prd_ent_size;
771
1da177e4
LT
772 /* Scatter-gather list used to build the above */
773 struct scatterlist *sg_table;
774 int sg_max_nents; /* Maximum number of entries in it */
775 int sg_nents; /* Current number of entries in it */
5d82720a 776 int orig_sg_nents;
1da177e4
LT
777 int sg_dma_direction; /* dma transfer direction */
778
22aa4b32 779 struct ide_cmd cmd; /* current command */
d6ff9f64 780
1da177e4
LT
781 unsigned int nsect;
782 unsigned int nleft;
55c16a70 783 struct scatterlist *cursg;
1da177e4
LT
784 unsigned int cursg_ofs;
785
1da177e4
LT
786 int rqsize; /* max sectors per request */
787 int irq; /* our irq number */
788
1da177e4 789 unsigned long dma_base; /* base addr for dma ports */
1da177e4 790
1da177e4
LT
791 unsigned long config_data; /* for use by chipset-specific code */
792 unsigned long select_data; /* for use by chipset-specific code */
793
020e322d
SS
794 unsigned long extra_base; /* extra addr for dma ports */
795 unsigned extra_ports; /* number of extra dma ports */
796
1da177e4 797 unsigned present : 1; /* this interface exists */
5b31f855 798 unsigned busy : 1; /* serializes devices on a port */
1da177e4 799
f74c9141
BZ
800 struct device gendev;
801 struct device *portdev;
802
f36d4024 803 struct completion gendev_rel_comp; /* To deal with device release() */
1da177e4
LT
804
805 void *hwif_data; /* extra hwif data */
806
e3a59b4d
HR
807#ifdef CONFIG_BLK_DEV_IDEACPI
808 struct ide_acpi_hwif_link *acpidata;
809#endif
b65fac32
BZ
810
811 /* IRQ handler, if active */
812 ide_startstop_t (*handler)(ide_drive_t *);
813
814 /* BOOL: polling active & poll_timeout field valid */
815 unsigned int polling : 1;
816
817 /* current drive */
818 ide_drive_t *cur_dev;
819
820 /* current request */
821 struct request *rq;
822
823 /* failsafe timer */
824 struct timer_list timer;
825 /* timeout value during long polls */
826 unsigned long poll_timeout;
827 /* queried upon timeouts */
828 int (*expiry)(ide_drive_t *);
829
830 int req_gen;
831 int req_gen_timer;
832
833 spinlock_t lock;
22fc6ecc 834} ____cacheline_internodealigned_in_smp ide_hwif_t;
1da177e4 835
a36223b0
BZ
836#define MAX_HOST_PORTS 4
837
48c3c107 838struct ide_host {
2bd24a1c 839 ide_hwif_t *ports[MAX_HOST_PORTS + 1];
48c3c107 840 unsigned int n_ports;
6cdf6eb3 841 struct device *dev[2];
e354c1d8 842
2ed0ef54 843 int (*init_chipset)(struct pci_dev *);
e354c1d8
BZ
844
845 void (*get_lock)(irq_handler_t, void *);
846 void (*release_lock)(void);
847
849d7130 848 irq_handler_t irq_handler;
e354c1d8 849
ef0b0427 850 unsigned long host_flags;
255115fb
BZ
851
852 int irq_flags;
853
6cdf6eb3 854 void *host_priv;
bd53cbcc 855 ide_hwif_t *cur_port; /* for hosts requiring serialization */
5b31f855
BZ
856
857 /* used for hosts requiring serialization */
e720b9e4 858 volatile unsigned long host_busy;
48c3c107
BZ
859};
860
5b31f855
BZ
861#define IDE_HOST_BUSY 0
862
1da177e4
LT
863/*
864 * internal ide interrupt handler type
865 */
1da177e4
LT
866typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
867typedef int (ide_expiry_t)(ide_drive_t *);
868
0eea6458 869/* used by ide-cd, ide-floppy, etc. */
adb1af98 870typedef void (xfer_func_t)(ide_drive_t *, struct ide_cmd *, void *, unsigned);
0eea6458 871
f9383c42 872extern struct mutex ide_setting_mtx;
1da177e4 873
92f1f8fd
EO
874/*
875 * configurable drive settings
876 */
877
878#define DS_SYNC (1 << 0)
879
880struct ide_devset {
881 int (*get)(ide_drive_t *);
882 int (*set)(ide_drive_t *, int);
883 unsigned int flags;
884};
885
886#define __DEVSET(_flags, _get, _set) { \
887 .flags = _flags, \
888 .get = _get, \
889 .set = _set, \
890}
7662d046 891
8185d5aa 892#define ide_devset_get(name, field) \
92f1f8fd 893static int get_##name(ide_drive_t *drive) \
8185d5aa
BZ
894{ \
895 return drive->field; \
896}
897
898#define ide_devset_set(name, field) \
92f1f8fd 899static int set_##name(ide_drive_t *drive, int arg) \
8185d5aa
BZ
900{ \
901 drive->field = arg; \
902 return 0; \
903}
904
97100fc8
BZ
905#define ide_devset_get_flag(name, flag) \
906static int get_##name(ide_drive_t *drive) \
907{ \
908 return !!(drive->dev_flags & flag); \
909}
910
911#define ide_devset_set_flag(name, flag) \
912static int set_##name(ide_drive_t *drive, int arg) \
913{ \
914 if (arg) \
915 drive->dev_flags |= flag; \
916 else \
917 drive->dev_flags &= ~flag; \
918 return 0; \
919}
920
92f1f8fd
EO
921#define __IDE_DEVSET(_name, _flags, _get, _set) \
922const struct ide_devset ide_devset_##_name = \
923 __DEVSET(_flags, _get, _set)
924
925#define IDE_DEVSET(_name, _flags, _get, _set) \
926static __IDE_DEVSET(_name, _flags, _get, _set)
927
928#define ide_devset_rw(_name, _func) \
929IDE_DEVSET(_name, 0, get_##_func, set_##_func)
930
931#define ide_devset_w(_name, _func) \
932IDE_DEVSET(_name, 0, NULL, set_##_func)
933
f8790489
BZ
934#define ide_ext_devset_rw(_name, _func) \
935__IDE_DEVSET(_name, 0, get_##_func, set_##_func)
936
937#define ide_ext_devset_rw_sync(_name, _func) \
938__IDE_DEVSET(_name, DS_SYNC, get_##_func, set_##_func)
92f1f8fd
EO
939
940#define ide_decl_devset(_name) \
941extern const struct ide_devset ide_devset_##_name
942
943ide_decl_devset(io_32bit);
944ide_decl_devset(keepsettings);
945ide_decl_devset(pio_mode);
946ide_decl_devset(unmaskirq);
947ide_decl_devset(using_dma);
948
7662d046 949#ifdef CONFIG_IDE_PROC_FS
1da177e4 950/*
92f1f8fd 951 * /proc/ide interface
1da177e4
LT
952 */
953
92f1f8fd
EO
954#define ide_devset_rw_field(_name, _field) \
955ide_devset_get(_name, _field); \
956ide_devset_set(_name, _field); \
957IDE_DEVSET(_name, DS_SYNC, get_##_name, set_##_name)
958
97100fc8
BZ
959#define ide_devset_rw_flag(_name, _field) \
960ide_devset_get_flag(_name, _field); \
961ide_devset_set_flag(_name, _field); \
962IDE_DEVSET(_name, DS_SYNC, get_##_name, set_##_name)
963
92f1f8fd
EO
964struct ide_proc_devset {
965 const char *name;
966 const struct ide_devset *setting;
967 int min, max;
968 int (*mulf)(ide_drive_t *);
969 int (*divf)(ide_drive_t *);
8185d5aa
BZ
970};
971
92f1f8fd
EO
972#define __IDE_PROC_DEVSET(_name, _min, _max, _mulf, _divf) { \
973 .name = __stringify(_name), \
974 .setting = &ide_devset_##_name, \
975 .min = _min, \
976 .max = _max, \
977 .mulf = _mulf, \
978 .divf = _divf, \
8185d5aa
BZ
979}
980
92f1f8fd
EO
981#define IDE_PROC_DEVSET(_name, _min, _max) \
982__IDE_PROC_DEVSET(_name, _min, _max, NULL, NULL)
8185d5aa 983
1da177e4
LT
984typedef struct {
985 const char *name;
986 mode_t mode;
987 read_proc_t *read_proc;
988 write_proc_t *write_proc;
989} ide_proc_entry_t;
990
ecfd80e4
BZ
991void proc_ide_create(void);
992void proc_ide_destroy(void);
5cbf79cd 993void ide_proc_register_port(ide_hwif_t *);
d9270a3f 994void ide_proc_port_register_devices(ide_hwif_t *);
5b0c4b30 995void ide_proc_unregister_device(ide_drive_t *);
5cbf79cd 996void ide_proc_unregister_port(ide_hwif_t *);
7f3c868b
BZ
997void ide_proc_register_driver(ide_drive_t *, struct ide_driver *);
998void ide_proc_unregister_driver(ide_drive_t *, struct ide_driver *);
7662d046 999
1da177e4
LT
1000read_proc_t proc_ide_read_capacity;
1001read_proc_t proc_ide_read_geometry;
1002
1da177e4
LT
1003/*
1004 * Standard exit stuff:
1005 */
1006#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \
1007{ \
1008 len -= off; \
1009 if (len < count) { \
1010 *eof = 1; \
1011 if (len <= 0) \
1012 return 0; \
1013 } else \
1014 len = count; \
1015 *start = page + off; \
1016 return len; \
1017}
1018#else
ecfd80e4
BZ
1019static inline void proc_ide_create(void) { ; }
1020static inline void proc_ide_destroy(void) { ; }
5cbf79cd 1021static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
d9270a3f 1022static inline void ide_proc_port_register_devices(ide_hwif_t *hwif) { ; }
5b0c4b30 1023static inline void ide_proc_unregister_device(ide_drive_t *drive) { ; }
5cbf79cd 1024static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
7f3c868b
BZ
1025static inline void ide_proc_register_driver(ide_drive_t *drive,
1026 struct ide_driver *driver) { ; }
1027static inline void ide_proc_unregister_driver(ide_drive_t *drive,
1028 struct ide_driver *driver) { ; }
1da177e4
LT
1029#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0;
1030#endif
1031
e1c7c464
BP
1032enum {
1033 /* enter/exit functions */
1034 IDE_DBG_FUNC = (1 << 0),
1035 /* sense key/asc handling */
1036 IDE_DBG_SENSE = (1 << 1),
1037 /* packet commands handling */
1038 IDE_DBG_PC = (1 << 2),
1039 /* request handling */
1040 IDE_DBG_RQ = (1 << 3),
1041 /* driver probing/setup */
1042 IDE_DBG_PROBE = (1 << 4),
1043};
1044
1045/* DRV_NAME has to be defined in the driver before using the macro below */
088b1b88
BP
1046#define __ide_debug_log(lvl, fmt, args...) \
1047{ \
1048 if (unlikely(drive->debug_mask & lvl)) \
1049 printk(KERN_INFO DRV_NAME ": %s: " fmt "\n", \
1050 __func__, ## args); \
e1c7c464
BP
1051}
1052
1da177e4 1053/*
0d346ba0 1054 * Power Management state machine (rq->pm->pm_step).
1da177e4 1055 *
0d346ba0 1056 * For each step, the core calls ide_start_power_step() first.
1da177e4
LT
1057 * This can return:
1058 * - ide_stopped : In this case, the core calls us back again unless
1059 * step have been set to ide_power_state_completed.
1060 * - ide_started : In this case, the channel is left busy until an
1061 * async event (interrupt) occurs.
0d346ba0 1062 * Typically, ide_start_power_step() will issue a taskfile request with
1da177e4
LT
1063 * do_rw_taskfile().
1064 *
0d346ba0 1065 * Upon reception of the interrupt, the core will call ide_complete_power_step()
1da177e4
LT
1066 * with the error code if any. This routine should update the step value
1067 * and return. It should not start a new request. The core will call
0d346ba0
BZ
1068 * ide_start_power_step() for the new step value, unless step have been
1069 * set to IDE_PM_COMPLETED.
1da177e4 1070 */
1da177e4 1071enum {
0d346ba0
BZ
1072 IDE_PM_START_SUSPEND,
1073 IDE_PM_FLUSH_CACHE = IDE_PM_START_SUSPEND,
1074 IDE_PM_STANDBY,
1075
1076 IDE_PM_START_RESUME,
1077 IDE_PM_RESTORE_PIO = IDE_PM_START_RESUME,
1078 IDE_PM_IDLE,
1079 IDE_PM_RESTORE_DMA,
1080
1081 IDE_PM_COMPLETED,
1da177e4
LT
1082};
1083
e2984c62
BZ
1084int generic_ide_suspend(struct device *, pm_message_t);
1085int generic_ide_resume(struct device *);
1086
1087void ide_complete_power_step(ide_drive_t *, struct request *);
1088ide_startstop_t ide_start_power_step(ide_drive_t *, struct request *);
3616b653 1089void ide_complete_pm_rq(ide_drive_t *, struct request *);
e2984c62
BZ
1090void ide_check_pm_state(ide_drive_t *, struct request *);
1091
1da177e4
LT
1092/*
1093 * Subdrivers support.
4ef3b8f4
LR
1094 *
1095 * The gendriver.owner field should be set to the module owner of this driver.
1096 * The gendriver.name field should be set to the name of this driver
1da177e4 1097 */
7f3c868b 1098struct ide_driver {
1da177e4 1099 const char *version;
1da177e4 1100 ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t);
1da177e4 1101 struct device_driver gen_driver;
4031bbe4
RK
1102 int (*probe)(ide_drive_t *);
1103 void (*remove)(ide_drive_t *);
0d2157f7 1104 void (*resume)(ide_drive_t *);
4031bbe4 1105 void (*shutdown)(ide_drive_t *);
7662d046 1106#ifdef CONFIG_IDE_PROC_FS
79cb3803
BZ
1107 ide_proc_entry_t * (*proc_entries)(ide_drive_t *);
1108 const struct ide_proc_devset * (*proc_devsets)(ide_drive_t *);
7662d046
BZ
1109#endif
1110};
1da177e4 1111
7f3c868b 1112#define to_ide_driver(drv) container_of(drv, struct ide_driver, gen_driver)
4031bbe4 1113
08da591e
BZ
1114int ide_device_get(ide_drive_t *);
1115void ide_device_put(ide_drive_t *);
1116
aa768773
BZ
1117struct ide_ioctl_devset {
1118 unsigned int get_ioctl;
1119 unsigned int set_ioctl;
92f1f8fd 1120 const struct ide_devset *setting;
aa768773
BZ
1121};
1122
1123int ide_setting_ioctl(ide_drive_t *, struct block_device *, unsigned int,
1124 unsigned long, const struct ide_ioctl_devset *);
1125
1bddd9e6 1126int generic_ide_ioctl(ide_drive_t *, struct block_device *, unsigned, unsigned long);
1da177e4 1127
ebae41a5
BZ
1128extern int ide_vlb_clk;
1129extern int ide_pci_clk;
1130
327fa1c2
BZ
1131int ide_end_request(ide_drive_t *, int, int);
1132int ide_end_dequeued_request(ide_drive_t *, struct request *, int, int);
1133void ide_kill_rq(ide_drive_t *, struct request *);
1134
1135void __ide_set_handler(ide_drive_t *, ide_handler_t *, unsigned int,
1136 ide_expiry_t *);
1137void ide_set_handler(ide_drive_t *, ide_handler_t *, unsigned int,
1138 ide_expiry_t *);
1da177e4 1139
cd2a2d96
BZ
1140void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int,
1141 ide_expiry_t *);
1da177e4 1142
1fc14258
BZ
1143void ide_execute_pkt_cmd(ide_drive_t *);
1144
9f87abe8
BZ
1145void ide_pad_transfer(ide_drive_t *, int, int);
1146
9892ec54 1147ide_startstop_t ide_error(ide_drive_t *, const char *, u8);
1da177e4 1148
4dde4492 1149void ide_fix_driveid(u16 *);
01745112 1150
1da177e4
LT
1151extern void ide_fixstring(u8 *, const int, const int);
1152
b163f46d
BZ
1153int ide_busy_sleep(ide_hwif_t *, unsigned long, int);
1154
74af21cf 1155int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
1da177e4 1156
c4e66c36 1157ide_startstop_t ide_do_park_unpark(ide_drive_t *, struct request *);
11938c92 1158ide_startstop_t ide_do_devset(ide_drive_t *, struct request *);
c4e66c36 1159
1da177e4
LT
1160extern ide_startstop_t ide_do_reset (ide_drive_t *);
1161
92f1f8fd
EO
1162extern int ide_devset_execute(ide_drive_t *drive,
1163 const struct ide_devset *setting, int arg);
1164
22aa4b32 1165void ide_complete_cmd(ide_drive_t *, struct ide_cmd *, u8, u8);
a09485df 1166void ide_complete_rq(ide_drive_t *, u8);
1da177e4 1167
089c5c7e 1168void ide_tf_dump(const char *, struct ide_taskfile *);
1da177e4 1169
374e042c
BZ
1170void ide_exec_command(ide_hwif_t *, u8);
1171u8 ide_read_status(ide_hwif_t *);
1172u8 ide_read_altstatus(ide_hwif_t *);
374e042c
BZ
1173
1174void ide_set_irq(ide_hwif_t *, int);
1175
22aa4b32
BZ
1176void ide_tf_load(ide_drive_t *, struct ide_cmd *);
1177void ide_tf_read(ide_drive_t *, struct ide_cmd *);
374e042c 1178
adb1af98
BZ
1179void ide_input_data(ide_drive_t *, struct ide_cmd *, void *, unsigned int);
1180void ide_output_data(ide_drive_t *, struct ide_cmd *, void *, unsigned int);
374e042c 1181
acaa0f5f
BZ
1182int ide_io_buffers(ide_drive_t *, struct ide_atapi_pc *, unsigned int, int);
1183
1da177e4 1184extern void SELECT_DRIVE(ide_drive_t *);
ed4af48f 1185void SELECT_MASK(ide_drive_t *, int);
1da177e4 1186
92eb4380 1187u8 ide_read_error(ide_drive_t *);
1823649b 1188void ide_read_bcount_and_ireason(ide_drive_t *, u16 *, u8 *);
92eb4380 1189
51509eec
BZ
1190int ide_check_atapi_device(ide_drive_t *, const char *);
1191
7bf7420a
BZ
1192void ide_init_pc(struct ide_atapi_pc *);
1193
4abdc6ee
EO
1194/* Disk head parking */
1195extern wait_queue_head_t ide_park_wq;
1196ssize_t ide_park_show(struct device *dev, struct device_attribute *attr,
1197 char *buf);
1198ssize_t ide_park_store(struct device *dev, struct device_attribute *attr,
1199 const char *buf, size_t len);
1200
7645c151
BZ
1201/*
1202 * Special requests for ide-tape block device strategy routine.
1203 *
1204 * In order to service a character device command, we add special requests to
1205 * the tail of our block device request queue and wait for their completion.
1206 */
1207enum {
1208 REQ_IDETAPE_PC1 = (1 << 0), /* packet command (first stage) */
1209 REQ_IDETAPE_PC2 = (1 << 1), /* packet command (second stage) */
1210 REQ_IDETAPE_READ = (1 << 2),
1211 REQ_IDETAPE_WRITE = (1 << 3),
1212};
1213
2ac07d92 1214int ide_queue_pc_tail(ide_drive_t *, struct gendisk *, struct ide_atapi_pc *);
7645c151 1215
de699ad5 1216int ide_do_test_unit_ready(ide_drive_t *, struct gendisk *);
0c8a6c7a 1217int ide_do_start_stop(ide_drive_t *, struct gendisk *, int);
0578042d 1218int ide_set_media_lock(ide_drive_t *, struct gendisk *, int);
6b0da28b
BZ
1219void ide_create_request_sense_cmd(ide_drive_t *, struct ide_atapi_pc *);
1220void ide_retry_pc(ide_drive_t *, struct gendisk *);
0578042d 1221
4cad085e 1222int ide_cd_expiry(ide_drive_t *);
844b9468 1223
392de1d5
BP
1224int ide_cd_get_xferlen(struct request *);
1225
28ad91db 1226ide_startstop_t ide_issue_pc(ide_drive_t *);
594c16d8 1227
22aa4b32 1228ide_startstop_t do_rw_taskfile(ide_drive_t *, struct ide_cmd *);
1da177e4 1229
adb1af98 1230void ide_finish_cmd(ide_drive_t *, struct ide_cmd *, u8);
4d7a984b 1231
22aa4b32
BZ
1232int ide_raw_taskfile(ide_drive_t *, struct ide_cmd *, u8 *, u16);
1233int ide_no_data_taskfile(ide_drive_t *, struct ide_cmd *);
9a3c49be 1234
22aa4b32 1235int ide_taskfile_ioctl(ide_drive_t *, unsigned long);
1da177e4 1236
2ebe1d9e
BZ
1237int ide_dev_read_id(ide_drive_t *, u8, u16 *);
1238
1da177e4 1239extern int ide_driveid_update(ide_drive_t *);
1da177e4
LT
1240extern int ide_config_drive_speed(ide_drive_t *, u8);
1241extern u8 eighty_ninty_three (ide_drive_t *);
1da177e4
LT
1242extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
1243
1244extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
1245
1da177e4
LT
1246extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
1247
1da177e4 1248extern void ide_timer_expiry(unsigned long);
7d12e780 1249extern irqreturn_t ide_intr(int irq, void *dev_id);
165125e1 1250extern void do_ide_request(struct request_queue *);
1da177e4
LT
1251
1252void ide_init_disk(struct gendisk *, ide_drive_t *);
1253
6d208b39 1254#ifdef CONFIG_IDEPCI_PCIBUS_ORDER
725522b5
GKH
1255extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
1256#define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
6d208b39
BZ
1257#else
1258#define ide_pci_register_driver(d) pci_register_driver(d)
1259#endif
1260
6636487e
BZ
1261static inline int ide_pci_is_in_compatibility_mode(struct pci_dev *dev)
1262{
1263 if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE && (dev->class & 5) != 5)
1264 return 1;
1265 return 0;
1266}
1267
86ccf37c 1268void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *,
48c3c107 1269 hw_regs_t *, hw_regs_t **);
85620436 1270void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
1da177e4 1271
8e882ba1 1272#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
b123f56e
BZ
1273int ide_pci_set_master(struct pci_dev *, const char *);
1274unsigned long ide_pci_dma_base(ide_hwif_t *, const struct ide_port_info *);
ebb00fb5 1275int ide_pci_check_simplex(ide_hwif_t *, const struct ide_port_info *);
b123f56e 1276int ide_hwif_setup_dma(ide_hwif_t *, const struct ide_port_info *);
c413b9b9 1277#else
b123f56e
BZ
1278static inline int ide_hwif_setup_dma(ide_hwif_t *hwif,
1279 const struct ide_port_info *d)
1280{
1281 return -EINVAL;
1282}
c413b9b9
BZ
1283#endif
1284
c0ae5023 1285struct ide_pci_enablebit {
1da177e4
LT
1286 u8 reg; /* byte pci reg holding the enable-bit */
1287 u8 mask; /* mask to isolate the enable-bit */
1288 u8 val; /* value of masked reg when "enabled" */
c0ae5023 1289};
1da177e4
LT
1290
1291enum {
1292 /* Uses ISA control ports not PCI ones. */
a5d8c5c8 1293 IDE_HFLAG_ISA_PORTS = (1 << 0),
6a824c92 1294 /* single port device */
a5d8c5c8 1295 IDE_HFLAG_SINGLE = (1 << 1),
6a824c92
BZ
1296 /* don't use legacy PIO blacklist */
1297 IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2),
e277f91f
BZ
1298 /* set for the second port of QD65xx */
1299 IDE_HFLAG_QD_2ND_PORT = (1 << 3),
26bcb879
BZ
1300 /* use PIO8/9 for prefetch off/on */
1301 IDE_HFLAG_ABUSE_PREFETCH = (1 << 4),
1302 /* use PIO6/7 for fast-devsel off/on */
1303 IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5),
1304 /* use 100-102 and 200-202 PIO values to set DMA modes */
1305 IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6),
aedea591
BZ
1306 /*
1307 * keep DMA setting when programming PIO mode, may be used only
1308 * for hosts which have separate PIO and DMA timings (ie. PMAC)
1309 */
1310 IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7),
88b2b32b
BZ
1311 /* program host for the transfer mode after programming device */
1312 IDE_HFLAG_POST_SET_MODE = (1 << 8),
1313 /* don't program host/device for the transfer mode ("smart" hosts) */
1314 IDE_HFLAG_NO_SET_MODE = (1 << 9),
0ae2e178
BZ
1315 /* trust BIOS for programming chipset/device for DMA */
1316 IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10),
cafa027b
BZ
1317 /* host is CS5510/CS5520 */
1318 IDE_HFLAG_CS5520 = (1 << 11),
33c1002e
BZ
1319 /* ATAPI DMA is unsupported */
1320 IDE_HFLAG_NO_ATAPI_DMA = (1 << 12),
5e71d9c5
BZ
1321 /* set if host is a "non-bootable" controller */
1322 IDE_HFLAG_NON_BOOTABLE = (1 << 13),
47b68788
BZ
1323 /* host doesn't support DMA */
1324 IDE_HFLAG_NO_DMA = (1 << 14),
1325 /* check if host is PCI IDE device before allowing DMA */
1326 IDE_HFLAG_NO_AUTODMA = (1 << 15),
c5dd43ec
BZ
1327 /* host uses MMIO */
1328 IDE_HFLAG_MMIO = (1 << 16),
238e4f14
BZ
1329 /* no LBA48 */
1330 IDE_HFLAG_NO_LBA48 = (1 << 17),
1331 /* no LBA48 DMA */
1332 IDE_HFLAG_NO_LBA48_DMA = (1 << 18),
ed67b923
BZ
1333 /* data FIFO is cleared by an error */
1334 IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19),
1c51361a
BZ
1335 /* serialize ports */
1336 IDE_HFLAG_SERIALIZE = (1 << 20),
2787cb8a
BZ
1337 /* host is DTC2278 */
1338 IDE_HFLAG_DTC2278 = (1 << 21),
c094ea07
BZ
1339 /* 4 devices on a single set of I/O ports */
1340 IDE_HFLAG_4DRIVES = (1 << 22),
1f66019b
BZ
1341 /* host is TRM290 */
1342 IDE_HFLAG_TRM290 = (1 << 23),
caea7602
BZ
1343 /* use 32-bit I/O ops */
1344 IDE_HFLAG_IO_32BIT = (1 << 24),
1345 /* unmask IRQs */
1346 IDE_HFLAG_UNMASK_IRQS = (1 << 25),
6636487e 1347 IDE_HFLAG_BROKEN_ALTSTATUS = (1 << 26),
1fd18905
BZ
1348 /* serialize ports if DMA is possible (for sl82c105) */
1349 IDE_HFLAG_SERIALIZE_DMA = (1 << 27),
8ac2b42a
BZ
1350 /* force host out of "simplex" mode */
1351 IDE_HFLAG_CLEAR_SIMPLEX = (1 << 28),
4166c199
BZ
1352 /* DSC overlap is unsupported */
1353 IDE_HFLAG_NO_DSC = (1 << 29),
807b90d0
BZ
1354 /* never use 32-bit I/O ops */
1355 IDE_HFLAG_NO_IO_32BIT = (1 << 30),
1356 /* never unmask IRQs */
1357 IDE_HFLAG_NO_UNMASK_IRQS = (1 << 31),
1da177e4
LT
1358};
1359
7cab14a7 1360#ifdef CONFIG_BLK_DEV_OFFBOARD
7cab14a7 1361# define IDE_HFLAG_OFF_BOARD 0
5e71d9c5
BZ
1362#else
1363# define IDE_HFLAG_OFF_BOARD IDE_HFLAG_NON_BOOTABLE
7cab14a7
BZ
1364#endif
1365
039788e1 1366struct ide_port_info {
1da177e4 1367 char *name;
e354c1d8 1368
2ed0ef54 1369 int (*init_chipset)(struct pci_dev *);
e354c1d8
BZ
1370
1371 void (*get_lock)(irq_handler_t, void *);
1372 void (*release_lock)(void);
1373
1da177e4
LT
1374 void (*init_iops)(ide_hwif_t *);
1375 void (*init_hwif)(ide_hwif_t *);
b123f56e
BZ
1376 int (*init_dma)(ide_hwif_t *,
1377 const struct ide_port_info *);
ac95beed 1378
374e042c 1379 const struct ide_tp_ops *tp_ops;
ac95beed 1380 const struct ide_port_ops *port_ops;
f37afdac 1381 const struct ide_dma_ops *dma_ops;
ac95beed 1382
c0ae5023
BZ
1383 struct ide_pci_enablebit enablebits[2];
1384
528a572d 1385 hwif_chipset_t chipset;
6b492496
BZ
1386
1387 u16 max_sectors; /* if < than the default one */
1388
9ffcf364 1389 u32 host_flags;
255115fb
BZ
1390
1391 int irq_flags;
1392
4099d143 1393 u8 pio_mask;
5f8b6c34
BZ
1394 u8 swdma_mask;
1395 u8 mwdma_mask;
18137207 1396 u8 udma_mask;
039788e1 1397};
1da177e4 1398
6cdf6eb3
BZ
1399int ide_pci_init_one(struct pci_dev *, const struct ide_port_info *, void *);
1400int ide_pci_init_two(struct pci_dev *, struct pci_dev *,
1401 const struct ide_port_info *, void *);
ef0b0427 1402void ide_pci_remove(struct pci_dev *);
1da177e4 1403
feb22b7f
BZ
1404#ifdef CONFIG_PM
1405int ide_pci_suspend(struct pci_dev *, pm_message_t);
1406int ide_pci_resume(struct pci_dev *);
1407#else
1408#define ide_pci_suspend NULL
1409#define ide_pci_resume NULL
1410#endif
1411
1da177e4
LT
1412void ide_map_sg(ide_drive_t *, struct request *);
1413void ide_init_sg_cmd(ide_drive_t *, struct request *);
1414
1415#define BAD_DMA_DRIVE 0
1416#define GOOD_DMA_DRIVE 1
1417
65e5f2e3
JC
1418struct drive_list_entry {
1419 const char *id_model;
1420 const char *id_firmware;
1421};
1422
4dde4492 1423int ide_in_drive_list(u16 *, const struct drive_list_entry *);
a5b7e70d
BZ
1424
1425#ifdef CONFIG_BLK_DEV_IDEDMA
2dbe7e91 1426int ide_dma_good_drive(ide_drive_t *);
1da177e4 1427int __ide_dma_bad_drive(ide_drive_t *);
3ab7efe8 1428int ide_id_dma_bug(ide_drive_t *);
7670df73
BZ
1429
1430u8 ide_find_dma_mode(ide_drive_t *, u8);
1431
1432static inline u8 ide_max_dma_mode(ide_drive_t *drive)
1433{
1434 return ide_find_dma_mode(drive, XFER_UDMA_6);
1435}
1436
4a546e04 1437void ide_dma_off_quietly(ide_drive_t *);
7469aaf6 1438void ide_dma_off(ide_drive_t *);
4a546e04 1439void ide_dma_on(ide_drive_t *);
3608b5d7 1440int ide_set_dma(ide_drive_t *);
578cfa0d 1441void ide_check_dma_crc(ide_drive_t *);
1da177e4
LT
1442ide_startstop_t ide_dma_intr(ide_drive_t *);
1443
2bbd57ca
BZ
1444int ide_allocate_dma_engine(ide_hwif_t *);
1445void ide_release_dma_engine(ide_hwif_t *);
1446
062f9f02
BZ
1447int ide_build_sglist(ide_drive_t *, struct request *);
1448void ide_destroy_dmatable(ide_drive_t *);
1449
8e882ba1 1450#ifdef CONFIG_BLK_DEV_IDEDMA_SFF
2dbe7e91 1451int config_drive_for_dma(ide_drive_t *);
1da177e4 1452extern int ide_build_dmatable(ide_drive_t *, struct request *);
15ce926a 1453void ide_dma_host_set(ide_drive_t *, int);
1da177e4 1454extern int ide_dma_setup(ide_drive_t *);
f37afdac 1455void ide_dma_exec_cmd(ide_drive_t *, u8);
1da177e4 1456extern void ide_dma_start(ide_drive_t *);
653bcf52 1457int ide_dma_end(ide_drive_t *);
f37afdac 1458int ide_dma_test_irq(ide_drive_t *);
592b5315 1459u8 ide_dma_sff_read_status(ide_hwif_t *);
71fc9fcc 1460extern const struct ide_dma_ops sff_dma_ops;
2dbe7e91
BZ
1461#else
1462static inline int config_drive_for_dma(ide_drive_t *drive) { return 0; }
8e882ba1 1463#endif /* CONFIG_BLK_DEV_IDEDMA_SFF */
1da177e4 1464
de23ec9c 1465void ide_dma_lost_irq(ide_drive_t *);
ffa15a69 1466void ide_dma_timeout(ide_drive_t *);
65ca5377 1467ide_startstop_t ide_dma_timeout_retry(ide_drive_t *, int);
de23ec9c 1468
1da177e4 1469#else
3ab7efe8 1470static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; }
7670df73 1471static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
2d5eaa6d 1472static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
4a546e04 1473static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; }
7469aaf6 1474static inline void ide_dma_off(ide_drive_t *drive) { ; }
4a546e04 1475static inline void ide_dma_on(ide_drive_t *drive) { ; }
1da177e4 1476static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
3608b5d7 1477static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
578cfa0d 1478static inline void ide_check_dma_crc(ide_drive_t *drive) { ; }
65ca5377 1479static inline ide_startstop_t ide_dma_timeout_retry(ide_drive_t *drive, int error) { return ide_stopped; }
0d1bad21 1480static inline void ide_release_dma_engine(ide_hwif_t *hwif) { ; }
e6830a86
BZ
1481static inline int ide_build_sglist(ide_drive_t *drive,
1482 struct request *rq) { return 0; }
2bbd57ca 1483#endif /* CONFIG_BLK_DEV_IDEDMA */
1da177e4 1484
e3a59b4d 1485#ifdef CONFIG_BLK_DEV_IDEACPI
8b803bd1 1486int ide_acpi_init(void);
e3a59b4d
HR
1487extern int ide_acpi_exec_tfs(ide_drive_t *drive);
1488extern void ide_acpi_get_timing(ide_hwif_t *hwif);
1489extern void ide_acpi_push_timing(ide_hwif_t *hwif);
8b803bd1 1490void ide_acpi_init_port(ide_hwif_t *);
eafd88a3 1491void ide_acpi_port_init_devices(ide_hwif_t *);
5e32132b 1492extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
e3a59b4d 1493#else
8b803bd1 1494static inline int ide_acpi_init(void) { return 0; }
e3a59b4d
HR
1495static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
1496static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
1497static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
8b803bd1 1498static inline void ide_acpi_init_port(ide_hwif_t *hwif) { ; }
eafd88a3 1499static inline void ide_acpi_port_init_devices(ide_hwif_t *hwif) { ; }
5e32132b 1500static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
e3a59b4d
HR
1501#endif
1502
1da177e4
LT
1503void ide_register_region(struct gendisk *);
1504void ide_unregister_region(struct gendisk *);
1505
f01393e4 1506void ide_undecoded_slave(ide_drive_t *);
1da177e4 1507
9fd91d95 1508void ide_port_apply_params(ide_hwif_t *);
ebdab07d 1509int ide_sysfs_register_port(ide_hwif_t *);
9fd91d95 1510
48c3c107 1511struct ide_host *ide_host_alloc(const struct ide_port_info *, hw_regs_t **);
8a69580e 1512void ide_host_free(struct ide_host *);
48c3c107
BZ
1513int ide_host_register(struct ide_host *, const struct ide_port_info *,
1514 hw_regs_t **);
6f904d01
BZ
1515int ide_host_add(const struct ide_port_info *, hw_regs_t **,
1516 struct ide_host **);
48c3c107 1517void ide_host_remove(struct ide_host *);
0bfeee7d 1518int ide_legacy_device_add(const struct ide_port_info *, unsigned long);
2dde7861
BZ
1519void ide_port_unregister_devices(ide_hwif_t *);
1520void ide_port_scan(ide_hwif_t *);
1da177e4
LT
1521
1522static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
1523{
1524 return hwif->hwif_data;
1525}
1526
1527static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
1528{
1529 hwif->hwif_data = data;
1530}
1531
1da177e4 1532extern void ide_toggle_bounce(ide_drive_t *drive, int on);
1da177e4 1533
a501633c 1534u64 ide_get_lba_addr(struct ide_taskfile *, int);
1da177e4
LT
1535u8 ide_dump_status(ide_drive_t *, const char *, u8);
1536
3be53f3f
BZ
1537struct ide_timing {
1538 u8 mode;
1539 u8 setup; /* t1 */
1540 u16 act8b; /* t2 for 8-bit io */
1541 u16 rec8b; /* t2i for 8-bit io */
1542 u16 cyc8b; /* t0 for 8-bit io */
1543 u16 active; /* t2 or tD */
1544 u16 recover; /* t2i or tK */
1545 u16 cycle; /* t0 */
1546 u16 udma; /* t2CYCTYP/2 */
1547};
1548
1549enum {
1550 IDE_TIMING_SETUP = (1 << 0),
1551 IDE_TIMING_ACT8B = (1 << 1),
1552 IDE_TIMING_REC8B = (1 << 2),
1553 IDE_TIMING_CYC8B = (1 << 3),
1554 IDE_TIMING_8BIT = IDE_TIMING_ACT8B | IDE_TIMING_REC8B |
1555 IDE_TIMING_CYC8B,
1556 IDE_TIMING_ACTIVE = (1 << 4),
1557 IDE_TIMING_RECOVER = (1 << 5),
1558 IDE_TIMING_CYCLE = (1 << 6),
1559 IDE_TIMING_UDMA = (1 << 7),
1560 IDE_TIMING_ALL = IDE_TIMING_SETUP | IDE_TIMING_8BIT |
1561 IDE_TIMING_ACTIVE | IDE_TIMING_RECOVER |
1562 IDE_TIMING_CYCLE | IDE_TIMING_UDMA,
1563};
1564
f06ab340 1565struct ide_timing *ide_timing_find_mode(u8);
c9d6c1a2 1566u16 ide_pio_cycle_time(ide_drive_t *, u8);
f06ab340
BZ
1567void ide_timing_merge(struct ide_timing *, struct ide_timing *,
1568 struct ide_timing *, unsigned int);
1569int ide_timing_compute(ide_drive_t *, u8, struct ide_timing *, int, int);
1570
7eeaaaa5 1571#ifdef CONFIG_IDE_XFER_MODE
9ad54093 1572int ide_scan_pio_blacklist(char *);
7eeaaaa5 1573const char *ide_xfer_verbose(u8);
2134758d 1574u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8);
88b2b32b
BZ
1575int ide_set_pio_mode(ide_drive_t *, u8);
1576int ide_set_dma_mode(ide_drive_t *, u8);
26bcb879 1577void ide_set_pio(ide_drive_t *, u8);
7eeaaaa5
BZ
1578int ide_set_xfer_rate(ide_drive_t *, u8);
1579#else
1580static inline void ide_set_pio(ide_drive_t *drive, u8 pio) { ; }
1581static inline int ide_set_xfer_rate(ide_drive_t *drive, u8 rate) { return -1; }
1582#endif
26bcb879
BZ
1583
1584static inline void ide_set_max_pio(ide_drive_t *drive)
1585{
1586 ide_set_pio(drive, 255);
1587}
1da177e4 1588
ebdab07d
BZ
1589char *ide_media_string(ide_drive_t *);
1590
1591extern struct device_attribute ide_dev_attrs[];
1da177e4 1592extern struct bus_type ide_bus_type;
f74c9141 1593extern struct class *ide_port_class;
1da177e4 1594
7b9f25b5
BZ
1595static inline void ide_dump_identify(u8 *id)
1596{
1597 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_NONE, 16, 2, id, 512, 0);
1598}
1599
86b37860
CL
1600static inline int hwif_to_node(ide_hwif_t *hwif)
1601{
96f80219 1602 return hwif->dev ? dev_to_node(hwif->dev) : -1;
86b37860
CL
1603}
1604
7e59ea21 1605static inline ide_drive_t *ide_get_pair_dev(ide_drive_t *drive)
1b678347 1606{
5e7f3a46 1607 ide_drive_t *peer = drive->hwif->devices[(drive->dn ^ 1) & 1];
1b678347 1608
97100fc8 1609 return (peer->dev_flags & IDE_DFLAG_PRESENT) ? peer : NULL;
1b678347 1610}
2bd24a1c
BZ
1611
1612#define ide_port_for_each_dev(i, dev, port) \
1613 for ((i) = 0; ((dev) = (port)->devices[i]) || (i) < MAX_DRIVES; (i)++)
1614
7ed5b157
BZ
1615#define ide_port_for_each_present_dev(i, dev, port) \
1616 for ((i) = 0; ((dev) = (port)->devices[i]) || (i) < MAX_DRIVES; (i)++) \
1617 if ((dev)->dev_flags & IDE_DFLAG_PRESENT)
1618
2bd24a1c
BZ
1619#define ide_host_for_each_port(i, port, host) \
1620 for ((i) = 0; ((port) = (host)->ports[i]) || (i) < MAX_HOST_PORTS; (i)++)
1621
1da177e4 1622#endif /* _IDE_H */