ide: add struct ide_dma_ops (take 3)
[GitHub/LineageOS/android_kernel_samsung_universal7580.git] / include / linux / ide.h
CommitLineData
1da177e4
LT
1#ifndef _IDE_H
2#define _IDE_H
3/*
4 * linux/include/linux/ide.h
5 *
6 * Copyright (C) 1994-2002 Linus Torvalds & authors
7 */
8
1da177e4
LT
9#include <linux/init.h>
10#include <linux/ioport.h>
11#include <linux/hdreg.h>
1da177e4
LT
12#include <linux/blkdev.h>
13#include <linux/proc_fs.h>
14#include <linux/interrupt.h>
15#include <linux/bitops.h>
16#include <linux/bio.h>
17#include <linux/device.h>
18#include <linux/pci.h>
f36d4024 19#include <linux/completion.h>
e3a59b4d
HR
20#ifdef CONFIG_BLK_DEV_IDEACPI
21#include <acpi/acpi.h>
22#endif
1da177e4
LT
23#include <asm/byteorder.h>
24#include <asm/system.h>
25#include <asm/io.h>
f9383c42 26#include <asm/mutex.h>
1da177e4 27
729d4de9 28#if defined(CONFIG_CRIS) || defined(CONFIG_FRV)
4ee06b7e
BZ
29# define SUPPORT_VLB_SYNC 0
30#else
31# define SUPPORT_VLB_SYNC 1
1da177e4
LT
32#endif
33
34/*
35 * Used to indicate "no IRQ", should be a value that cannot be an IRQ
36 * number.
37 */
38
39#define IDE_NO_IRQ (-1)
40
1da177e4
LT
41typedef unsigned char byte; /* used everywhere */
42
43/*
44 * Probably not wise to fiddle with these
45 */
46#define ERROR_MAX 8 /* Max read/write errors per sector */
47#define ERROR_RESET 3 /* Reset controller every 4th retry */
48#define ERROR_RECAL 1 /* Recalibrate every 2nd retry */
49
50/*
51 * Tune flags
52 */
53#define IDE_TUNE_NOAUTO 2
54#define IDE_TUNE_AUTO 1
55#define IDE_TUNE_DEFAULT 0
56
57/*
58 * state flags
59 */
60
61#define DMA_PIO_RETRY 1 /* retrying in PIO */
62
63#define HWIF(drive) ((ide_hwif_t *)((drive)->hwif))
64#define HWGROUP(drive) ((ide_hwgroup_t *)(HWIF(drive)->hwgroup))
65
66/*
67 * Definitions for accessing IDE controller registers
68 */
69#define IDE_NR_PORTS (10)
70
71#define IDE_DATA_OFFSET (0)
72#define IDE_ERROR_OFFSET (1)
73#define IDE_NSECTOR_OFFSET (2)
74#define IDE_SECTOR_OFFSET (3)
75#define IDE_LCYL_OFFSET (4)
76#define IDE_HCYL_OFFSET (5)
77#define IDE_SELECT_OFFSET (6)
78#define IDE_STATUS_OFFSET (7)
79#define IDE_CONTROL_OFFSET (8)
80#define IDE_IRQ_OFFSET (9)
81
82#define IDE_FEATURE_OFFSET IDE_ERROR_OFFSET
83#define IDE_COMMAND_OFFSET IDE_STATUS_OFFSET
23579a2a
BZ
84#define IDE_ALTSTATUS_OFFSET IDE_CONTROL_OFFSET
85#define IDE_IREASON_OFFSET IDE_NSECTOR_OFFSET
86#define IDE_BCOUNTL_OFFSET IDE_LCYL_OFFSET
87#define IDE_BCOUNTH_OFFSET IDE_HCYL_OFFSET
1da177e4
LT
88
89#define OK_STAT(stat,good,bad) (((stat)&((good)|(bad)))==(good))
90#define BAD_R_STAT (BUSY_STAT | ERR_STAT)
91#define BAD_W_STAT (BAD_R_STAT | WRERR_STAT)
92#define BAD_STAT (BAD_R_STAT | DRQ_STAT)
93#define DRIVE_READY (READY_STAT | SEEK_STAT)
1da177e4
LT
94
95#define BAD_CRC (ABRT_ERR | ICRC_ERR)
96
97#define SATA_NR_PORTS (3) /* 16 possible ?? */
98
99#define SATA_STATUS_OFFSET (0)
1da177e4 100#define SATA_ERROR_OFFSET (1)
1da177e4 101#define SATA_CONTROL_OFFSET (2)
1da177e4 102
1da177e4
LT
103/*
104 * Our Physical Region Descriptor (PRD) table should be large enough
105 * to handle the biggest I/O request we are likely to see. Since requests
106 * can have no more than 256 sectors, and since the typical blocksize is
107 * two or more sectors, we could get by with a limit of 128 entries here for
108 * the usual worst case. Most requests seem to include some contiguous blocks,
109 * further reducing the number of table entries required.
110 *
111 * The driver reverts to PIO mode for individual requests that exceed
112 * this limit (possible with 512 byte blocksizes, eg. MSDOS f/s), so handling
113 * 100% of all crazy scenarios here is not necessary.
114 *
115 * As it turns out though, we must allocate a full 4KB page for this,
116 * so the two PRD tables (ide0 & ide1) will each get half of that,
117 * allowing each to have about 256 entries (8 bytes each) from this.
118 */
119#define PRD_BYTES 8
120#define PRD_ENTRIES 256
121
122/*
123 * Some more useful definitions
124 */
125#define PARTN_BITS 6 /* number of minor dev bits for partitions */
126#define MAX_DRIVES 2 /* per interface; 2 assumed by lots of code */
127#define SECTOR_SIZE 512
128#define SECTOR_WORDS (SECTOR_SIZE / 4) /* number of 32bit words per sector */
129#define IDE_LARGE_SEEK(b1,b2,t) (((b1) > (b2) + (t)) || ((b2) > (b1) + (t)))
130
131/*
132 * Timeouts for various operations:
133 */
134#define WAIT_DRQ (HZ/10) /* 100msec - spec allows up to 20ms */
135#define WAIT_READY (5*HZ) /* 5sec - some laptops are very slow */
136#define WAIT_PIDENTIFY (10*HZ) /* 10sec - should be less than 3ms (?), if all ATAPI CD is closed at boot */
137#define WAIT_WORSTCASE (30*HZ) /* 30sec - worst case when spinning up */
138#define WAIT_CMD (10*HZ) /* 10sec - maximum wait for an IRQ to happen */
139#define WAIT_MIN_SLEEP (2*HZ/100) /* 20msec - minimum sleep time */
140
1da177e4
LT
141/*
142 * Check for an interrupt and acknowledge the interrupt status
143 */
144struct hwif_s;
145typedef int (ide_ack_intr_t)(struct hwif_s *);
146
1da177e4
LT
147/*
148 * hwif_chipset_t is used to keep track of the specific hardware
149 * chipset used by each IDE interface, if known.
150 */
528a572d 151enum { ide_unknown, ide_generic, ide_pci,
1da177e4
LT
152 ide_cmd640, ide_dtc2278, ide_ali14xx,
153 ide_qd65xx, ide_umc8672, ide_ht6560b,
154 ide_rz1000, ide_trm290,
155 ide_cmd646, ide_cy82c693, ide_4drives,
156 ide_pmac, ide_etrax100, ide_acorn,
9a0e77f2 157 ide_au1xxx, ide_palm3710
528a572d
BZ
158};
159
160typedef u8 hwif_chipset_t;
1da177e4
LT
161
162/*
163 * Structure to hold all information about the location of this port
164 */
165typedef struct hw_regs_s {
166 unsigned long io_ports[IDE_NR_PORTS]; /* task file registers */
167 int irq; /* our irq number */
1da177e4
LT
168 ide_ack_intr_t *ack_intr; /* acknowledge interrupt */
169 hwif_chipset_t chipset;
4349d5cd 170 struct device *dev;
1da177e4
LT
171} hw_regs_t;
172
cbb010c1 173void ide_init_port_data(struct hwif_s *, unsigned int);
57c802e8 174void ide_init_port_hw(struct hwif_s *, hw_regs_t *);
baa8f3e9 175
1da177e4
LT
176static inline void ide_std_init_ports(hw_regs_t *hw,
177 unsigned long io_addr,
178 unsigned long ctl_addr)
179{
180 unsigned int i;
181
182 for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; i++)
183 hw->io_ports[i] = io_addr++;
184
185 hw->io_ports[IDE_CONTROL_OFFSET] = ctl_addr;
186}
187
188#include <asm/ide.h>
189
83d7dbc4
MM
190#if !defined(MAX_HWIFS) || defined(CONFIG_EMBEDDED)
191#undef MAX_HWIFS
83ae20c8
BH
192#define MAX_HWIFS CONFIG_IDE_MAX_HWIFS
193#endif
194
1da177e4
LT
195/* Currently only m68k, apus and m8xx need it */
196#ifndef IDE_ARCH_ACK_INTR
197# define ide_ack_intr(hwif) (1)
198#endif
199
200/* Currently only Atari needs it */
201#ifndef IDE_ARCH_LOCK
202# define ide_release_lock() do {} while (0)
203# define ide_get_lock(hdlr, data) do {} while (0)
204#endif /* IDE_ARCH_LOCK */
205
206/*
207 * Now for the data we need to maintain per-drive: ide_drive_t
208 */
209
210#define ide_scsi 0x21
211#define ide_disk 0x20
212#define ide_optical 0x7
213#define ide_cdrom 0x5
214#define ide_tape 0x1
215#define ide_floppy 0x0
216
217/*
218 * Special Driver Flags
219 *
220 * set_geometry : respecify drive geometry
221 * recalibrate : seek to cyl 0
222 * set_multmode : set multmode count
223 * set_tune : tune interface for drive
224 * serviced : service command
225 * reserved : unused
226 */
227typedef union {
228 unsigned all : 8;
229 struct {
1da177e4
LT
230 unsigned set_geometry : 1;
231 unsigned recalibrate : 1;
232 unsigned set_multmode : 1;
233 unsigned set_tune : 1;
234 unsigned serviced : 1;
235 unsigned reserved : 3;
1da177e4
LT
236 } b;
237} special_t;
238
1da177e4
LT
239/*
240 * ATA-IDE Select Register, aka Device-Head
241 *
242 * head : always zeros here
243 * unit : drive select number: 0/1
244 * bit5 : always 1
245 * lba : using LBA instead of CHS
246 * bit7 : always 1
247 */
248typedef union {
249 unsigned all : 8;
250 struct {
251#if defined(__LITTLE_ENDIAN_BITFIELD)
252 unsigned head : 4;
253 unsigned unit : 1;
254 unsigned bit5 : 1;
255 unsigned lba : 1;
256 unsigned bit7 : 1;
257#elif defined(__BIG_ENDIAN_BITFIELD)
258 unsigned bit7 : 1;
259 unsigned lba : 1;
260 unsigned bit5 : 1;
261 unsigned unit : 1;
262 unsigned head : 4;
263#else
264#error "Please fix <asm/byteorder.h>"
265#endif
266 } b;
267} select_t, ata_select_t;
268
1da177e4
LT
269/*
270 * Status returned from various ide_ functions
271 */
272typedef enum {
273 ide_stopped, /* no drive operation was started */
274 ide_started, /* a drive operation was started, handler was set */
275} ide_startstop_t;
276
277struct ide_driver_s;
278struct ide_settings_s;
279
e3a59b4d
HR
280#ifdef CONFIG_BLK_DEV_IDEACPI
281struct ide_acpi_drive_link;
282struct ide_acpi_hwif_link;
283#endif
284
1da177e4
LT
285typedef struct ide_drive_s {
286 char name[4]; /* drive name, such as "hda" */
287 char driver_req[10]; /* requests specific driver */
288
165125e1 289 struct request_queue *queue; /* request queue */
1da177e4
LT
290
291 struct request *rq; /* current request */
292 struct ide_drive_s *next; /* circular list of hwgroup drives */
1da177e4
LT
293 void *driver_data; /* extra driver data */
294 struct hd_driveid *id; /* drive model identification info */
7662d046 295#ifdef CONFIG_IDE_PROC_FS
1da177e4
LT
296 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
297 struct ide_settings_s *settings;/* /proc/ide/ drive settings */
7662d046 298#endif
1da177e4
LT
299 struct hwif_s *hwif; /* actually (ide_hwif_t *) */
300
301 unsigned long sleep; /* sleep until this time */
302 unsigned long service_start; /* time we started last request */
303 unsigned long service_time; /* service time of last request */
304 unsigned long timeout; /* max time to wait for irq */
305
306 special_t special; /* special action flags */
307 select_t select; /* basic drive/head select reg value */
308
309 u8 keep_settings; /* restore settings after drive reset */
1da177e4
LT
310 u8 using_dma; /* disk is using dma for read/write */
311 u8 retry_pio; /* retrying dma capable host in pio */
312 u8 state; /* retry state */
313 u8 waiting_for_dma; /* dma currently in progress */
314 u8 unmask; /* okay to unmask other irqs */
36193484 315 u8 noflush; /* don't attempt flushes */
1da177e4
LT
316 u8 dsc_overlap; /* DSC overlap */
317 u8 nice1; /* give potential excess bandwidth */
318
319 unsigned present : 1; /* drive is physically present */
320 unsigned dead : 1; /* device ejected hint */
321 unsigned id_read : 1; /* 1=id read from disk 0 = synthetic */
322 unsigned noprobe : 1; /* from: hdx=noprobe */
323 unsigned removable : 1; /* 1 if need to do check_media_change */
324 unsigned attach : 1; /* needed for removable devices */
1da177e4
LT
325 unsigned forced_geom : 1; /* 1 if hdx=c,h,s was given at boot */
326 unsigned no_unmask : 1; /* disallow setting unmask bit */
327 unsigned no_io_32bit : 1; /* disallow enabling 32bit I/O */
328 unsigned atapi_overlap : 1; /* ATAPI overlap (not supported) */
1da177e4 329 unsigned doorlocking : 1; /* for removable only: door lock/unlock works */
c223701c 330 unsigned nodma : 1; /* disallow DMA */
1da177e4
LT
331 unsigned autotune : 2; /* 0=default, 1=autotune, 2=noautotune */
332 unsigned remap_0_to_1 : 1; /* 0=noremap, 1=remap 0->1 (for EZDrive) */
333 unsigned blocked : 1; /* 1=powermanagment told us not to do anything, so sleep nicely */
334 unsigned vdma : 1; /* 1=doing PIO over DMA 0=doing normal DMA */
1da177e4
LT
335 unsigned scsi : 1; /* 0=default, 1=ide-scsi emulation */
336 unsigned sleeping : 1; /* 1=sleeping & sleep field valid */
337 unsigned post_reset : 1;
7f8f48af 338 unsigned udma33_warned : 1;
1da177e4 339
1497943e 340 u8 addressing; /* 0=28-bit, 1=48-bit, 2=48-bit doing 28-bit */
1da177e4
LT
341 u8 quirk_list; /* considered quirky, set for a specific host */
342 u8 init_speed; /* transfer rate set at boot */
1da177e4 343 u8 current_speed; /* current transfer rate set */
513daadd 344 u8 desired_speed; /* desired transfer rate set */
1da177e4
LT
345 u8 dn; /* now wide spread use */
346 u8 wcache; /* status of write cache */
347 u8 acoustic; /* acoustic management */
348 u8 media; /* disk, cdrom, tape, floppy, ... */
23579a2a 349 u8 ctl; /* "normal" value for Control register */
1da177e4
LT
350 u8 ready_stat; /* min status value for drive ready */
351 u8 mult_count; /* current multiple sector setting */
352 u8 mult_req; /* requested multiple sector setting */
353 u8 tune_req; /* requested drive tuning setting */
354 u8 io_32bit; /* 0=16-bit, 1=32-bit, 2/3=32bit+sync */
355 u8 bad_wstat; /* used for ignoring WRERR_STAT */
356 u8 nowerr; /* used for ignoring WRERR_STAT */
357 u8 sect0; /* offset of first sector for DM6:DDO */
358 u8 head; /* "real" number of heads */
359 u8 sect; /* "real" sectors per track */
360 u8 bios_head; /* BIOS/fdisk/LILO number of heads */
361 u8 bios_sect; /* BIOS/fdisk/LILO sectors per track */
362
363 unsigned int bios_cyl; /* BIOS/fdisk/LILO number of cyls */
364 unsigned int cyl; /* "real" number of cyls */
26bcb879 365 unsigned int drive_data; /* used by set_pio_mode/selectproc */
1da177e4
LT
366 unsigned int failures; /* current failure count */
367 unsigned int max_failures; /* maximum allowed failure count */
dbe217af 368 u64 probed_capacity;/* initial reported media capacity (ide-cd only currently) */
1da177e4
LT
369
370 u64 capacity64; /* total number of sectors */
371
372 int lun; /* logical unit */
373 int crc_count; /* crc counter to reduce drive speed */
e3a59b4d
HR
374#ifdef CONFIG_BLK_DEV_IDEACPI
375 struct ide_acpi_drive_link *acpidata;
376#endif
1da177e4
LT
377 struct list_head list;
378 struct device gendev;
f36d4024 379 struct completion gendev_rel_comp; /* to deal with device release() */
1da177e4
LT
380} ide_drive_t;
381
8604affd
BZ
382#define to_ide_device(dev)container_of(dev, ide_drive_t, gendev)
383
1da177e4
LT
384#define IDE_CHIPSET_PCI_MASK \
385 ((1<<ide_pci)|(1<<ide_cmd646)|(1<<ide_ali14xx))
386#define IDE_CHIPSET_IS_PCI(c) ((IDE_CHIPSET_PCI_MASK >> (c)) & 1)
387
039788e1 388struct ide_port_info;
1da177e4 389
ac95beed
BZ
390struct ide_port_ops {
391 /* host specific initialization of devices on a port */
392 void (*port_init_devs)(struct hwif_s *);
393 /* routine to program host for PIO mode */
394 void (*set_pio_mode)(ide_drive_t *, const u8);
395 /* routine to program host for DMA mode */
396 void (*set_dma_mode)(ide_drive_t *, const u8);
397 /* tweaks hardware to select drive */
398 void (*selectproc)(ide_drive_t *);
399 /* chipset polling based on hba specifics */
400 int (*reset_poll)(ide_drive_t *);
401 /* chipset specific changes to default for device-hba resets */
402 void (*pre_reset)(ide_drive_t *);
403 /* routine to reset controller after a disk reset */
404 void (*resetproc)(ide_drive_t *);
405 /* special host masking for drive selection */
406 void (*maskproc)(ide_drive_t *, int);
407 /* check host's drive quirk list */
408 void (*quirkproc)(ide_drive_t *);
409
410 u8 (*mdma_filter)(ide_drive_t *);
411 u8 (*udma_filter)(ide_drive_t *);
412
413 u8 (*cable_detect)(struct hwif_s *);
414};
415
5e37bdc0
BZ
416struct ide_dma_ops {
417 void (*dma_host_set)(struct ide_drive_s *, int);
418 int (*dma_setup)(struct ide_drive_s *);
419 void (*dma_exec_cmd)(struct ide_drive_s *, u8);
420 void (*dma_start)(struct ide_drive_s *);
421 int (*dma_end)(struct ide_drive_s *);
422 int (*dma_test_irq)(struct ide_drive_s *);
423 void (*dma_lost_irq)(struct ide_drive_s *);
424 void (*dma_timeout)(struct ide_drive_s *);
425};
426
1da177e4
LT
427typedef struct hwif_s {
428 struct hwif_s *next; /* for linked-list in ide_hwgroup_t */
429 struct hwif_s *mate; /* other hwif from same PCI chip */
430 struct hwgroup_s *hwgroup; /* actually (ide_hwgroup_t *) */
431 struct proc_dir_entry *proc; /* /proc/ide/ directory entry */
432
433 char name[6]; /* name of interface, eg. "ide0" */
434
435 /* task file registers for pata and sata */
436 unsigned long io_ports[IDE_NR_PORTS];
437 unsigned long sata_scr[SATA_NR_PORTS];
1da177e4 438
1da177e4
LT
439 ide_drive_t drives[MAX_DRIVES]; /* drive info */
440
441 u8 major; /* our major number */
442 u8 index; /* 0 for ide0; 1 for ide1; ... */
443 u8 channel; /* for dual-port chips: 0=primary, 1=secondary */
1da177e4
LT
444 u8 bus_state; /* power state of the IDE bus */
445
e95d9c6b 446 u32 host_flags;
6a824c92 447
4099d143
BZ
448 u8 pio_mask;
449
1da177e4
LT
450 u8 ultra_mask;
451 u8 mwdma_mask;
452 u8 swdma_mask;
453
49521f97
BZ
454 u8 cbl; /* cable type */
455
1da177e4
LT
456 hwif_chipset_t chipset; /* sub-module for tuning.. */
457
36501650
BZ
458 struct device *dev;
459
18e181fe
BZ
460 ide_ack_intr_t *ack_intr;
461
1da177e4
LT
462 void (*rw_disk)(ide_drive_t *, struct request *);
463
ac95beed 464 const struct ide_port_ops *port_ops;
5e37bdc0 465 struct ide_dma_ops *dma_ops;
bfa14b42 466
1da177e4
LT
467 void (*ata_input_data)(ide_drive_t *, void *, u32);
468 void (*ata_output_data)(ide_drive_t *, void *, u32);
469
470 void (*atapi_input_bytes)(ide_drive_t *, void *, u32);
471 void (*atapi_output_bytes)(ide_drive_t *, void *, u32);
472
f0dd8712 473 void (*ide_dma_clear_irq)(ide_drive_t *drive);
1da177e4
LT
474
475 void (*OUTB)(u8 addr, unsigned long port);
476 void (*OUTBSYNC)(ide_drive_t *drive, u8 addr, unsigned long port);
477 void (*OUTW)(u16 addr, unsigned long port);
1da177e4
LT
478 void (*OUTSW)(unsigned long port, void *addr, u32 count);
479 void (*OUTSL)(unsigned long port, void *addr, u32 count);
480
481 u8 (*INB)(unsigned long port);
482 u16 (*INW)(unsigned long port);
1da177e4
LT
483 void (*INSW)(unsigned long port, void *addr, u32 count);
484 void (*INSL)(unsigned long port, void *addr, u32 count);
485
486 /* dma physical region descriptor table (cpu view) */
487 unsigned int *dmatable_cpu;
488 /* dma physical region descriptor table (dma view) */
489 dma_addr_t dmatable_dma;
490 /* Scatter-gather list used to build the above */
491 struct scatterlist *sg_table;
492 int sg_max_nents; /* Maximum number of entries in it */
493 int sg_nents; /* Current number of entries in it */
494 int sg_dma_direction; /* dma transfer direction */
495
496 /* data phase of the active command (currently only valid for PIO/DMA) */
497 int data_phase;
498
499 unsigned int nsect;
500 unsigned int nleft;
55c16a70 501 struct scatterlist *cursg;
1da177e4
LT
502 unsigned int cursg_ofs;
503
1da177e4
LT
504 int rqsize; /* max sectors per request */
505 int irq; /* our irq number */
506
1da177e4
LT
507 unsigned long dma_base; /* base addr for dma ports */
508 unsigned long dma_command; /* dma command register */
509 unsigned long dma_vendor1; /* dma vendor 1 register */
510 unsigned long dma_status; /* dma status register */
511 unsigned long dma_vendor3; /* dma vendor 3 register */
512 unsigned long dma_prdtable; /* actual prd table address */
1da177e4 513
1da177e4
LT
514 unsigned long config_data; /* for use by chipset-specific code */
515 unsigned long select_data; /* for use by chipset-specific code */
516
020e322d
SS
517 unsigned long extra_base; /* extra addr for dma ports */
518 unsigned extra_ports; /* number of extra dma ports */
519
1da177e4 520 unsigned present : 1; /* this interface exists */
1da177e4
LT
521 unsigned serialized : 1; /* serialized all channel operation */
522 unsigned sharing_irq: 1; /* 1 = sharing irq with another hwif */
523 unsigned reset : 1; /* reset after probe */
1da177e4 524 unsigned sg_mapped : 1; /* sg_table and sg_nents are ready */
2ad1e558 525 unsigned mmio : 1; /* host uses MMIO */
1da177e4 526
f74c9141
BZ
527 struct device gendev;
528 struct device *portdev;
529
f36d4024 530 struct completion gendev_rel_comp; /* To deal with device release() */
1da177e4
LT
531
532 void *hwif_data; /* extra hwif data */
533
534 unsigned dma;
e3a59b4d
HR
535
536#ifdef CONFIG_BLK_DEV_IDEACPI
537 struct ide_acpi_hwif_link *acpidata;
538#endif
22fc6ecc 539} ____cacheline_internodealigned_in_smp ide_hwif_t;
1da177e4
LT
540
541/*
542 * internal ide interrupt handler type
543 */
1da177e4
LT
544typedef ide_startstop_t (ide_handler_t)(ide_drive_t *);
545typedef int (ide_expiry_t)(ide_drive_t *);
546
0eea6458
BP
547/* used by ide-cd, ide-floppy, etc. */
548typedef void (xfer_func_t)(ide_drive_t *, void *, u32);
549
1da177e4
LT
550typedef struct hwgroup_s {
551 /* irq handler, if active */
552 ide_startstop_t (*handler)(ide_drive_t *);
a6fbb1c8 553
1da177e4
LT
554 /* BOOL: protects all fields below */
555 volatile int busy;
556 /* BOOL: wake us up on timer expiry */
557 unsigned int sleeping : 1;
558 /* BOOL: polling active & poll_timeout field valid */
559 unsigned int polling : 1;
913759ac
AC
560 /* BOOL: in a polling reset situation. Must not trigger another reset yet */
561 unsigned int resetting : 1;
562
1da177e4
LT
563 /* current drive */
564 ide_drive_t *drive;
565 /* ptr to current hwif in linked-list */
566 ide_hwif_t *hwif;
567
1da177e4
LT
568 /* current request */
569 struct request *rq;
a6fbb1c8 570
1da177e4
LT
571 /* failsafe timer */
572 struct timer_list timer;
1da177e4
LT
573 /* timeout value during long polls */
574 unsigned long poll_timeout;
575 /* queried upon timeouts */
576 int (*expiry)(ide_drive_t *);
a6fbb1c8 577
23450319
SS
578 int req_gen;
579 int req_gen_timer;
1da177e4
LT
580} ide_hwgroup_t;
581
7662d046
BZ
582typedef struct ide_driver_s ide_driver_t;
583
f9383c42 584extern struct mutex ide_setting_mtx;
1da177e4 585
7662d046
BZ
586int set_io_32bit(ide_drive_t *, int);
587int set_pio_mode(ide_drive_t *, int);
588int set_using_dma(ide_drive_t *, int);
589
eaec3e7d
BP
590/* ATAPI packet command flags */
591enum {
592 /* set when an error is considered normal - no retry (ide-tape) */
593 PC_FLAG_ABORT = (1 << 0),
594 PC_FLAG_SUPPRESS_ERROR = (1 << 1),
595 PC_FLAG_WAIT_FOR_DSC = (1 << 2),
596 PC_FLAG_DMA_OK = (1 << 3),
597 PC_FLAG_DMA_RECOMMENDED = (1 << 4),
598 PC_FLAG_DMA_IN_PROGRESS = (1 << 5),
599 PC_FLAG_DMA_ERROR = (1 << 6),
600 PC_FLAG_WRITING = (1 << 7),
601 /* command timed out */
602 PC_FLAG_TIMEDOUT = (1 << 8),
603};
604
8303b46e
BP
605struct ide_atapi_pc {
606 /* actual packet bytes */
607 u8 c[12];
608 /* incremented on each retry */
609 int retries;
610 int error;
611
612 /* bytes to transfer */
613 int req_xfer;
614 /* bytes actually transferred */
615 int xferred;
616
617 /* data buffer */
618 u8 *buf;
619 /* current buffer position */
620 u8 *cur_pos;
621 int buf_size;
622 /* missing/available data on the current buffer */
623 int b_count;
624
625 /* the corresponding request */
626 struct request *rq;
627
628 unsigned long flags;
629
630 /*
631 * those are more or less driver-specific and some of them are subject
632 * to change/removal later.
633 */
634 u8 pc_buf[256];
635 void (*idefloppy_callback) (ide_drive_t *);
636 ide_startstop_t (*idetape_callback) (ide_drive_t *);
637
638 /* idetape only */
639 struct idetape_bh *bh;
640 char *b_data;
641
642 /* idescsi only for now */
643 struct scatterlist *sg;
644 unsigned int sg_cnt;
645
646 struct scsi_cmnd *scsi_cmd;
647 void (*done) (struct scsi_cmnd *);
648
649 unsigned long timeout;
650};
651
7662d046 652#ifdef CONFIG_IDE_PROC_FS
1da177e4
LT
653/*
654 * configurable drive settings
655 */
656
657#define TYPE_INT 0
1497943e
BZ
658#define TYPE_BYTE 1
659#define TYPE_SHORT 2
1da177e4
LT
660
661#define SETTING_READ (1 << 0)
662#define SETTING_WRITE (1 << 1)
663#define SETTING_RW (SETTING_READ | SETTING_WRITE)
664
665typedef int (ide_procset_t)(ide_drive_t *, int);
666typedef struct ide_settings_s {
667 char *name;
668 int rw;
1da177e4
LT
669 int data_type;
670 int min;
671 int max;
672 int mul_factor;
673 int div_factor;
674 void *data;
675 ide_procset_t *set;
676 int auto_remove;
677 struct ide_settings_s *next;
678} ide_settings_t;
679
1497943e 680int ide_add_setting(ide_drive_t *, const char *, int, int, int, int, int, int, void *, ide_procset_t *set);
1da177e4
LT
681
682/*
683 * /proc/ide interface
684 */
685typedef struct {
686 const char *name;
687 mode_t mode;
688 read_proc_t *read_proc;
689 write_proc_t *write_proc;
690} ide_proc_entry_t;
691
ecfd80e4
BZ
692void proc_ide_create(void);
693void proc_ide_destroy(void);
5cbf79cd 694void ide_proc_register_port(ide_hwif_t *);
d9270a3f 695void ide_proc_port_register_devices(ide_hwif_t *);
5b0c4b30 696void ide_proc_unregister_device(ide_drive_t *);
5cbf79cd 697void ide_proc_unregister_port(ide_hwif_t *);
7662d046
BZ
698void ide_proc_register_driver(ide_drive_t *, ide_driver_t *);
699void ide_proc_unregister_driver(ide_drive_t *, ide_driver_t *);
700
701void ide_add_generic_settings(ide_drive_t *);
702
1da177e4
LT
703read_proc_t proc_ide_read_capacity;
704read_proc_t proc_ide_read_geometry;
705
706#ifdef CONFIG_BLK_DEV_IDEPCI
707void ide_pci_create_host_proc(const char *, get_info_t *);
708#endif
709
710/*
711 * Standard exit stuff:
712 */
713#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) \
714{ \
715 len -= off; \
716 if (len < count) { \
717 *eof = 1; \
718 if (len <= 0) \
719 return 0; \
720 } else \
721 len = count; \
722 *start = page + off; \
723 return len; \
724}
725#else
ecfd80e4
BZ
726static inline void proc_ide_create(void) { ; }
727static inline void proc_ide_destroy(void) { ; }
5cbf79cd 728static inline void ide_proc_register_port(ide_hwif_t *hwif) { ; }
d9270a3f 729static inline void ide_proc_port_register_devices(ide_hwif_t *hwif) { ; }
5b0c4b30 730static inline void ide_proc_unregister_device(ide_drive_t *drive) { ; }
5cbf79cd 731static inline void ide_proc_unregister_port(ide_hwif_t *hwif) { ; }
7662d046
BZ
732static inline void ide_proc_register_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
733static inline void ide_proc_unregister_driver(ide_drive_t *drive, ide_driver_t *driver) { ; }
734static inline void ide_add_generic_settings(ide_drive_t *drive) { ; }
1da177e4
LT
735#define PROC_IDE_READ_RETURN(page,start,off,count,eof,len) return 0;
736#endif
737
738/*
739 * Power Management step value (rq->pm->pm_step).
740 *
741 * The step value starts at 0 (ide_pm_state_start_suspend) for a
742 * suspend operation or 1000 (ide_pm_state_start_resume) for a
743 * resume operation.
744 *
745 * For each step, the core calls the subdriver start_power_step() first.
746 * This can return:
747 * - ide_stopped : In this case, the core calls us back again unless
748 * step have been set to ide_power_state_completed.
749 * - ide_started : In this case, the channel is left busy until an
750 * async event (interrupt) occurs.
751 * Typically, start_power_step() will issue a taskfile request with
752 * do_rw_taskfile().
753 *
754 * Upon reception of the interrupt, the core will call complete_power_step()
755 * with the error code if any. This routine should update the step value
756 * and return. It should not start a new request. The core will call
757 * start_power_step for the new step value, unless step have been set to
758 * ide_power_state_completed.
759 *
760 * Subdrivers are expected to define their own additional power
761 * steps from 1..999 for suspend and from 1001..1999 for resume,
762 * other values are reserved for future use.
763 */
764
765enum {
766 ide_pm_state_completed = -1,
767 ide_pm_state_start_suspend = 0,
768 ide_pm_state_start_resume = 1000,
769};
770
771/*
772 * Subdrivers support.
4ef3b8f4
LR
773 *
774 * The gendriver.owner field should be set to the module owner of this driver.
775 * The gendriver.name field should be set to the name of this driver
1da177e4 776 */
7662d046 777struct ide_driver_s {
1da177e4
LT
778 const char *version;
779 u8 media;
1da177e4 780 unsigned supports_dsc_overlap : 1;
1da177e4
LT
781 ide_startstop_t (*do_request)(ide_drive_t *, struct request *, sector_t);
782 int (*end_request)(ide_drive_t *, int, int);
783 ide_startstop_t (*error)(ide_drive_t *, struct request *rq, u8, u8);
784 ide_startstop_t (*abort)(ide_drive_t *, struct request *rq);
1da177e4 785 struct device_driver gen_driver;
4031bbe4
RK
786 int (*probe)(ide_drive_t *);
787 void (*remove)(ide_drive_t *);
0d2157f7 788 void (*resume)(ide_drive_t *);
4031bbe4 789 void (*shutdown)(ide_drive_t *);
7662d046
BZ
790#ifdef CONFIG_IDE_PROC_FS
791 ide_proc_entry_t *proc;
792#endif
793};
1da177e4 794
4031bbe4
RK
795#define to_ide_driver(drv) container_of(drv, ide_driver_t, gen_driver)
796
1da177e4
LT
797int generic_ide_ioctl(ide_drive_t *, struct file *, struct block_device *, unsigned, unsigned long);
798
799/*
800 * ide_hwifs[] is the master data structure used to keep track
801 * of just about everything in ide.c. Whenever possible, routines
802 * should be using pointers to a drive (ide_drive_t *) or
803 * pointers to a hwif (ide_hwif_t *), rather than indexing this
804 * structure directly (the allocation/layout may change!).
805 *
806 */
807#ifndef _IDE_C
808extern ide_hwif_t ide_hwifs[]; /* master data repository */
809#endif
810extern int noautodma;
811
fe80b937
BZ
812ide_hwif_t *ide_find_port_slot(const struct ide_port_info *);
813
814static inline ide_hwif_t *ide_find_port(void)
815{
816 return ide_find_port_slot(NULL);
817}
818
1da177e4 819extern int ide_end_request (ide_drive_t *drive, int uptodate, int nrsecs);
dbe217af
AC
820int ide_end_dequeued_request(ide_drive_t *drive, struct request *rq,
821 int uptodate, int nr_sectors);
1da177e4 822
1da177e4
LT
823extern void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler, unsigned int timeout, ide_expiry_t *expiry);
824
cd2a2d96
BZ
825void ide_execute_command(ide_drive_t *, u8, ide_handler_t *, unsigned int,
826 ide_expiry_t *);
1da177e4
LT
827
828ide_startstop_t __ide_error(ide_drive_t *, struct request *, u8, u8);
829
1da177e4
LT
830ide_startstop_t ide_error (ide_drive_t *drive, const char *msg, byte stat);
831
832ide_startstop_t __ide_abort(ide_drive_t *, struct request *);
833
1da177e4
LT
834extern ide_startstop_t ide_abort(ide_drive_t *, const char *);
835
836extern void ide_fix_driveid(struct hd_driveid *);
01745112 837
1da177e4
LT
838extern void ide_fixstring(u8 *, const int, const int);
839
74af21cf 840int ide_wait_stat(ide_startstop_t *, ide_drive_t *, u8, u8, unsigned long);
1da177e4 841
1da177e4
LT
842extern ide_startstop_t ide_do_reset (ide_drive_t *);
843
1da177e4
LT
844extern void ide_init_drive_cmd (struct request *rq);
845
1da177e4
LT
846/*
847 * "action" parameter type for ide_do_drive_cmd() below.
848 */
849typedef enum {
850 ide_wait, /* insert rq at end of list, and wait for it */
1da177e4
LT
851 ide_preempt, /* insert rq in front of current request */
852 ide_head_wait, /* insert rq in front of current request and wait for it */
853 ide_end /* insert rq at end of list, but don't wait for it */
854} ide_action_t;
855
1da177e4
LT
856extern int ide_do_drive_cmd(ide_drive_t *, struct request *, ide_action_t);
857
1da177e4
LT
858extern void ide_end_drive_cmd(ide_drive_t *, u8, u8);
859
9e42237f
BZ
860enum {
861 IDE_TFLAG_LBA48 = (1 << 0),
862 IDE_TFLAG_NO_SELECT_MASK = (1 << 1),
74095a91
BZ
863 IDE_TFLAG_FLAGGED = (1 << 2),
864 IDE_TFLAG_OUT_DATA = (1 << 3),
865 IDE_TFLAG_OUT_HOB_FEATURE = (1 << 4),
866 IDE_TFLAG_OUT_HOB_NSECT = (1 << 5),
867 IDE_TFLAG_OUT_HOB_LBAL = (1 << 6),
868 IDE_TFLAG_OUT_HOB_LBAM = (1 << 7),
869 IDE_TFLAG_OUT_HOB_LBAH = (1 << 8),
870 IDE_TFLAG_OUT_HOB = IDE_TFLAG_OUT_HOB_FEATURE |
871 IDE_TFLAG_OUT_HOB_NSECT |
872 IDE_TFLAG_OUT_HOB_LBAL |
873 IDE_TFLAG_OUT_HOB_LBAM |
874 IDE_TFLAG_OUT_HOB_LBAH,
875 IDE_TFLAG_OUT_FEATURE = (1 << 9),
876 IDE_TFLAG_OUT_NSECT = (1 << 10),
877 IDE_TFLAG_OUT_LBAL = (1 << 11),
878 IDE_TFLAG_OUT_LBAM = (1 << 12),
879 IDE_TFLAG_OUT_LBAH = (1 << 13),
880 IDE_TFLAG_OUT_TF = IDE_TFLAG_OUT_FEATURE |
881 IDE_TFLAG_OUT_NSECT |
882 IDE_TFLAG_OUT_LBAL |
883 IDE_TFLAG_OUT_LBAM |
884 IDE_TFLAG_OUT_LBAH,
807e35d6 885 IDE_TFLAG_OUT_DEVICE = (1 << 14),
ac026ff2 886 IDE_TFLAG_WRITE = (1 << 15),
866e2ec9
BZ
887 IDE_TFLAG_FLAGGED_SET_IN_FLAGS = (1 << 16),
888 IDE_TFLAG_IN_DATA = (1 << 17),
57d7366b 889 IDE_TFLAG_CUSTOM_HANDLER = (1 << 18),
f6e29e35 890 IDE_TFLAG_DMA_PIO_FALLBACK = (1 << 19),
c2b57cdc
BZ
891 IDE_TFLAG_IN_HOB_FEATURE = (1 << 20),
892 IDE_TFLAG_IN_HOB_NSECT = (1 << 21),
893 IDE_TFLAG_IN_HOB_LBAL = (1 << 22),
894 IDE_TFLAG_IN_HOB_LBAM = (1 << 23),
895 IDE_TFLAG_IN_HOB_LBAH = (1 << 24),
896 IDE_TFLAG_IN_HOB_LBA = IDE_TFLAG_IN_HOB_LBAL |
897 IDE_TFLAG_IN_HOB_LBAM |
898 IDE_TFLAG_IN_HOB_LBAH,
899 IDE_TFLAG_IN_HOB = IDE_TFLAG_IN_HOB_FEATURE |
900 IDE_TFLAG_IN_HOB_NSECT |
901 IDE_TFLAG_IN_HOB_LBA,
902 IDE_TFLAG_IN_NSECT = (1 << 25),
903 IDE_TFLAG_IN_LBAL = (1 << 26),
904 IDE_TFLAG_IN_LBAM = (1 << 27),
905 IDE_TFLAG_IN_LBAH = (1 << 28),
906 IDE_TFLAG_IN_LBA = IDE_TFLAG_IN_LBAL |
907 IDE_TFLAG_IN_LBAM |
908 IDE_TFLAG_IN_LBAH,
909 IDE_TFLAG_IN_TF = IDE_TFLAG_IN_NSECT |
910 IDE_TFLAG_IN_LBA,
911 IDE_TFLAG_IN_DEVICE = (1 << 29),
657cc1a8
BZ
912 IDE_TFLAG_HOB = IDE_TFLAG_OUT_HOB |
913 IDE_TFLAG_IN_HOB,
914 IDE_TFLAG_TF = IDE_TFLAG_OUT_TF |
915 IDE_TFLAG_IN_TF,
916 IDE_TFLAG_DEVICE = IDE_TFLAG_OUT_DEVICE |
917 IDE_TFLAG_IN_DEVICE,
35cf2b94
TH
918 /* force 16-bit I/O operations */
919 IDE_TFLAG_IO_16BIT = (1 << 30),
395d8ef5
BZ
920 /* ide_task_t was allocated using kmalloc() */
921 IDE_TFLAG_DYN = (1 << 31),
9e42237f
BZ
922};
923
650d841d
BZ
924struct ide_taskfile {
925 u8 hob_data; /* 0: high data byte (for TASKFILE IOCTL) */
926
927 u8 hob_feature; /* 1-5: additional data to support LBA48 */
928 u8 hob_nsect;
929 u8 hob_lbal;
930 u8 hob_lbam;
931 u8 hob_lbah;
932
933 u8 data; /* 6: low data byte (for TASKFILE IOCTL) */
934
935 union { /*  7: */
936 u8 error; /* read: error */
937 u8 feature; /* write: feature */
938 };
939
940 u8 nsect; /* 8: number of sectors */
941 u8 lbal; /* 9: LBA low */
942 u8 lbam; /* 10: LBA mid */
943 u8 lbah; /* 11: LBA high */
944
945 u8 device; /* 12: device select */
946
947 union { /* 13: */
948 u8 status; /*  read: status  */
949 u8 command; /* write: command */
950 };
951};
952
1da177e4 953typedef struct ide_task_s {
650d841d
BZ
954 union {
955 struct ide_taskfile tf;
956 u8 tf_array[14];
957 };
866e2ec9 958 u32 tf_flags;
1da177e4 959 int data_phase;
1da177e4
LT
960 struct request *rq; /* copy of request */
961 void *special; /* valid_t generally */
962} ide_task_t;
963
9e42237f 964void ide_tf_load(ide_drive_t *, ide_task_t *);
c2b57cdc 965void ide_tf_read(ide_drive_t *, ide_task_t *);
1da177e4
LT
966
967extern void SELECT_DRIVE(ide_drive_t *);
1da177e4 968extern void SELECT_MASK(ide_drive_t *, int);
1da177e4
LT
969
970extern int drive_is_ready(ide_drive_t *);
1da177e4 971
2fc57388
BZ
972void ide_pktcmd_tf_load(ide_drive_t *, u32, u16, u8);
973
f6e29e35 974ide_startstop_t do_rw_taskfile(ide_drive_t *, ide_task_t *);
1da177e4 975
4d7a984b
TH
976void task_end_request(ide_drive_t *, struct request *, u8);
977
ac026ff2 978int ide_raw_taskfile(ide_drive_t *, ide_task_t *, u8 *, u16);
9a3c49be
BZ
979int ide_no_data_taskfile(ide_drive_t *, ide_task_t *);
980
1da177e4
LT
981int ide_taskfile_ioctl(ide_drive_t *, unsigned int, unsigned long);
982int ide_cmd_ioctl(ide_drive_t *, unsigned int, unsigned long);
983int ide_task_ioctl(ide_drive_t *, unsigned int, unsigned long);
984
985extern int system_bus_clock(void);
986
987extern int ide_driveid_update(ide_drive_t *);
1da177e4
LT
988extern int ide_config_drive_speed(ide_drive_t *, u8);
989extern u8 eighty_ninty_three (ide_drive_t *);
1da177e4
LT
990extern int taskfile_lib_get_identify(ide_drive_t *drive, u8 *);
991
992extern int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout);
993
1da177e4
LT
994extern void ide_stall_queue(ide_drive_t *drive, unsigned long timeout);
995
996extern int ide_spin_wait_hwgroup(ide_drive_t *);
997extern void ide_timer_expiry(unsigned long);
7d12e780 998extern irqreturn_t ide_intr(int irq, void *dev_id);
165125e1 999extern void do_ide_request(struct request_queue *);
1da177e4
LT
1000
1001void ide_init_disk(struct gendisk *, ide_drive_t *);
1002
6d208b39 1003#ifdef CONFIG_IDEPCI_PCIBUS_ORDER
725522b5
GKH
1004extern int __ide_pci_register_driver(struct pci_driver *driver, struct module *owner, const char *mod_name);
1005#define ide_pci_register_driver(d) __ide_pci_register_driver(d, THIS_MODULE, KBUILD_MODNAME)
6d208b39
BZ
1006#else
1007#define ide_pci_register_driver(d) pci_register_driver(d)
1008#endif
1009
85620436
BZ
1010void ide_pci_setup_ports(struct pci_dev *, const struct ide_port_info *, int, u8 *);
1011void ide_setup_pci_noise(struct pci_dev *, const struct ide_port_info *);
1da177e4 1012
8e882ba1 1013#ifdef CONFIG_BLK_DEV_IDEDMA_PCI
b123f56e
BZ
1014int ide_pci_set_master(struct pci_dev *, const char *);
1015unsigned long ide_pci_dma_base(ide_hwif_t *, const struct ide_port_info *);
1016int ide_hwif_setup_dma(ide_hwif_t *, const struct ide_port_info *);
c413b9b9 1017#else
b123f56e
BZ
1018static inline int ide_hwif_setup_dma(ide_hwif_t *hwif,
1019 const struct ide_port_info *d)
1020{
1021 return -EINVAL;
1022}
c413b9b9
BZ
1023#endif
1024
1da177e4
LT
1025extern void default_hwif_iops(ide_hwif_t *);
1026extern void default_hwif_mmiops(ide_hwif_t *);
1027extern void default_hwif_transport(ide_hwif_t *);
1028
1da177e4
LT
1029typedef struct ide_pci_enablebit_s {
1030 u8 reg; /* byte pci reg holding the enable-bit */
1031 u8 mask; /* mask to isolate the enable-bit */
1032 u8 val; /* value of masked reg when "enabled" */
1033} ide_pci_enablebit_t;
1034
1035enum {
1036 /* Uses ISA control ports not PCI ones. */
a5d8c5c8 1037 IDE_HFLAG_ISA_PORTS = (1 << 0),
6a824c92 1038 /* single port device */
a5d8c5c8 1039 IDE_HFLAG_SINGLE = (1 << 1),
6a824c92
BZ
1040 /* don't use legacy PIO blacklist */
1041 IDE_HFLAG_PIO_NO_BLACKLIST = (1 << 2),
e277f91f
BZ
1042 /* set for the second port of QD65xx */
1043 IDE_HFLAG_QD_2ND_PORT = (1 << 3),
26bcb879
BZ
1044 /* use PIO8/9 for prefetch off/on */
1045 IDE_HFLAG_ABUSE_PREFETCH = (1 << 4),
1046 /* use PIO6/7 for fast-devsel off/on */
1047 IDE_HFLAG_ABUSE_FAST_DEVSEL = (1 << 5),
1048 /* use 100-102 and 200-202 PIO values to set DMA modes */
1049 IDE_HFLAG_ABUSE_DMA_MODES = (1 << 6),
aedea591
BZ
1050 /*
1051 * keep DMA setting when programming PIO mode, may be used only
1052 * for hosts which have separate PIO and DMA timings (ie. PMAC)
1053 */
1054 IDE_HFLAG_SET_PIO_MODE_KEEP_DMA = (1 << 7),
88b2b32b
BZ
1055 /* program host for the transfer mode after programming device */
1056 IDE_HFLAG_POST_SET_MODE = (1 << 8),
1057 /* don't program host/device for the transfer mode ("smart" hosts) */
1058 IDE_HFLAG_NO_SET_MODE = (1 << 9),
0ae2e178
BZ
1059 /* trust BIOS for programming chipset/device for DMA */
1060 IDE_HFLAG_TRUST_BIOS_FOR_DMA = (1 << 10),
807b90d0 1061 /* host uses VDMA (tied with IDE_HFLAG_CS5520 for now) */
0ae2e178 1062 IDE_HFLAG_VDMA = (1 << 11),
33c1002e
BZ
1063 /* ATAPI DMA is unsupported */
1064 IDE_HFLAG_NO_ATAPI_DMA = (1 << 12),
5e71d9c5
BZ
1065 /* set if host is a "non-bootable" controller */
1066 IDE_HFLAG_NON_BOOTABLE = (1 << 13),
47b68788
BZ
1067 /* host doesn't support DMA */
1068 IDE_HFLAG_NO_DMA = (1 << 14),
1069 /* check if host is PCI IDE device before allowing DMA */
1070 IDE_HFLAG_NO_AUTODMA = (1 << 15),
807b90d0
BZ
1071 /* don't autotune PIO */
1072 IDE_HFLAG_NO_AUTOTUNE = (1 << 16),
9ffcf364 1073 /* host is CS5510/CS5520 */
807b90d0 1074 IDE_HFLAG_CS5520 = IDE_HFLAG_VDMA,
238e4f14
BZ
1075 /* no LBA48 */
1076 IDE_HFLAG_NO_LBA48 = (1 << 17),
1077 /* no LBA48 DMA */
1078 IDE_HFLAG_NO_LBA48_DMA = (1 << 18),
ed67b923
BZ
1079 /* data FIFO is cleared by an error */
1080 IDE_HFLAG_ERROR_STOPS_FIFO = (1 << 19),
1c51361a
BZ
1081 /* serialize ports */
1082 IDE_HFLAG_SERIALIZE = (1 << 20),
3985ee3b
BZ
1083 /* use legacy IRQs */
1084 IDE_HFLAG_LEGACY_IRQS = (1 << 21),
8acf28c0
BZ
1085 /* force use of legacy IRQs */
1086 IDE_HFLAG_FORCE_LEGACY_IRQS = (1 << 22),
272a3709
BZ
1087 /* limit LBA48 requests to 256 sectors */
1088 IDE_HFLAG_RQSIZE_256 = (1 << 23),
caea7602
BZ
1089 /* use 32-bit I/O ops */
1090 IDE_HFLAG_IO_32BIT = (1 << 24),
1091 /* unmask IRQs */
1092 IDE_HFLAG_UNMASK_IRQS = (1 << 25),
4db90a14 1093 IDE_HFLAG_ABUSE_SET_DMA_MODE = (1 << 26),
1fd18905
BZ
1094 /* serialize ports if DMA is possible (for sl82c105) */
1095 IDE_HFLAG_SERIALIZE_DMA = (1 << 27),
8ac2b42a
BZ
1096 /* force host out of "simplex" mode */
1097 IDE_HFLAG_CLEAR_SIMPLEX = (1 << 28),
4166c199
BZ
1098 /* DSC overlap is unsupported */
1099 IDE_HFLAG_NO_DSC = (1 << 29),
807b90d0
BZ
1100 /* never use 32-bit I/O ops */
1101 IDE_HFLAG_NO_IO_32BIT = (1 << 30),
1102 /* never unmask IRQs */
1103 IDE_HFLAG_NO_UNMASK_IRQS = (1 << 31),
1da177e4
LT
1104};
1105
7cab14a7 1106#ifdef CONFIG_BLK_DEV_OFFBOARD
7cab14a7 1107# define IDE_HFLAG_OFF_BOARD 0
5e71d9c5
BZ
1108#else
1109# define IDE_HFLAG_OFF_BOARD IDE_HFLAG_NON_BOOTABLE
7cab14a7
BZ
1110#endif
1111
039788e1 1112struct ide_port_info {
1da177e4 1113 char *name;
1da177e4
LT
1114 unsigned int (*init_chipset)(struct pci_dev *, const char *);
1115 void (*init_iops)(ide_hwif_t *);
1116 void (*init_hwif)(ide_hwif_t *);
b123f56e
BZ
1117 int (*init_dma)(ide_hwif_t *,
1118 const struct ide_port_info *);
ac95beed
BZ
1119
1120 const struct ide_port_ops *port_ops;
5e37bdc0 1121 struct ide_dma_ops *dma_ops;
ac95beed 1122
1da177e4 1123 ide_pci_enablebit_t enablebits[2];
528a572d 1124 hwif_chipset_t chipset;
9ffcf364 1125 u32 host_flags;
4099d143 1126 u8 pio_mask;
5f8b6c34
BZ
1127 u8 swdma_mask;
1128 u8 mwdma_mask;
18137207 1129 u8 udma_mask;
039788e1 1130};
1da177e4 1131
85620436
BZ
1132int ide_setup_pci_device(struct pci_dev *, const struct ide_port_info *);
1133int ide_setup_pci_devices(struct pci_dev *, struct pci_dev *, const struct ide_port_info *);
1da177e4
LT
1134
1135void ide_map_sg(ide_drive_t *, struct request *);
1136void ide_init_sg_cmd(ide_drive_t *, struct request *);
1137
1138#define BAD_DMA_DRIVE 0
1139#define GOOD_DMA_DRIVE 1
1140
65e5f2e3
JC
1141struct drive_list_entry {
1142 const char *id_model;
1143 const char *id_firmware;
1144};
1145
1146int ide_in_drive_list(struct hd_driveid *, const struct drive_list_entry *);
a5b7e70d
BZ
1147
1148#ifdef CONFIG_BLK_DEV_IDEDMA
1da177e4 1149int __ide_dma_bad_drive(ide_drive_t *);
3ab7efe8 1150int ide_id_dma_bug(ide_drive_t *);
7670df73
BZ
1151
1152u8 ide_find_dma_mode(ide_drive_t *, u8);
1153
1154static inline u8 ide_max_dma_mode(ide_drive_t *drive)
1155{
1156 return ide_find_dma_mode(drive, XFER_UDMA_6);
1157}
1158
4a546e04 1159void ide_dma_off_quietly(ide_drive_t *);
7469aaf6 1160void ide_dma_off(ide_drive_t *);
4a546e04 1161void ide_dma_on(ide_drive_t *);
3608b5d7 1162int ide_set_dma(ide_drive_t *);
578cfa0d 1163void ide_check_dma_crc(ide_drive_t *);
1da177e4
LT
1164ide_startstop_t ide_dma_intr(ide_drive_t *);
1165
062f9f02
BZ
1166int ide_build_sglist(ide_drive_t *, struct request *);
1167void ide_destroy_dmatable(ide_drive_t *);
1168
8e882ba1 1169#ifdef CONFIG_BLK_DEV_IDEDMA_SFF
1da177e4 1170extern int ide_build_dmatable(ide_drive_t *, struct request *);
b8e73fba
BZ
1171int ide_allocate_dma_engine(ide_hwif_t *);
1172void ide_release_dma_engine(ide_hwif_t *);
5e37bdc0 1173void ide_setup_dma(ide_hwif_t *, unsigned long, const struct ide_port_info *);
1da177e4 1174
15ce926a 1175void ide_dma_host_set(ide_drive_t *, int);
1da177e4
LT
1176extern int ide_dma_setup(ide_drive_t *);
1177extern void ide_dma_start(ide_drive_t *);
1178extern int __ide_dma_end(ide_drive_t *);
841d2a9b 1179extern void ide_dma_lost_irq(ide_drive_t *);
c283f5db 1180extern void ide_dma_timeout(ide_drive_t *);
8e882ba1 1181#endif /* CONFIG_BLK_DEV_IDEDMA_SFF */
1da177e4
LT
1182
1183#else
3ab7efe8 1184static inline int ide_id_dma_bug(ide_drive_t *drive) { return 0; }
7670df73 1185static inline u8 ide_find_dma_mode(ide_drive_t *drive, u8 speed) { return 0; }
2d5eaa6d 1186static inline u8 ide_max_dma_mode(ide_drive_t *drive) { return 0; }
4a546e04 1187static inline void ide_dma_off_quietly(ide_drive_t *drive) { ; }
7469aaf6 1188static inline void ide_dma_off(ide_drive_t *drive) { ; }
4a546e04 1189static inline void ide_dma_on(ide_drive_t *drive) { ; }
1da177e4 1190static inline void ide_dma_verbose(ide_drive_t *drive) { ; }
3608b5d7 1191static inline int ide_set_dma(ide_drive_t *drive) { return 1; }
578cfa0d 1192static inline void ide_check_dma_crc(ide_drive_t *drive) { ; }
1da177e4
LT
1193#endif /* CONFIG_BLK_DEV_IDEDMA */
1194
8e882ba1 1195#ifndef CONFIG_BLK_DEV_IDEDMA_SFF
0d1bad21 1196static inline void ide_release_dma_engine(ide_hwif_t *hwif) { ; }
1da177e4
LT
1197#endif
1198
e3a59b4d
HR
1199#ifdef CONFIG_BLK_DEV_IDEACPI
1200extern int ide_acpi_exec_tfs(ide_drive_t *drive);
1201extern void ide_acpi_get_timing(ide_hwif_t *hwif);
1202extern void ide_acpi_push_timing(ide_hwif_t *hwif);
1203extern void ide_acpi_init(ide_hwif_t *hwif);
eafd88a3 1204void ide_acpi_port_init_devices(ide_hwif_t *);
5e32132b 1205extern void ide_acpi_set_state(ide_hwif_t *hwif, int on);
e3a59b4d
HR
1206#else
1207static inline int ide_acpi_exec_tfs(ide_drive_t *drive) { return 0; }
1208static inline void ide_acpi_get_timing(ide_hwif_t *hwif) { ; }
1209static inline void ide_acpi_push_timing(ide_hwif_t *hwif) { ; }
1210static inline void ide_acpi_init(ide_hwif_t *hwif) { ; }
eafd88a3 1211static inline void ide_acpi_port_init_devices(ide_hwif_t *hwif) { ; }
5e32132b 1212static inline void ide_acpi_set_state(ide_hwif_t *hwif, int on) {}
e3a59b4d
HR
1213#endif
1214
fbd13088 1215void ide_remove_port_from_hwgroup(ide_hwif_t *);
93de00fd 1216void ide_unregister(unsigned int);
1da177e4
LT
1217
1218void ide_register_region(struct gendisk *);
1219void ide_unregister_region(struct gendisk *);
1220
f01393e4 1221void ide_undecoded_slave(ide_drive_t *);
1da177e4 1222
c413b9b9
BZ
1223int ide_device_add_all(u8 *idx, const struct ide_port_info *);
1224int ide_device_add(u8 idx[4], const struct ide_port_info *);
0bfeee7d 1225int ide_legacy_device_add(const struct ide_port_info *, unsigned long);
2dde7861
BZ
1226void ide_port_unregister_devices(ide_hwif_t *);
1227void ide_port_scan(ide_hwif_t *);
1da177e4
LT
1228
1229static inline void *ide_get_hwifdata (ide_hwif_t * hwif)
1230{
1231 return hwif->hwif_data;
1232}
1233
1234static inline void ide_set_hwifdata (ide_hwif_t * hwif, void *data)
1235{
1236 hwif->hwif_data = data;
1237}
1238
3ab7efe8 1239const char *ide_xfer_verbose(u8 mode);
1da177e4
LT
1240extern void ide_toggle_bounce(ide_drive_t *drive, int on);
1241extern int ide_set_xfer_rate(ide_drive_t *drive, u8 rate);
1242
2229833c
BZ
1243static inline int ide_dev_has_iordy(struct hd_driveid *id)
1244{
1245 return ((id->field_valid & 2) && (id->capability & 8)) ? 1 : 0;
1246}
1247
6c3c22f3
SS
1248static inline int ide_dev_is_sata(struct hd_driveid *id)
1249{
1250 /*
1251 * See if word 93 is 0 AND drive is at least ATA-5 compatible
1252 * verifying that word 80 by casting it to a signed type --
1253 * this trick allows us to filter out the reserved values of
1254 * 0x0000 and 0xffff along with the earlier ATA revisions...
1255 */
1256 if (id->hw_config == 0 && (short)id->major_rev_num >= 0x0020)
1257 return 1;
1258 return 0;
1259}
1260
a501633c 1261u64 ide_get_lba_addr(struct ide_taskfile *, int);
1da177e4
LT
1262u8 ide_dump_status(ide_drive_t *, const char *, u8);
1263
1264typedef struct ide_pio_timings_s {
1265 int setup_time; /* Address setup (ns) minimum */
1266 int active_time; /* Active pulse (ns) minimum */
81d368e0
SS
1267 int cycle_time; /* Cycle time (ns) minimum = */
1268 /* active + recovery (+ setup for some chips) */
1da177e4
LT
1269} ide_pio_timings_t;
1270
7dd00083 1271unsigned int ide_pio_cycle_time(ide_drive_t *, u8);
2134758d 1272u8 ide_get_best_pio_mode(ide_drive_t *, u8, u8);
1da177e4
LT
1273extern const ide_pio_timings_t ide_pio_timings[6];
1274
88b2b32b
BZ
1275int ide_set_pio_mode(ide_drive_t *, u8);
1276int ide_set_dma_mode(ide_drive_t *, u8);
1277
26bcb879
BZ
1278void ide_set_pio(ide_drive_t *, u8);
1279
1280static inline void ide_set_max_pio(ide_drive_t *drive)
1281{
1282 ide_set_pio(drive, 255);
1283}
1da177e4
LT
1284
1285extern spinlock_t ide_lock;
ef29888e 1286extern struct mutex ide_cfg_mtx;
1da177e4
LT
1287/*
1288 * Structure locking:
1289 *
ef29888e 1290 * ide_cfg_mtx and ide_lock together protect changes to
1da177e4
LT
1291 * ide_hwif_t->{next,hwgroup}
1292 * ide_drive_t->next
1293 *
1294 * ide_hwgroup_t->busy: ide_lock
1295 * ide_hwgroup_t->hwif: ide_lock
1296 * ide_hwif_t->mate: constant, no locking
1297 * ide_drive_t->hwif: constant, no locking
1298 */
1299
366c7f55 1300#define local_irq_set(flags) do { local_save_flags((flags)); local_irq_enable_in_hardirq(); } while (0)
1da177e4
LT
1301
1302extern struct bus_type ide_bus_type;
f74c9141 1303extern struct class *ide_port_class;
1da177e4
LT
1304
1305/* check if CACHE FLUSH (EXT) command is supported (bits defined in ATA-6) */
1306#define ide_id_has_flush_cache(id) ((id)->cfs_enable_2 & 0x3000)
1307
1308/* some Maxtor disks have bit 13 defined incorrectly so check bit 10 too */
1309#define ide_id_has_flush_cache_ext(id) \
1310 (((id)->cfs_enable_2 & 0x2400) == 0x2400)
1311
7b9f25b5
BZ
1312static inline void ide_dump_identify(u8 *id)
1313{
1314 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_NONE, 16, 2, id, 512, 0);
1315}
1316
86b37860
CL
1317static inline int hwif_to_node(ide_hwif_t *hwif)
1318{
36501650 1319 struct pci_dev *dev = to_pci_dev(hwif->dev);
1f07e988 1320 return hwif->dev ? pcibus_to_node(dev->bus) : -1;
86b37860
CL
1321}
1322
1b678347
BH
1323static inline ide_drive_t *ide_get_paired_drive(ide_drive_t *drive)
1324{
1325 ide_hwif_t *hwif = HWIF(drive);
1326
1327 return &hwif->drives[(drive->dn ^ 1) & 1];
1328}
1329
81ca6919
BZ
1330static inline void ide_set_irq(ide_drive_t *drive, int on)
1331{
23579a2a
BZ
1332 ide_hwif_t *hwif = drive->hwif;
1333
1334 hwif->OUTB(drive->ctl | (on ? 0 : 2),
1335 hwif->io_ports[IDE_CONTROL_OFFSET]);
81ca6919
BZ
1336}
1337
c47137a9
BZ
1338static inline u8 ide_read_status(ide_drive_t *drive)
1339{
1340 ide_hwif_t *hwif = drive->hwif;
1341
1342 return hwif->INB(hwif->io_ports[IDE_STATUS_OFFSET]);
1343}
1344
1345static inline u8 ide_read_altstatus(ide_drive_t *drive)
1346{
1347 ide_hwif_t *hwif = drive->hwif;
1348
1349 return hwif->INB(hwif->io_ports[IDE_CONTROL_OFFSET]);
1350}
1351
64a57fe4
BZ
1352static inline u8 ide_read_error(ide_drive_t *drive)
1353{
1354 ide_hwif_t *hwif = drive->hwif;
1355
1356 return hwif->INB(hwif->io_ports[IDE_ERROR_OFFSET]);
1357}
1358
7616c0ad
BZ
1359/*
1360 * Too bad. The drive wants to send us data which we are not ready to accept.
1361 * Just throw it away.
1362 */
1363static inline void ide_atapi_discard_data(ide_drive_t *drive, unsigned bcount)
1364{
1365 ide_hwif_t *hwif = drive->hwif;
1366
1367 /* FIXME: use ->atapi_input_bytes */
1368 while (bcount--)
1369 (void)hwif->INB(hwif->io_ports[IDE_DATA_OFFSET]);
1370}
1371
1372static inline void ide_atapi_write_zeros(ide_drive_t *drive, unsigned bcount)
1373{
1374 ide_hwif_t *hwif = drive->hwif;
1375
1376 /* FIXME: use ->atapi_output_bytes */
1377 while (bcount--)
1378 hwif->OUTB(0, hwif->io_ports[IDE_DATA_OFFSET]);
1379}
1380
1da177e4 1381#endif /* _IDE_H */