[PATCH] powerpc: Fix ppc32 initrd
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / include / asm-powerpc / reg.h
CommitLineData
14cf11af
PM
1/*
2 * Contains the definition of registers common to all PowerPC variants.
3 * If a register definition has been changed in a different PowerPC
4 * variant, we will case it in #ifndef XXX ... #endif, and have the
5 * number used in the Programming Environments Manual For 32-Bit
6 * Implementations of the PowerPC Architecture (a.k.a. Green Book) here.
7 */
8
9f04b9e3
PM
9#ifndef _ASM_POWERPC_REG_H
10#define _ASM_POWERPC_REG_H
14cf11af 11#ifdef __KERNEL__
14cf11af
PM
12
13#include <linux/stringify.h>
9f04b9e3 14#include <asm/cputable.h>
14cf11af
PM
15
16/* Pickup Book E specific registers. */
17#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
18#include <asm/reg_booke.h>
19#endif
20
9f04b9e3
PM
21#define MSR_SF_LG 63 /* Enable 64 bit mode */
22#define MSR_ISF_LG 61 /* Interrupt 64b mode valid on 630 */
23#define MSR_HV_LG 60 /* Hypervisor state */
24#define MSR_VEC_LG 25 /* Enable AltiVec */
25#define MSR_POW_LG 18 /* Enable Power Management */
26#define MSR_WE_LG 18 /* Wait State Enable */
27#define MSR_TGPR_LG 17 /* TLB Update registers in use */
28#define MSR_CE_LG 17 /* Critical Interrupt Enable */
29#define MSR_ILE_LG 16 /* Interrupt Little Endian */
30#define MSR_EE_LG 15 /* External Interrupt Enable */
31#define MSR_PR_LG 14 /* Problem State / Privilege Level */
32#define MSR_FP_LG 13 /* Floating Point enable */
33#define MSR_ME_LG 12 /* Machine Check Enable */
34#define MSR_FE0_LG 11 /* Floating Exception mode 0 */
35#define MSR_SE_LG 10 /* Single Step */
36#define MSR_BE_LG 9 /* Branch Trace */
37#define MSR_DE_LG 9 /* Debug Exception Enable */
38#define MSR_FE1_LG 8 /* Floating Exception mode 1 */
39#define MSR_IP_LG 6 /* Exception prefix 0x000/0xFFF */
40#define MSR_IR_LG 5 /* Instruction Relocate */
41#define MSR_DR_LG 4 /* Data Relocate */
42#define MSR_PE_LG 3 /* Protection Enable */
43#define MSR_PX_LG 2 /* Protection Exclusive Mode */
44#define MSR_PMM_LG 2 /* Performance monitor */
45#define MSR_RI_LG 1 /* Recoverable Exception */
46#define MSR_LE_LG 0 /* Little Endian */
14cf11af 47
9f04b9e3
PM
48#ifdef __ASSEMBLY__
49#define __MASK(X) (1<<(X))
50#else
51#define __MASK(X) (1UL<<(X))
52#endif
53
c032524f 54#ifdef CONFIG_PPC64
9f04b9e3
PM
55#define MSR_SF __MASK(MSR_SF_LG) /* Enable 64 bit mode */
56#define MSR_ISF __MASK(MSR_ISF_LG) /* Interrupt 64b mode valid on 630 */
57#define MSR_HV __MASK(MSR_HV_LG) /* Hypervisor state */
c032524f
PM
58#else
59/* so tests for these bits fail on 32-bit */
60#define MSR_SF 0
61#define MSR_ISF 0
62#define MSR_HV 0
63#endif
64
9f04b9e3
PM
65#define MSR_VEC __MASK(MSR_VEC_LG) /* Enable AltiVec */
66#define MSR_POW __MASK(MSR_POW_LG) /* Enable Power Management */
67#define MSR_WE __MASK(MSR_WE_LG) /* Wait State Enable */
68#define MSR_TGPR __MASK(MSR_TGPR_LG) /* TLB Update registers in use */
69#define MSR_CE __MASK(MSR_CE_LG) /* Critical Interrupt Enable */
70#define MSR_ILE __MASK(MSR_ILE_LG) /* Interrupt Little Endian */
71#define MSR_EE __MASK(MSR_EE_LG) /* External Interrupt Enable */
72#define MSR_PR __MASK(MSR_PR_LG) /* Problem State / Privilege Level */
73#define MSR_FP __MASK(MSR_FP_LG) /* Floating Point enable */
74#define MSR_ME __MASK(MSR_ME_LG) /* Machine Check Enable */
75#define MSR_FE0 __MASK(MSR_FE0_LG) /* Floating Exception mode 0 */
76#define MSR_SE __MASK(MSR_SE_LG) /* Single Step */
77#define MSR_BE __MASK(MSR_BE_LG) /* Branch Trace */
78#define MSR_DE __MASK(MSR_DE_LG) /* Debug Exception Enable */
79#define MSR_FE1 __MASK(MSR_FE1_LG) /* Floating Exception mode 1 */
80#define MSR_IP __MASK(MSR_IP_LG) /* Exception prefix 0x000/0xFFF */
81#define MSR_IR __MASK(MSR_IR_LG) /* Instruction Relocate */
82#define MSR_DR __MASK(MSR_DR_LG) /* Data Relocate */
83#define MSR_PE __MASK(MSR_PE_LG) /* Protection Enable */
84#define MSR_PX __MASK(MSR_PX_LG) /* Protection Exclusive Mode */
fd582ec8 85#ifndef MSR_PMM
9f04b9e3 86#define MSR_PMM __MASK(MSR_PMM_LG) /* Performance monitor */
fd582ec8 87#endif
9f04b9e3
PM
88#define MSR_RI __MASK(MSR_RI_LG) /* Recoverable Exception */
89#define MSR_LE __MASK(MSR_LE_LG) /* Little Endian */
90
91#ifdef CONFIG_PPC64
92#define MSR_ MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_ISF
93#define MSR_KERNEL MSR_ | MSR_SF | MSR_HV
94
95#define MSR_USER32 MSR_ | MSR_PR | MSR_EE
96#define MSR_USER64 MSR_USER32 | MSR_SF
97
98#else /* 32-bit */
14cf11af 99/* Default MSR for kernel mode. */
fd582ec8 100#ifndef MSR_KERNEL /* reg_booke.h also defines this */
14cf11af
PM
101#ifdef CONFIG_APUS_FAST_EXCEPT
102#define MSR_KERNEL (MSR_ME|MSR_IP|MSR_RI|MSR_IR|MSR_DR)
9f04b9e3 103#else
14cf11af
PM
104#define MSR_KERNEL (MSR_ME|MSR_RI|MSR_IR|MSR_DR)
105#endif
fd582ec8 106#endif
14cf11af
PM
107
108#define MSR_USER (MSR_KERNEL|MSR_PR|MSR_EE)
9f04b9e3 109#endif
14cf11af
PM
110
111/* Floating Point Status and Control Register (FPSCR) Fields */
112#define FPSCR_FX 0x80000000 /* FPU exception summary */
113#define FPSCR_FEX 0x40000000 /* FPU enabled exception summary */
114#define FPSCR_VX 0x20000000 /* Invalid operation summary */
115#define FPSCR_OX 0x10000000 /* Overflow exception summary */
116#define FPSCR_UX 0x08000000 /* Underflow exception summary */
117#define FPSCR_ZX 0x04000000 /* Zero-divide exception summary */
118#define FPSCR_XX 0x02000000 /* Inexact exception summary */
119#define FPSCR_VXSNAN 0x01000000 /* Invalid op for SNaN */
120#define FPSCR_VXISI 0x00800000 /* Invalid op for Inv - Inv */
121#define FPSCR_VXIDI 0x00400000 /* Invalid op for Inv / Inv */
122#define FPSCR_VXZDZ 0x00200000 /* Invalid op for Zero / Zero */
123#define FPSCR_VXIMZ 0x00100000 /* Invalid op for Inv * Zero */
124#define FPSCR_VXVC 0x00080000 /* Invalid op for Compare */
125#define FPSCR_FR 0x00040000 /* Fraction rounded */
126#define FPSCR_FI 0x00020000 /* Fraction inexact */
127#define FPSCR_FPRF 0x0001f000 /* FPU Result Flags */
128#define FPSCR_FPCC 0x0000f000 /* FPU Condition Codes */
129#define FPSCR_VXSOFT 0x00000400 /* Invalid op for software request */
130#define FPSCR_VXSQRT 0x00000200 /* Invalid op for square root */
131#define FPSCR_VXCVI 0x00000100 /* Invalid op for integer convert */
132#define FPSCR_VE 0x00000080 /* Invalid op exception enable */
133#define FPSCR_OE 0x00000040 /* IEEE overflow exception enable */
134#define FPSCR_UE 0x00000020 /* IEEE underflow exception enable */
135#define FPSCR_ZE 0x00000010 /* IEEE zero divide exception enable */
136#define FPSCR_XE 0x00000008 /* FP inexact exception enable */
137#define FPSCR_NI 0x00000004 /* FPU non IEEE-Mode */
138#define FPSCR_RN 0x00000003 /* FPU rounding control */
139
140/* Special Purpose Registers (SPRNs)*/
141#define SPRN_CTR 0x009 /* Count Register */
9f04b9e3
PM
142#define SPRN_CTRLF 0x088
143#define SPRN_CTRLT 0x098
144#define CTRL_RUNLATCH 0x1
14cf11af
PM
145#define SPRN_DABR 0x3F5 /* Data Address Breakpoint Register */
146#define DABR_TRANSLATION (1UL << 2)
147#define SPRN_DAR 0x013 /* Data Address Register */
148#define SPRN_DSISR 0x012 /* Data Storage Interrupt Status Register */
149#define DSISR_NOHPTE 0x40000000 /* no translation found */
150#define DSISR_PROTFAULT 0x08000000 /* protection fault */
151#define DSISR_ISSTORE 0x02000000 /* access was a store */
152#define DSISR_DABRMATCH 0x00400000 /* hit data breakpoint */
153#define DSISR_NOSEGMENT 0x00200000 /* STAB/SLB miss */
154#define SPRN_TBRL 0x10C /* Time Base Read Lower Register (user, R/O) */
155#define SPRN_TBRU 0x10D /* Time Base Read Upper Register (user, R/O) */
156#define SPRN_TBWL 0x11C /* Time Base Lower Register (super, R/W) */
157#define SPRN_TBWU 0x11D /* Time Base Upper Register (super, R/W) */
158#define SPRN_HIOR 0x137 /* 970 Hypervisor interrupt offset */
159#define SPRN_DBAT0L 0x219 /* Data BAT 0 Lower Register */
160#define SPRN_DBAT0U 0x218 /* Data BAT 0 Upper Register */
161#define SPRN_DBAT1L 0x21B /* Data BAT 1 Lower Register */
162#define SPRN_DBAT1U 0x21A /* Data BAT 1 Upper Register */
163#define SPRN_DBAT2L 0x21D /* Data BAT 2 Lower Register */
164#define SPRN_DBAT2U 0x21C /* Data BAT 2 Upper Register */
165#define SPRN_DBAT3L 0x21F /* Data BAT 3 Lower Register */
166#define SPRN_DBAT3U 0x21E /* Data BAT 3 Upper Register */
167#define SPRN_DBAT4L 0x239 /* Data BAT 4 Lower Register */
168#define SPRN_DBAT4U 0x238 /* Data BAT 4 Upper Register */
169#define SPRN_DBAT5L 0x23B /* Data BAT 5 Lower Register */
170#define SPRN_DBAT5U 0x23A /* Data BAT 5 Upper Register */
171#define SPRN_DBAT6L 0x23D /* Data BAT 6 Lower Register */
172#define SPRN_DBAT6U 0x23C /* Data BAT 6 Upper Register */
173#define SPRN_DBAT7L 0x23F /* Data BAT 7 Lower Register */
174#define SPRN_DBAT7U 0x23E /* Data BAT 7 Upper Register */
175
176#define SPRN_DEC 0x016 /* Decrement Register */
177#define SPRN_DER 0x095 /* Debug Enable Regsiter */
178#define DER_RSTE 0x40000000 /* Reset Interrupt */
179#define DER_CHSTPE 0x20000000 /* Check Stop */
180#define DER_MCIE 0x10000000 /* Machine Check Interrupt */
181#define DER_EXTIE 0x02000000 /* External Interrupt */
182#define DER_ALIE 0x01000000 /* Alignment Interrupt */
183#define DER_PRIE 0x00800000 /* Program Interrupt */
184#define DER_FPUVIE 0x00400000 /* FP Unavailable Interrupt */
185#define DER_DECIE 0x00200000 /* Decrementer Interrupt */
186#define DER_SYSIE 0x00040000 /* System Call Interrupt */
187#define DER_TRE 0x00020000 /* Trace Interrupt */
188#define DER_SEIE 0x00004000 /* FP SW Emulation Interrupt */
189#define DER_ITLBMSE 0x00002000 /* Imp. Spec. Instruction TLB Miss */
190#define DER_ITLBERE 0x00001000 /* Imp. Spec. Instruction TLB Error */
191#define DER_DTLBMSE 0x00000800 /* Imp. Spec. Data TLB Miss */
192#define DER_DTLBERE 0x00000400 /* Imp. Spec. Data TLB Error */
193#define DER_LBRKE 0x00000008 /* Load/Store Breakpoint Interrupt */
194#define DER_IBRKE 0x00000004 /* Instruction Breakpoint Interrupt */
195#define DER_EBRKE 0x00000002 /* External Breakpoint Interrupt */
196#define DER_DPIE 0x00000001 /* Dev. Port Nonmaskable Request */
197#define SPRN_DMISS 0x3D0 /* Data TLB Miss Register */
198#define SPRN_EAR 0x11A /* External Address Register */
199#define SPRN_HASH1 0x3D2 /* Primary Hash Address Register */
200#define SPRN_HASH2 0x3D3 /* Secondary Hash Address Resgister */
201#define SPRN_HID0 0x3F0 /* Hardware Implementation Register 0 */
202#define HID0_EMCP (1<<31) /* Enable Machine Check pin */
203#define HID0_EBA (1<<29) /* Enable Bus Address Parity */
204#define HID0_EBD (1<<28) /* Enable Bus Data Parity */
205#define HID0_SBCLK (1<<27)
206#define HID0_EICE (1<<26)
207#define HID0_TBEN (1<<26) /* Timebase enable - 745x */
208#define HID0_ECLK (1<<25)
209#define HID0_PAR (1<<24)
210#define HID0_STEN (1<<24) /* Software table search enable - 745x */
211#define HID0_HIGH_BAT (1<<23) /* Enable high BATs - 7455 */
212#define HID0_DOZE (1<<23)
213#define HID0_NAP (1<<22)
214#define HID0_SLEEP (1<<21)
215#define HID0_DPM (1<<20)
216#define HID0_BHTCLR (1<<18) /* Clear branch history table - 7450 */
217#define HID0_XAEN (1<<17) /* Extended addressing enable - 7450 */
218#define HID0_NHR (1<<16) /* Not hard reset (software bit-7450)*/
219#define HID0_ICE (1<<15) /* Instruction Cache Enable */
220#define HID0_DCE (1<<14) /* Data Cache Enable */
221#define HID0_ILOCK (1<<13) /* Instruction Cache Lock */
222#define HID0_DLOCK (1<<12) /* Data Cache Lock */
223#define HID0_ICFI (1<<11) /* Instr. Cache Flash Invalidate */
224#define HID0_DCI (1<<10) /* Data Cache Invalidate */
225#define HID0_SPD (1<<9) /* Speculative disable */
226#define HID0_DAPUEN (1<<8) /* Debug APU enable */
227#define HID0_SGE (1<<7) /* Store Gathering Enable */
228#define HID0_SIED (1<<7) /* Serial Instr. Execution [Disable] */
229#define HID0_DFCA (1<<6) /* Data Cache Flush Assist */
230#define HID0_LRSTK (1<<4) /* Link register stack - 745x */
231#define HID0_BTIC (1<<5) /* Branch Target Instr Cache Enable */
232#define HID0_ABE (1<<3) /* Address Broadcast Enable */
233#define HID0_FOLD (1<<3) /* Branch Folding enable - 745x */
234#define HID0_BHTE (1<<2) /* Branch History Table Enable */
235#define HID0_BTCD (1<<1) /* Branch target cache disable */
236#define HID0_NOPDST (1<<1) /* No-op dst, dstt, etc. instr. */
237#define HID0_NOPTI (1<<0) /* No-op dcbt and dcbst instr. */
238
239#define SPRN_HID1 0x3F1 /* Hardware Implementation Register 1 */
240#define HID1_EMCP (1<<31) /* 7450 Machine Check Pin Enable */
241#define HID1_DFS (1<<22) /* 7447A Dynamic Frequency Scaling */
242#define HID1_PC0 (1<<16) /* 7450 PLL_CFG[0] */
243#define HID1_PC1 (1<<15) /* 7450 PLL_CFG[1] */
244#define HID1_PC2 (1<<14) /* 7450 PLL_CFG[2] */
245#define HID1_PC3 (1<<13) /* 7450 PLL_CFG[3] */
246#define HID1_SYNCBE (1<<11) /* 7450 ABE for sync, eieio */
247#define HID1_ABE (1<<10) /* 7450 Address Broadcast Enable */
248#define HID1_PS (1<<16) /* 750FX PLL selection */
249#define SPRN_HID2 0x3F8 /* Hardware Implementation Register 2 */
250#define SPRN_IABR 0x3F2 /* Instruction Address Breakpoint Register */
251#define SPRN_HID4 0x3F4 /* 970 HID4 */
252#define SPRN_HID5 0x3F6 /* 970 HID5 */
9f04b9e3
PM
253#define SPRN_HID6 0x3F9 /* BE HID 6 */
254#define HID6_LB (0x0F<<12) /* Concurrent Large Page Modes */
255#define HID6_DLP (1<<20) /* Disable all large page modes (4K only) */
256#define SPRN_TSCR 0x399 /* Thread switch control on BE */
257#define SPRN_TTR 0x39A /* Thread switch timeout on BE */
258#define TSCR_DEC_ENABLE 0x200000 /* Decrementer Interrupt */
259#define TSCR_EE_ENABLE 0x100000 /* External Interrupt */
260#define TSCR_EE_BOOST 0x080000 /* External Interrupt Boost */
261#define SPRN_TSC 0x3FD /* Thread switch control on others */
262#define SPRN_TST 0x3FC /* Thread switch timeout on others */
14cf11af
PM
263#if !defined(SPRN_IAC1) && !defined(SPRN_IAC2)
264#define SPRN_IAC1 0x3F4 /* Instruction Address Compare 1 */
265#define SPRN_IAC2 0x3F5 /* Instruction Address Compare 2 */
266#endif
267#define SPRN_IBAT0L 0x211 /* Instruction BAT 0 Lower Register */
268#define SPRN_IBAT0U 0x210 /* Instruction BAT 0 Upper Register */
269#define SPRN_IBAT1L 0x213 /* Instruction BAT 1 Lower Register */
270#define SPRN_IBAT1U 0x212 /* Instruction BAT 1 Upper Register */
271#define SPRN_IBAT2L 0x215 /* Instruction BAT 2 Lower Register */
272#define SPRN_IBAT2U 0x214 /* Instruction BAT 2 Upper Register */
273#define SPRN_IBAT3L 0x217 /* Instruction BAT 3 Lower Register */
274#define SPRN_IBAT3U 0x216 /* Instruction BAT 3 Upper Register */
275#define SPRN_IBAT4L 0x231 /* Instruction BAT 4 Lower Register */
276#define SPRN_IBAT4U 0x230 /* Instruction BAT 4 Upper Register */
277#define SPRN_IBAT5L 0x233 /* Instruction BAT 5 Lower Register */
278#define SPRN_IBAT5U 0x232 /* Instruction BAT 5 Upper Register */
279#define SPRN_IBAT6L 0x235 /* Instruction BAT 6 Lower Register */
280#define SPRN_IBAT6U 0x234 /* Instruction BAT 6 Upper Register */
281#define SPRN_IBAT7L 0x237 /* Instruction BAT 7 Lower Register */
282#define SPRN_IBAT7U 0x236 /* Instruction BAT 7 Upper Register */
283#define SPRN_ICMP 0x3D5 /* Instruction TLB Compare Register */
284#define SPRN_ICTC 0x3FB /* Instruction Cache Throttling Control Reg */
285#define SPRN_ICTRL 0x3F3 /* 1011 7450 icache and interrupt ctrl */
286#define ICTRL_EICE 0x08000000 /* enable icache parity errs */
287#define ICTRL_EDC 0x04000000 /* enable dcache parity errs */
288#define ICTRL_EICP 0x00000100 /* enable icache par. check */
289#define SPRN_IMISS 0x3D4 /* Instruction TLB Miss Register */
290#define SPRN_IMMR 0x27E /* Internal Memory Map Register */
291#define SPRN_L2CR 0x3F9 /* Level 2 Cache Control Regsiter */
292#define SPRN_L2CR2 0x3f8
293#define L2CR_L2E 0x80000000 /* L2 enable */
294#define L2CR_L2PE 0x40000000 /* L2 parity enable */
295#define L2CR_L2SIZ_MASK 0x30000000 /* L2 size mask */
296#define L2CR_L2SIZ_256KB 0x10000000 /* L2 size 256KB */
297#define L2CR_L2SIZ_512KB 0x20000000 /* L2 size 512KB */
298#define L2CR_L2SIZ_1MB 0x30000000 /* L2 size 1MB */
299#define L2CR_L2CLK_MASK 0x0e000000 /* L2 clock mask */
300#define L2CR_L2CLK_DISABLED 0x00000000 /* L2 clock disabled */
301#define L2CR_L2CLK_DIV1 0x02000000 /* L2 clock / 1 */
302#define L2CR_L2CLK_DIV1_5 0x04000000 /* L2 clock / 1.5 */
303#define L2CR_L2CLK_DIV2 0x08000000 /* L2 clock / 2 */
304#define L2CR_L2CLK_DIV2_5 0x0a000000 /* L2 clock / 2.5 */
305#define L2CR_L2CLK_DIV3 0x0c000000 /* L2 clock / 3 */
306#define L2CR_L2RAM_MASK 0x01800000 /* L2 RAM type mask */
307#define L2CR_L2RAM_FLOW 0x00000000 /* L2 RAM flow through */
308#define L2CR_L2RAM_PIPE 0x01000000 /* L2 RAM pipelined */
309#define L2CR_L2RAM_PIPE_LW 0x01800000 /* L2 RAM pipelined latewr */
310#define L2CR_L2DO 0x00400000 /* L2 data only */
311#define L2CR_L2I 0x00200000 /* L2 global invalidate */
312#define L2CR_L2CTL 0x00100000 /* L2 RAM control */
313#define L2CR_L2WT 0x00080000 /* L2 write-through */
314#define L2CR_L2TS 0x00040000 /* L2 test support */
315#define L2CR_L2OH_MASK 0x00030000 /* L2 output hold mask */
316#define L2CR_L2OH_0_5 0x00000000 /* L2 output hold 0.5 ns */
317#define L2CR_L2OH_1_0 0x00010000 /* L2 output hold 1.0 ns */
318#define L2CR_L2SL 0x00008000 /* L2 DLL slow */
319#define L2CR_L2DF 0x00004000 /* L2 differential clock */
320#define L2CR_L2BYP 0x00002000 /* L2 DLL bypass */
321#define L2CR_L2IP 0x00000001 /* L2 GI in progress */
322#define L2CR_L2IO_745x 0x00100000 /* L2 instr. only (745x) */
323#define L2CR_L2DO_745x 0x00010000 /* L2 data only (745x) */
324#define L2CR_L2REP_745x 0x00001000 /* L2 repl. algorithm (745x) */
325#define L2CR_L2HWF_745x 0x00000800 /* L2 hardware flush (745x) */
326#define SPRN_L3CR 0x3FA /* Level 3 Cache Control Regsiter */
327#define L3CR_L3E 0x80000000 /* L3 enable */
328#define L3CR_L3PE 0x40000000 /* L3 data parity enable */
329#define L3CR_L3APE 0x20000000 /* L3 addr parity enable */
330#define L3CR_L3SIZ 0x10000000 /* L3 size */
331#define L3CR_L3CLKEN 0x08000000 /* L3 clock enable */
332#define L3CR_L3RES 0x04000000 /* L3 special reserved bit */
333#define L3CR_L3CLKDIV 0x03800000 /* L3 clock divisor */
334#define L3CR_L3IO 0x00400000 /* L3 instruction only */
335#define L3CR_L3SPO 0x00040000 /* L3 sample point override */
336#define L3CR_L3CKSP 0x00030000 /* L3 clock sample point */
337#define L3CR_L3PSP 0x0000e000 /* L3 P-clock sample point */
338#define L3CR_L3REP 0x00001000 /* L3 replacement algorithm */
339#define L3CR_L3HWF 0x00000800 /* L3 hardware flush */
340#define L3CR_L3I 0x00000400 /* L3 global invalidate */
341#define L3CR_L3RT 0x00000300 /* L3 SRAM type */
342#define L3CR_L3NIRCA 0x00000080 /* L3 non-integer ratio clock adj. */
343#define L3CR_L3DO 0x00000040 /* L3 data only mode */
344#define L3CR_PMEN 0x00000004 /* L3 private memory enable */
345#define L3CR_PMSIZ 0x00000001 /* L3 private memory size */
9f04b9e3 346
14cf11af
PM
347#define SPRN_MSSCR0 0x3f6 /* Memory Subsystem Control Register 0 */
348#define SPRN_MSSSR0 0x3f7 /* Memory Subsystem Status Register 1 */
349#define SPRN_LDSTCR 0x3f8 /* Load/Store control register */
350#define SPRN_LDSTDB 0x3f4 /* */
351#define SPRN_LR 0x008 /* Link Register */
14cf11af
PM
352#ifndef SPRN_PIR
353#define SPRN_PIR 0x3FF /* Processor Identification Register */
354#endif
14cf11af
PM
355#define SPRN_PTEHI 0x3D5 /* 981 7450 PTE HI word (S/W TLB load) */
356#define SPRN_PTELO 0x3D6 /* 982 7450 PTE LO word (S/W TLB load) */
9f04b9e3 357#define SPRN_PURR 0x135 /* Processor Utilization of Resources Reg */
14cf11af
PM
358#define SPRN_PVR 0x11F /* Processor Version Register */
359#define SPRN_RPA 0x3D6 /* Required Physical Address Register */
360#define SPRN_SDA 0x3BF /* Sampled Data Address Register */
361#define SPRN_SDR1 0x019 /* MMU Hash Base Register */
362#define SPRN_SIA 0x3BB /* Sampled Instruction Address Register */
363#define SPRN_SPRG0 0x110 /* Special Purpose Register General 0 */
364#define SPRN_SPRG1 0x111 /* Special Purpose Register General 1 */
365#define SPRN_SPRG2 0x112 /* Special Purpose Register General 2 */
366#define SPRN_SPRG3 0x113 /* Special Purpose Register General 3 */
367#define SPRN_SPRG4 0x114 /* Special Purpose Register General 4 */
368#define SPRN_SPRG5 0x115 /* Special Purpose Register General 5 */
369#define SPRN_SPRG6 0x116 /* Special Purpose Register General 6 */
370#define SPRN_SPRG7 0x117 /* Special Purpose Register General 7 */
371#define SPRN_SRR0 0x01A /* Save/Restore Register 0 */
372#define SPRN_SRR1 0x01B /* Save/Restore Register 1 */
373#ifndef SPRN_SVR
374#define SPRN_SVR 0x11E /* System Version Register */
375#endif
376#define SPRN_THRM1 0x3FC /* Thermal Management Register 1 */
377/* these bits were defined in inverted endian sense originally, ugh, confusing */
378#define THRM1_TIN (1 << 31)
379#define THRM1_TIV (1 << 30)
380#define THRM1_THRES(x) ((x&0x7f)<<23)
381#define THRM3_SITV(x) ((x&0x3fff)<<1)
382#define THRM1_TID (1<<2)
383#define THRM1_TIE (1<<1)
384#define THRM1_V (1<<0)
385#define SPRN_THRM2 0x3FD /* Thermal Management Register 2 */
386#define SPRN_THRM3 0x3FE /* Thermal Management Register 3 */
387#define THRM3_E (1<<0)
388#define SPRN_TLBMISS 0x3D4 /* 980 7450 TLB Miss Register */
389#define SPRN_UMMCR0 0x3A8 /* User Monitor Mode Control Register 0 */
390#define SPRN_UMMCR1 0x3AC /* User Monitor Mode Control Register 0 */
391#define SPRN_UPMC1 0x3A9 /* User Performance Counter Register 1 */
392#define SPRN_UPMC2 0x3AA /* User Performance Counter Register 2 */
393#define SPRN_UPMC3 0x3AD /* User Performance Counter Register 3 */
394#define SPRN_UPMC4 0x3AE /* User Performance Counter Register 4 */
395#define SPRN_USIA 0x3AB /* User Sampled Instruction Address Register */
396#define SPRN_VRSAVE 0x100 /* Vector Register Save Register */
397#define SPRN_XER 0x001 /* Fixed Point Exception Register */
398
9f04b9e3
PM
399/* Performance monitor SPRs */
400#ifdef CONFIG_PPC64
401#define SPRN_MMCR0 795
402#define MMCR0_FC 0x80000000UL /* freeze counters */
403#define MMCR0_FCS 0x40000000UL /* freeze in supervisor state */
404#define MMCR0_KERNEL_DISABLE MMCR0_FCS
405#define MMCR0_FCP 0x20000000UL /* freeze in problem state */
406#define MMCR0_PROBLEM_DISABLE MMCR0_FCP
407#define MMCR0_FCM1 0x10000000UL /* freeze counters while MSR mark = 1 */
408#define MMCR0_FCM0 0x08000000UL /* freeze counters while MSR mark = 0 */
409#define MMCR0_PMXE 0x04000000UL /* performance monitor exception enable */
410#define MMCR0_FCECE 0x02000000UL /* freeze ctrs on enabled cond or event */
411#define MMCR0_TBEE 0x00400000UL /* time base exception enable */
412#define MMCR0_PMC1CE 0x00008000UL /* PMC1 count enable*/
413#define MMCR0_PMCjCE 0x00004000UL /* PMCj count enable*/
414#define MMCR0_TRIGGER 0x00002000UL /* TRIGGER enable */
415#define MMCR0_PMAO 0x00000080UL /* performance monitor alert has occurred, set to 0 after handling exception */
416#define MMCR0_SHRFC 0x00000040UL /* SHRre freeze conditions between threads */
417#define MMCR0_FCTI 0x00000008UL /* freeze counters in tags inactive mode */
418#define MMCR0_FCTA 0x00000004UL /* freeze counters in tags active mode */
419#define MMCR0_FCWAIT 0x00000002UL /* freeze counter in WAIT state */
420#define MMCR0_FCHV 0x00000001UL /* freeze conditions in hypervisor mode */
421#define SPRN_MMCR1 798
422#define SPRN_MMCRA 0x312
423#define MMCRA_SIHV 0x10000000UL /* state of MSR HV when SIAR set */
424#define MMCRA_SIPR 0x08000000UL /* state of MSR PR when SIAR set */
425#define MMCRA_SAMPLE_ENABLE 0x00000001UL /* enable sampling */
426#define SPRN_PMC1 787
427#define SPRN_PMC2 788
428#define SPRN_PMC3 789
429#define SPRN_PMC4 790
430#define SPRN_PMC5 791
431#define SPRN_PMC6 792
432#define SPRN_PMC7 793
433#define SPRN_PMC8 794
434#define SPRN_SIAR 780
435#define SPRN_SDAR 781
436
437#else /* 32-bit */
438#define SPRN_MMCR0 0x3B8 /* Monitor Mode Control Register 0 */
439#define SPRN_MMCR1 0x3BC /* Monitor Mode Control Register 1 */
440#define SPRN_PMC1 0x3B9 /* Performance Counter Register 1 */
441#define SPRN_PMC2 0x3BA /* Performance Counter Register 2 */
442#define SPRN_PMC3 0x3BD /* Performance Counter Register 3 */
443#define SPRN_PMC4 0x3BE /* Performance Counter Register 4 */
444
14cf11af
PM
445/* Bit definitions for MMCR0 and PMC1 / PMC2. */
446#define MMCR0_PMC1_CYCLES (1 << 7)
447#define MMCR0_PMC1_ICACHEMISS (5 << 7)
448#define MMCR0_PMC1_DTLB (6 << 7)
449#define MMCR0_PMC2_DCACHEMISS 0x6
450#define MMCR0_PMC2_CYCLES 0x1
451#define MMCR0_PMC2_ITLB 0x7
452#define MMCR0_PMC2_LOADMISSTIME 0x5
453#define MMCR0_PMXE (1 << 26)
9f04b9e3 454#endif
14cf11af
PM
455
456/* Processor Version Register (PVR) field extraction */
457
458#define PVR_VER(pvr) (((pvr) >> 16) & 0xFFFF) /* Version field */
459#define PVR_REV(pvr) (((pvr) >> 0) & 0xFFFF) /* Revison field */
460
9f04b9e3
PM
461#define __is_processor(pv) (PVR_VER(mfspr(SPRN_PVR)) == (pv))
462
14cf11af
PM
463/*
464 * IBM has further subdivided the standard PowerPC 16-bit version and
465 * revision subfields of the PVR for the PowerPC 403s into the following:
466 */
467
468#define PVR_FAM(pvr) (((pvr) >> 20) & 0xFFF) /* Family field */
469#define PVR_MEM(pvr) (((pvr) >> 16) & 0xF) /* Member field */
470#define PVR_CORE(pvr) (((pvr) >> 12) & 0xF) /* Core field */
471#define PVR_CFG(pvr) (((pvr) >> 8) & 0xF) /* Configuration field */
472#define PVR_MAJ(pvr) (((pvr) >> 4) & 0xF) /* Major revision field */
473#define PVR_MIN(pvr) (((pvr) >> 0) & 0xF) /* Minor revision field */
474
475/* Processor Version Numbers */
476
477#define PVR_403GA 0x00200000
478#define PVR_403GB 0x00200100
479#define PVR_403GC 0x00200200
480#define PVR_403GCX 0x00201400
481#define PVR_405GP 0x40110000
482#define PVR_STB03XXX 0x40310000
483#define PVR_NP405H 0x41410000
484#define PVR_NP405L 0x41610000
485#define PVR_601 0x00010000
486#define PVR_602 0x00050000
487#define PVR_603 0x00030000
488#define PVR_603e 0x00060000
489#define PVR_603ev 0x00070000
490#define PVR_603r 0x00071000
491#define PVR_604 0x00040000
492#define PVR_604e 0x00090000
493#define PVR_604r 0x000A0000
494#define PVR_620 0x00140000
495#define PVR_740 0x00080000
496#define PVR_750 PVR_740
497#define PVR_740P 0x10080000
498#define PVR_750P PVR_740P
499#define PVR_7400 0x000C0000
500#define PVR_7410 0x800C0000
501#define PVR_7450 0x80000000
502#define PVR_8540 0x80200000
503#define PVR_8560 0x80200000
504/*
505 * For the 8xx processors, all of them report the same PVR family for
506 * the PowerPC core. The various versions of these processors must be
507 * differentiated by the version number in the Communication Processor
508 * Module (CPM).
509 */
510#define PVR_821 0x00500000
511#define PVR_823 PVR_821
512#define PVR_850 PVR_821
513#define PVR_860 PVR_821
514#define PVR_8240 0x00810100
515#define PVR_8245 0x80811014
516#define PVR_8260 PVR_8240
517
9f04b9e3
PM
518/* 64-bit processors */
519/* XXX the prefix should be PVR_, we'll do a global sweep to fix it one day */
520#define PV_NORTHSTAR 0x0033
521#define PV_PULSAR 0x0034
522#define PV_POWER4 0x0035
523#define PV_ICESTAR 0x0036
524#define PV_SSTAR 0x0037
525#define PV_POWER4p 0x0038
526#define PV_970 0x0039
527#define PV_POWER5 0x003A
528#define PV_POWER5p 0x003B
529#define PV_970FX 0x003C
530#define PV_630 0x0040
531#define PV_630p 0x0041
532#define PV_970MP 0x0044
533#define PV_BE 0x0070
534
535/*
536 * Number of entries in the SLB. If this ever changes we should handle
537 * it with a use a cpu feature fixup.
538 */
539#define SLB_NUM_ENTRIES 64
14cf11af
PM
540
541/* Macros for setting and retrieving special purpose registers */
542#ifndef __ASSEMBLY__
9f04b9e3 543#define mfmsr() ({unsigned long rval; \
14cf11af 544 asm volatile("mfmsr %0" : "=r" (rval)); rval;})
9f04b9e3
PM
545#ifdef CONFIG_PPC64
546#define __mtmsrd(v, l) asm volatile("mtmsrd %0," __stringify(l) \
547 : : "r" (v))
548#define mtmsrd(v) __mtmsrd((v), 0)
f78541dc 549#define mtmsr(v) mtmsrd(v)
9f04b9e3 550#else
14cf11af 551#define mtmsr(v) asm volatile("mtmsr %0" : : "r" (v))
9f04b9e3 552#endif
14cf11af 553
9f04b9e3 554#define mfspr(rn) ({unsigned long rval; \
14cf11af
PM
555 asm volatile("mfspr %0," __stringify(rn) \
556 : "=r" (rval)); rval;})
557#define mtspr(rn, v) asm volatile("mtspr " __stringify(rn) ",%0" : : "r" (v))
558
9f04b9e3
PM
559#define mftb() ({unsigned long rval; \
560 asm volatile("mftb %0" : "=r" (rval)); rval;})
561#define mftbl() ({unsigned long rval; \
562 asm volatile("mftbl %0" : "=r" (rval)); rval;})
563
564#define mttbl(v) asm volatile("mttbl %0":: "r"(v))
565#define mttbu(v) asm volatile("mttbu %0":: "r"(v))
566
567#ifdef CONFIG_PPC32
14cf11af
PM
568#define mfsrin(v) ({unsigned int rval; \
569 asm volatile("mfsrin %0,%1" : "=r" (rval) : "r" (v)); \
570 rval;})
9f04b9e3 571#endif
14cf11af
PM
572
573#define proc_trap() asm volatile("trap")
9f04b9e3
PM
574
575#ifdef CONFIG_PPC64
576static inline void ppc64_runlatch_on(void)
577{
578 unsigned long ctrl;
579
580 if (cpu_has_feature(CPU_FTR_CTRL)) {
581 ctrl = mfspr(SPRN_CTRLF);
582 ctrl |= CTRL_RUNLATCH;
583 mtspr(SPRN_CTRLT, ctrl);
584 }
585}
586
587static inline void ppc64_runlatch_off(void)
588{
589 unsigned long ctrl;
590
591 if (cpu_has_feature(CPU_FTR_CTRL)) {
592 ctrl = mfspr(SPRN_CTRLF);
593 ctrl &= ~CTRL_RUNLATCH;
594 mtspr(SPRN_CTRLT, ctrl);
595 }
596}
9f04b9e3
PM
597#endif
598
599#define __get_SP() ({unsigned long sp; \
600 asm volatile("mr %0,1": "=r" (sp)); sp;})
601
602#else /* __ASSEMBLY__ */
603
604#define RUNLATCH_ON(REG) \
605BEGIN_FTR_SECTION \
606 mfspr (REG),SPRN_CTRLF; \
607 ori (REG),(REG),CTRL_RUNLATCH; \
608 mtspr SPRN_CTRLT,(REG); \
609END_FTR_SECTION_IFSET(CPU_FTR_CTRL)
610
14cf11af 611#endif /* __ASSEMBLY__ */
14cf11af 612#endif /* __KERNEL__ */
9f04b9e3 613#endif /* _ASM_POWERPC_REG_H */