[POWERPC] Removed dead code related to PCI on ppc32
[GitHub/mt8127/android_kernel_alcatel_ttab.git] / include / asm-powerpc / pci.h
CommitLineData
f8ef2705
PM
1#ifndef __ASM_POWERPC_PCI_H
2#define __ASM_POWERPC_PCI_H
1da177e4
LT
3#ifdef __KERNEL__
4
5/*
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#include <linux/types.h>
13#include <linux/slab.h>
14#include <linux/string.h>
15#include <linux/dma-mapping.h>
16
17#include <asm/machdep.h>
18#include <asm/scatterlist.h>
19#include <asm/io.h>
20#include <asm/prom.h>
f8ef2705 21#include <asm/pci-bridge.h>
1da177e4
LT
22
23#include <asm-generic/pci-dma-compat.h>
24
25#define PCIBIOS_MIN_IO 0x1000
26#define PCIBIOS_MIN_MEM 0x10000000
27
28struct pci_dev;
29
f8ef2705
PM
30/* Values for the `which' argument to sys_pciconfig_iobase syscall. */
31#define IOBASE_BRIDGE_NUMBER 0
32#define IOBASE_MEMORY 1
33#define IOBASE_IO 2
34#define IOBASE_ISA_IO 3
35#define IOBASE_ISA_MEM 4
36
37/*
38 * Set this to 1 if you want the kernel to re-assign all PCI
39 * bus numbers
40 */
41extern int pci_assign_all_buses;
42#define pcibios_assign_all_busses() (pci_assign_all_buses)
43
1da177e4 44#define pcibios_scan_all_fns(a, b) 0
1da177e4
LT
45
46static inline void pcibios_set_master(struct pci_dev *dev)
47{
48 /* No special bus mastering setup handling */
49}
50
c9c3e457 51static inline void pcibios_penalize_isa_irq(int irq, int active)
1da177e4
LT
52{
53 /* We don't do dynamic PCI IRQ allocation */
54}
55
56#define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
57static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
58{
59 if (ppc_md.pci_get_legacy_ide_irq)
60 return ppc_md.pci_get_legacy_ide_irq(dev, channel);
61 return channel ? 15 : 14;
62}
63
f8ef2705 64#ifdef CONFIG_PPC64
edb2d97e
MW
65
66/*
67 * We want to avoid touching the cacheline size or MWI bit.
68 * pSeries firmware sets the cacheline size (which is not the cpu cacheline
69 * size in all cases) and hardware treats MWI the same as memory write.
70 */
71#define PCI_DISABLE_MWI
1da177e4 72
98747770 73#ifdef CONFIG_PCI
98747770 74extern void set_pci_dma_ops(struct dma_mapping_ops *dma_ops);
57190708 75extern struct dma_mapping_ops *get_pci_dma_ops(void);
98747770 76
1da177e4 77/* For DAC DMA, we currently don't support it by default, but
f8ef2705 78 * we let 64-bit platforms override this.
1da177e4
LT
79 */
80static inline int pci_dac_dma_supported(struct pci_dev *hwdev,u64 mask)
81{
57190708
SR
82 struct dma_mapping_ops *d = get_pci_dma_ops();
83
84 if (d && d->dac_dma_supported)
85 return d->dac_dma_supported(&hwdev->dev, mask);
1da177e4
LT
86 return 0;
87}
88
e24c2d96
DM
89static inline void pci_dma_burst_advice(struct pci_dev *pdev,
90 enum pci_dma_burst_strategy *strat,
91 unsigned long *strategy_parameter)
92{
93 unsigned long cacheline_size;
94 u8 byte;
95
96 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
97 if (byte == 0)
98 cacheline_size = 1024;
99 else
100 cacheline_size = (int) byte * 4;
101
102 *strat = PCI_DMA_BURST_MULTIPLE;
103 *strategy_parameter = cacheline_size;
104}
98747770
SR
105#else /* CONFIG_PCI */
106#define set_pci_dma_ops(d)
57190708 107#define get_pci_dma_ops() NULL
bb4a61b6 108#endif
e24c2d96 109
1da177e4
LT
110extern int pci_domain_nr(struct pci_bus *bus);
111
112/* Decide whether to display the domain number in /proc */
113extern int pci_proc_domain(struct pci_bus *bus);
114
f8ef2705
PM
115#else /* 32-bit */
116
117#ifdef CONFIG_PCI
118static inline void pci_dma_burst_advice(struct pci_dev *pdev,
119 enum pci_dma_burst_strategy *strat,
120 unsigned long *strategy_parameter)
121{
122 *strat = PCI_DMA_BURST_INFINITY;
123 *strategy_parameter = ~0UL;
124}
125#endif
126
127/*
128 * At present there are very few 32-bit PPC machines that can have
129 * memory above the 4GB point, and we don't support that.
130 */
131#define pci_dac_dma_supported(pci_dev, mask) (0)
132
133/* Return the index of the PCI controller for device PDEV. */
134#define pci_domain_nr(bus) ((struct pci_controller *)(bus)->sysdata)->index
135
136/* Set the name of the bus as it appears in /proc/bus/pci */
137static inline int pci_proc_domain(struct pci_bus *bus)
138{
139 return 0;
140}
141
142#endif /* CONFIG_PPC64 */
143
1da177e4
LT
144struct vm_area_struct;
145/* Map a range of PCI memory or I/O space for a device into user space */
146int pci_mmap_page_range(struct pci_dev *pdev, struct vm_area_struct *vma,
147 enum pci_mmap_state mmap_state, int write_combine);
148
149/* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
150#define HAVE_PCI_MMAP 1
151
1d4454e7
RD
152#if defined(CONFIG_PPC64) || defined(CONFIG_NOT_COHERENT_CACHE)
153/*
154 * For 64-bit kernels, pci_unmap_{single,page} is not a nop.
155 * For 32-bit non-coherent kernels, pci_dma_sync_single_for_cpu() and
156 * so on are not nops.
157 * and thus...
158 */
1da177e4
LT
159#define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
160 dma_addr_t ADDR_NAME;
161#define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
162 __u32 LEN_NAME;
163#define pci_unmap_addr(PTR, ADDR_NAME) \
164 ((PTR)->ADDR_NAME)
165#define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
166 (((PTR)->ADDR_NAME) = (VAL))
167#define pci_unmap_len(PTR, LEN_NAME) \
168 ((PTR)->LEN_NAME)
169#define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
170 (((PTR)->LEN_NAME) = (VAL))
171
1d4454e7
RD
172#else /* 32-bit && coherent */
173
174/* pci_unmap_{page,single} is a nop so... */
175#define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME)
176#define DECLARE_PCI_UNMAP_LEN(LEN_NAME)
177#define pci_unmap_addr(PTR, ADDR_NAME) (0)
178#define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0)
179#define pci_unmap_len(PTR, LEN_NAME) (0)
180#define pci_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0)
181
182#endif /* CONFIG_PPC64 || CONFIG_NOT_COHERENT_CACHE */
183
184#ifdef CONFIG_PPC64
185
f8ef2705
PM
186/* The PCI address space does not equal the physical memory address
187 * space (we have an IOMMU). The IDE and SCSI device layers use
1da177e4
LT
188 * this boolean for bounce buffer decisions.
189 */
190#define PCI_DMA_BUS_IS_PHYS (0)
f8ef2705
PM
191
192#else /* 32-bit */
193
194/* The PCI address space does equal the physical memory
195 * address space (no IOMMU). The IDE and SCSI device layers use
196 * this boolean for bounce buffer decisions.
197 */
198#define PCI_DMA_BUS_IS_PHYS (1)
199
f8ef2705 200#endif /* CONFIG_PPC64 */
1d4454e7 201
f8ef2705
PM
202extern void pcibios_resource_to_bus(struct pci_dev *dev,
203 struct pci_bus_region *region,
1da177e4
LT
204 struct resource *res);
205
f8ef2705
PM
206extern void pcibios_bus_to_resource(struct pci_dev *dev,
207 struct resource *res,
43c34735
DB
208 struct pci_bus_region *region);
209
f8ef2705
PM
210static inline struct resource *pcibios_select_root(struct pci_dev *pdev,
211 struct resource *res)
085ae41f
DM
212{
213 struct resource *root = NULL;
214
215 if (res->flags & IORESOURCE_IO)
216 root = &ioport_resource;
217 if (res->flags & IORESOURCE_MEM)
218 root = &iomem_resource;
219
220 return root;
221}
222
f8ef2705
PM
223extern void pcibios_fixup_device_resources(struct pci_dev *dev,
224 struct pci_bus *bus);
1da177e4 225
12d04eef
BH
226extern void pcibios_setup_new_device(struct pci_dev *dev);
227
facf0787
LV
228extern void pcibios_claim_one_bus(struct pci_bus *b);
229
1da177e4
LT
230extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
231
ead83717
JR
232extern struct pci_dev *of_create_pci_dev(struct device_node *node,
233 struct pci_bus *bus, int devfn);
234
235extern void of_scan_pci_bridge(struct device_node *node,
236 struct pci_dev *dev);
237
238extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
239
1da177e4
LT
240extern int pci_read_irq_line(struct pci_dev *dev);
241
242extern void pcibios_add_platform_entries(struct pci_dev *dev);
243
244struct file;
245extern pgprot_t pci_phys_mem_access_prot(struct file *file,
8b150478 246 unsigned long pfn,
1da177e4
LT
247 unsigned long size,
248 pgprot_t prot);
249
2311b1f2
ME
250#define HAVE_ARCH_PCI_RESOURCE_TO_USER
251extern void pci_resource_to_user(const struct pci_dev *dev, int bar,
252 const struct resource *rsrc,
e31dd6e4 253 resource_size_t *start, resource_size_t *end);
1da177e4
LT
254
255#endif /* __KERNEL__ */
f8ef2705 256#endif /* __ASM_POWERPC_PCI_H */